1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * linux/arch/arm/kernel/entry-armv.S
5 * Copyright (C) 1996,1997,1998 Russell King.
6 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
7 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
9 * Low-level vector interface routines
11 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
12 * that causes it to save wrong values... Be aware!
15 #include <linux/init.h>
17 #include <asm/assembler.h>
18 #include <asm/memory.h>
19 #include <asm/glue-df.h>
20 #include <asm/glue-pf.h>
21 #include <asm/vfpmacros.h>
22 #ifndef CONFIG_GENERIC_IRQ_MULTI_HANDLER
23 #include <mach/entry-macro.S>
25 #include <asm/thread_notify.h>
26 #include <asm/unwind.h>
27 #include <asm/unistd.h>
29 #include <asm/system_info.h>
30 #include <asm/uaccess-asm.h>
32 #include "entry-header.S"
33 #include <asm/entry-macro-multi.S>
34 #include <asm/probes.h>
40 #ifdef CONFIG_GENERIC_IRQ_MULTI_HANDLER
41 ldr r1, =handle_arch_irq
46 arch_irq_handler_default
52 @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
56 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
65 @ Call the processor-specific abort handler:
68 @ r4 - aborted context pc
69 @ r5 - aborted context psr
71 @ The abort handler must return the aborted address in r0, and
72 @ the fault status register in r1. r9 must be preserved.
77 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
83 .section .entry.text,"ax",%progbits
86 * Invalid mode handlers
88 .macro inv_entry, reason
89 sub sp, sp, #PT_REGS_SIZE
90 ARM( stmib sp, {r1 - lr} )
91 THUMB( stmia sp, {r0 - r12} )
92 THUMB( str sp, [sp, #S_SP] )
93 THUMB( str lr, [sp, #S_LR] )
98 inv_entry BAD_PREFETCH
100 ENDPROC(__pabt_invalid)
105 ENDPROC(__dabt_invalid)
110 ENDPROC(__irq_invalid)
113 inv_entry BAD_UNDEFINSTR
116 @ XXX fall through to common_invalid
120 @ common_invalid - generic code for failed exception (re-entrant version of handlers)
126 add r0, sp, #S_PC @ here for interlock avoidance
127 mov r7, #-1 @ "" "" "" ""
128 str r4, [sp] @ save preserved r0
129 stmia r0, {r5 - r7} @ lr_<exception>,
130 @ cpsr_<exception>, "old_r0"
134 ENDPROC(__und_invalid)
140 #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
141 #define SPFIX(code...) code
143 #define SPFIX(code...)
146 .macro svc_entry, stack_hole=0, trace=1, uaccess=1
148 UNWIND(.save {r0 - pc} )
149 sub sp, sp, #(SVC_REGS_SIZE + \stack_hole - 4)
150 #ifdef CONFIG_THUMB2_KERNEL
151 SPFIX( str r0, [sp] ) @ temporarily saved
153 SPFIX( tst r0, #4 ) @ test original stack alignment
154 SPFIX( ldr r0, [sp] ) @ restored
158 SPFIX( subeq sp, sp, #4 )
162 add r7, sp, #S_SP - 4 @ here for interlock avoidance
163 mov r6, #-1 @ "" "" "" ""
164 add r2, sp, #(SVC_REGS_SIZE + \stack_hole - 4)
165 SPFIX( addeq r2, r2, #4 )
166 str r3, [sp, #-4]! @ save the "real" r0 copied
167 @ from the exception stack
172 @ We are now ready to fill in the remaining blanks on the stack:
176 @ r4 - lr_<exception>, already fixed up for correct return/restart
177 @ r5 - spsr_<exception>
178 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
183 uaccess_entry tsk, r0, r1, r2, \uaccess
186 #ifdef CONFIG_TRACE_IRQFLAGS
187 bl trace_hardirqs_off
197 THUMB( ldr r5, [sp, #S_PSR] ) @ potentially updated CPSR
198 svc_exit r5 @ return from exception
207 #ifdef CONFIG_PREEMPTION
208 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
209 ldr r0, [tsk, #TI_FLAGS] @ get flags
210 teq r8, #0 @ if preempt count != 0
211 movne r0, #0 @ force flags to 0
212 tst r0, #_TIF_NEED_RESCHED
216 svc_exit r5, irq = 1 @ return from exception
222 #ifdef CONFIG_PREEMPTION
225 1: bl preempt_schedule_irq @ irq en/disable is done inside
226 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
227 tst r0, #_TIF_NEED_RESCHED
233 @ Correct the PC such that it is pointing at the instruction
234 @ which caused the fault. If the faulting instruction was ARM
235 @ the PC will be pointing at the next instruction, and have to
236 @ subtract 4. Otherwise, it is Thumb, and the PC will be
237 @ pointing at the second half of the Thumb instruction. We
238 @ have to subtract 2.
247 #ifdef CONFIG_KPROBES
248 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
249 @ it obviously needs free stack space which then will belong to
251 svc_entry MAX_STACK_SIZE
256 @ call emulation code, which returns using r9 if it has emulated
257 @ the instruction, or the more conventional lr if we are to treat
258 @ this as a real undefined instruction
262 #ifndef CONFIG_THUMB2_KERNEL
266 ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2
267 cmp r0, #0xe800 @ 32-bit instruction if xx >= 0
269 ldrh r9, [r4] @ bottom 16 bits
272 orr r0, r9, r0, lsl #16
274 badr r9, __und_svc_finish
278 mov r1, #4 @ PC correction to apply
280 mov r0, sp @ struct pt_regs *regs
285 ldr r5, [sp, #S_PSR] @ Get SVC cpsr
286 svc_exit r5 @ return from exception
295 svc_exit r5 @ return from exception
302 mov r0, sp @ struct pt_regs *regs
319 * Abort mode handlers
323 @ Taking a FIQ in abort mode is similar to taking a FIQ in SVC mode
324 @ and reuses the same macros. However in abort mode we must also
325 @ save/restore lr_abt and spsr_abt to make nested aborts safe.
331 ARM( msr cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
332 THUMB( mov r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
333 THUMB( msr cpsr_c, r0 )
334 mov r1, lr @ Save lr_abt
335 mrs r2, spsr @ Save spsr_abt, abort is now safe
336 ARM( msr cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
337 THUMB( mov r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
338 THUMB( msr cpsr_c, r0 )
341 add r0, sp, #8 @ struct pt_regs *regs
345 ARM( msr cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
346 THUMB( mov r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
347 THUMB( msr cpsr_c, r0 )
348 mov lr, r1 @ Restore lr_abt, abort is unsafe
349 msr spsr_cxsf, r2 @ Restore spsr_abt
350 ARM( msr cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
351 THUMB( mov r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
352 THUMB( msr cpsr_c, r0 )
361 * EABI note: sp_svc is always 64-bit aligned here, so should PT_REGS_SIZE
364 #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (PT_REGS_SIZE & 7)
365 #error "sizeof(struct pt_regs) must be a multiple of 8"
368 .macro usr_entry, trace=1, uaccess=1
370 UNWIND(.cantunwind ) @ don't unwind the user space
371 sub sp, sp, #PT_REGS_SIZE
372 ARM( stmib sp, {r1 - r12} )
373 THUMB( stmia sp, {r0 - r12} )
375 ATRAP( mrc p15, 0, r7, c1, c0, 0)
376 ATRAP( ldr r8, .LCcralign)
379 add r0, sp, #S_PC @ here for interlock avoidance
380 mov r6, #-1 @ "" "" "" ""
382 str r3, [sp] @ save the "real" r0 copied
383 @ from the exception stack
385 ATRAP( ldr r8, [r8, #0])
388 @ We are now ready to fill in the remaining blanks on the stack:
390 @ r4 - lr_<exception>, already fixed up for correct return/restart
391 @ r5 - spsr_<exception>
392 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
394 @ Also, separately save sp_usr and lr_usr
397 ARM( stmdb r0, {sp, lr}^ )
398 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
404 @ Enable the alignment trap while in kernel mode
406 ATRAP( mcrne p15, 0, r8, c1, c0, 0)
409 @ Clear FP to mark the first stack frame
414 #ifdef CONFIG_TRACE_IRQFLAGS
415 bl trace_hardirqs_off
417 ct_user_exit save = 0
421 .macro kuser_cmpxchg_check
422 #if !defined(CONFIG_CPU_32v6K) && defined(CONFIG_KUSER_HELPERS)
424 #warning "NPTL on non MMU needs fixing"
426 @ Make sure our user space atomic helper is restarted
427 @ if it was interrupted in a critical region. Here we
428 @ perform a quick test inline since it should be false
429 @ 99.9999% of the time. The rest is done out of line.
431 blhs kuser_cmpxchg64_fixup
453 b ret_to_user_from_irq
466 @ r2 = regs->ARM_pc, which is either 2 or 4 bytes ahead of the
467 @ faulting instruction depending on Thumb mode.
468 @ r3 = regs->ARM_cpsr
470 @ The emulation code returns using r9 if it has emulated the
471 @ instruction, or the more conventional lr if we are to treat
472 @ this as a real undefined instruction
474 badr r9, ret_from_exception
476 @ IRQs must be enabled before attempting to read the instruction from
477 @ user space since that could cause a page/translation fault if the
478 @ page table was modified by another CPU.
481 tst r3, #PSR_T_BIT @ Thumb mode?
483 sub r4, r2, #4 @ ARM instr at LR - 4
485 ARM_BE8(rev r0, r0) @ little endian instruction
489 @ r0 = 32-bit ARM instruction which caused the exception
490 @ r2 = PC value for the following instruction (:= regs->ARM_pc)
491 @ r4 = PC value for the faulting instruction
492 @ lr = 32-bit undefined instruction function
493 badr lr, __und_usr_fault_32
498 sub r4, r2, #2 @ First half of thumb instr at LR - 2
499 #if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
501 * Thumb-2 instruction handling. Note that because pre-v6 and >= v6 platforms
502 * can never be supported in a single kernel, this code is not applicable at
503 * all when __LINUX_ARM_ARCH__ < 6. This allows simplifying assumptions to be
504 * made about .arch directives.
506 #if __LINUX_ARM_ARCH__ < 7
507 /* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */
508 #define NEED_CPU_ARCHITECTURE
509 ldr r5, .LCcpu_architecture
511 cmp r5, #CPU_ARCH_ARMv7
512 blo __und_usr_fault_16 @ 16bit undefined instruction
514 * The following code won't get run unless the running CPU really is v7, so
515 * coding round the lack of ldrht on older arches is pointless. Temporarily
516 * override the assembler target arch with the minimum required instead:
521 ARM_BE8(rev16 r5, r5) @ little endian instruction
522 cmp r5, #0xe800 @ 32bit instruction if xx != 0
523 blo __und_usr_fault_16_pan @ 16bit undefined instruction
525 ARM_BE8(rev16 r0, r0) @ little endian instruction
527 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
528 str r2, [sp, #S_PC] @ it's a 2x16bit instr, update
529 orr r0, r0, r5, lsl #16
530 badr lr, __und_usr_fault_32
531 @ r0 = the two 16-bit Thumb instructions which caused the exception
532 @ r2 = PC value for the following Thumb instruction (:= regs->ARM_pc)
533 @ r4 = PC value for the first 16-bit Thumb instruction
534 @ lr = 32bit undefined instruction function
536 #if __LINUX_ARM_ARCH__ < 7
537 /* If the target arch was overridden, change it back: */
538 #ifdef CONFIG_CPU_32v6K
543 #endif /* __LINUX_ARM_ARCH__ < 7 */
544 #else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */
551 * The out of line fixup for the ldrt instructions above.
553 .pushsection .text.fixup, "ax"
555 4: str r4, [sp, #S_PC] @ retry current instruction
558 .pushsection __ex_table,"a"
560 #if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
567 * Check whether the instruction is a co-processor instruction.
568 * If yes, we need to call the relevant co-processor handler.
570 * Note that we don't do a full check here for the co-processor
571 * instructions; all instructions with bit 27 set are well
572 * defined. The only instructions that should fault are the
573 * co-processor instructions. However, we have to watch out
574 * for the ARM6/ARM7 SWI bug.
576 * NEON is a special case that has to be handled here. Not all
577 * NEON instructions are co-processor instructions, so we have
578 * to make a special case of checking for them. Plus, there's
579 * five groups of them, so we have a table of mask/opcode pairs
580 * to check against, and if any match then we branch off into the
583 * Emulators may wish to make use of the following registers:
584 * r0 = instruction opcode (32-bit ARM or two 16-bit Thumb)
585 * r2 = PC value to resume execution after successful emulation
586 * r9 = normal "successful" return address
587 * r10 = this threads thread_info structure
588 * lr = unrecognised instruction return address
589 * IRQs enabled, FIQs enabled.
592 @ Fall-through from Thumb-2 __und_usr
595 get_thread_info r10 @ get current thread
596 adr r6, .LCneon_thumb_opcodes
600 get_thread_info r10 @ get current thread
602 adr r6, .LCneon_arm_opcodes
603 2: ldr r5, [r6], #4 @ mask value
604 ldr r7, [r6], #4 @ opcode bits matching in mask
605 cmp r5, #0 @ end mask?
608 cmp r8, r7 @ NEON instruction?
611 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
612 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
613 b do_vfp @ let VFP handler handle this
616 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
617 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
619 and r8, r0, #0x00000f00 @ mask out CP number
620 THUMB( lsr r8, r8, #8 )
622 add r6, r10, #TI_USED_CP
623 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
624 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
626 @ Test if we need to give access to iWMMXt coprocessors
627 ldr r5, [r10, #TI_FLAGS]
628 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
629 movscs r7, r5, lsr #(TIF_USING_IWMMXT + 1)
630 bcs iwmmxt_task_enable
632 ARM( add pc, pc, r8, lsr #6 )
633 THUMB( lsl r8, r8, #2 )
638 W(b) do_fpe @ CP#1 (FPE)
639 W(b) do_fpe @ CP#2 (FPE)
642 b crunch_task_enable @ CP#4 (MaverickCrunch)
643 b crunch_task_enable @ CP#5 (MaverickCrunch)
644 b crunch_task_enable @ CP#6 (MaverickCrunch)
654 W(b) do_vfp @ CP#10 (VFP)
655 W(b) do_vfp @ CP#11 (VFP)
657 ret.w lr @ CP#10 (VFP)
658 ret.w lr @ CP#11 (VFP)
662 ret.w lr @ CP#14 (Debug)
663 ret.w lr @ CP#15 (Control)
665 #ifdef NEED_CPU_ARCHITECTURE
668 .word __cpu_architecture
675 .word 0xfe000000 @ mask
676 .word 0xf2000000 @ opcode
678 .word 0xff100000 @ mask
679 .word 0xf4000000 @ opcode
681 .word 0x00000000 @ mask
682 .word 0x00000000 @ opcode
684 .LCneon_thumb_opcodes:
685 .word 0xef000000 @ mask
686 .word 0xef000000 @ opcode
688 .word 0xff100000 @ mask
689 .word 0xf9000000 @ opcode
691 .word 0x00000000 @ mask
692 .word 0x00000000 @ opcode
697 add r10, r10, #TI_FPSTATE @ r10 = workspace
698 ldr pc, [r4] @ Call FP module USR entry point
701 * The FP module is called with these registers set:
704 * r9 = normal "successful" return address
706 * lr = unrecognised FP instruction return address
722 __und_usr_fault_16_pan:
727 badr lr, ret_from_exception
729 ENDPROC(__und_usr_fault_32)
730 ENDPROC(__und_usr_fault_16)
740 * This is the return code to user mode for abort handlers
742 ENTRY(ret_from_exception)
750 ENDPROC(ret_from_exception)
756 mov r0, sp @ struct pt_regs *regs
759 restore_user_regs fast = 0, offset = 0
764 * Register switch for ARMv3 and ARMv4 processors
765 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
766 * previous and next are guaranteed not to be the same.
771 add ip, r1, #TI_CPU_SAVE
772 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
773 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
774 THUMB( str sp, [ip], #4 )
775 THUMB( str lr, [ip], #4 )
776 ldr r4, [r2, #TI_TP_VALUE]
777 ldr r5, [r2, #TI_TP_VALUE + 4]
778 #ifdef CONFIG_CPU_USE_DOMAINS
779 mrc p15, 0, r6, c3, c0, 0 @ Get domain register
780 str r6, [r1, #TI_CPU_DOMAIN] @ Save old domain register
781 ldr r6, [r2, #TI_CPU_DOMAIN]
783 switch_tls r1, r4, r5, r3, r7
784 #if defined(CONFIG_STACKPROTECTOR) && !defined(CONFIG_SMP)
785 ldr r7, [r2, #TI_TASK]
786 ldr r8, =__stack_chk_guard
787 .if (TSK_STACK_CANARY > IMM12_MASK)
788 add r7, r7, #TSK_STACK_CANARY & ~IMM12_MASK
790 ldr r7, [r7, #TSK_STACK_CANARY & IMM12_MASK]
792 #ifdef CONFIG_CPU_USE_DOMAINS
793 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
796 add r4, r2, #TI_CPU_SAVE
797 ldr r0, =thread_notify_head
798 mov r1, #THREAD_NOTIFY_SWITCH
799 bl atomic_notifier_call_chain
800 #if defined(CONFIG_STACKPROTECTOR) && !defined(CONFIG_SMP)
805 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
806 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
807 THUMB( ldr sp, [ip], #4 )
808 THUMB( ldr pc, [ip] )
817 * Each segment is 32-byte aligned and will be moved to the top of the high
818 * vector page. New segments (if ever needed) must be added in front of
819 * existing ones. This mechanism should be used only for things that are
820 * really small and justified, and not be abused freely.
822 * See Documentation/arm/kernel_user_helpers.rst for formal definitions.
827 #ifdef CONFIG_ARM_THUMB
834 .macro kuser_pad, sym, size
836 .rept 4 - (. - \sym) & 3
840 .rept (\size - (. - \sym)) / 4
845 #ifdef CONFIG_KUSER_HELPERS
847 .globl __kuser_helper_start
848 __kuser_helper_start:
851 * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular
852 * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point.
855 __kuser_cmpxchg64: @ 0xffff0f60
857 #if defined(CONFIG_CPU_32v6K)
859 stmfd sp!, {r4, r5, r6, r7}
860 ldrd r4, r5, [r0] @ load old val
861 ldrd r6, r7, [r1] @ load new val
863 1: ldrexd r0, r1, [r2] @ load current val
864 eors r3, r0, r4 @ compare with oldval (1)
865 eorseq r3, r1, r5 @ compare with oldval (2)
866 strexdeq r3, r6, r7, [r2] @ store newval if eq
867 teqeq r3, #1 @ success?
868 beq 1b @ if no then retry
870 rsbs r0, r3, #0 @ set returned val and C flag
871 ldmfd sp!, {r4, r5, r6, r7}
874 #elif !defined(CONFIG_SMP)
879 * The only thing that can break atomicity in this cmpxchg64
880 * implementation is either an IRQ or a data abort exception
881 * causing another process/thread to be scheduled in the middle of
882 * the critical sequence. The same strategy as for cmpxchg is used.
884 stmfd sp!, {r4, r5, r6, lr}
885 ldmia r0, {r4, r5} @ load old val
886 ldmia r1, {r6, lr} @ load new val
887 1: ldmia r2, {r0, r1} @ load current val
888 eors r3, r0, r4 @ compare with oldval (1)
889 eorseq r3, r1, r5 @ compare with oldval (2)
890 2: stmiaeq r2, {r6, lr} @ store newval if eq
891 rsbs r0, r3, #0 @ set return val and C flag
892 ldmfd sp!, {r4, r5, r6, pc}
895 kuser_cmpxchg64_fixup:
896 @ Called from kuser_cmpxchg_fixup.
897 @ r4 = address of interrupted insn (must be preserved).
898 @ sp = saved regs. r7 and r8 are clobbered.
899 @ 1b = first critical insn, 2b = last critical insn.
900 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
902 sub r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64)))
904 rsbscs r8, r8, #(2b - 1b)
905 strcs r7, [sp, #S_PC]
906 #if __LINUX_ARM_ARCH__ < 6
907 bcc kuser_cmpxchg32_fixup
913 #warning "NPTL on non MMU needs fixing"
920 #error "incoherent kernel configuration"
923 kuser_pad __kuser_cmpxchg64, 64
925 __kuser_memory_barrier: @ 0xffff0fa0
929 kuser_pad __kuser_memory_barrier, 32
931 __kuser_cmpxchg: @ 0xffff0fc0
933 #if __LINUX_ARM_ARCH__ < 6
938 * The only thing that can break atomicity in this cmpxchg
939 * implementation is either an IRQ or a data abort exception
940 * causing another process/thread to be scheduled in the middle
941 * of the critical sequence. To prevent this, code is added to
942 * the IRQ and data abort exception handlers to set the pc back
943 * to the beginning of the critical section if it is found to be
944 * within that critical section (see kuser_cmpxchg_fixup).
946 1: ldr r3, [r2] @ load current val
947 subs r3, r3, r0 @ compare with oldval
948 2: streq r1, [r2] @ store newval if eq
949 rsbs r0, r3, #0 @ set return val and C flag
953 kuser_cmpxchg32_fixup:
954 @ Called from kuser_cmpxchg_check macro.
955 @ r4 = address of interrupted insn (must be preserved).
956 @ sp = saved regs. r7 and r8 are clobbered.
957 @ 1b = first critical insn, 2b = last critical insn.
958 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
960 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
962 rsbscs r8, r8, #(2b - 1b)
963 strcs r7, [sp, #S_PC]
968 #warning "NPTL on non MMU needs fixing"
983 /* beware -- each __kuser slot must be 8 instructions max */
984 ALT_SMP(b __kuser_memory_barrier)
989 kuser_pad __kuser_cmpxchg, 32
991 __kuser_get_tls: @ 0xffff0fe0
992 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
994 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
995 kuser_pad __kuser_get_tls, 16
997 .word 0 @ 0xffff0ff0 software TLS value, then
998 .endr @ pad up to __kuser_helper_version
1000 __kuser_helper_version: @ 0xffff0ffc
1001 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
1003 .globl __kuser_helper_end
1013 * This code is copied to 0xffff1000 so we can use branches in the
1014 * vectors, rather than ldr's. Note that this code must not exceed
1017 * Common stub entry macro:
1018 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1020 * SP points to a minimal amount of processor-private memory, the address
1021 * of which is copied into r0 for the mode specific abort handler.
1023 .macro vector_stub, name, mode, correction=0
1028 sub lr, lr, #\correction
1032 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1035 stmia sp, {r0, lr} @ save r0, lr
1037 str lr, [sp, #8] @ save spsr
1040 @ Prepare for SVC32 mode. IRQs remain disabled.
1043 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
1047 @ the branch table must immediately follow this code
1051 THUMB( ldr lr, [r0, lr, lsl #2] )
1053 ARM( ldr lr, [pc, lr, lsl #2] )
1054 movs pc, lr @ branch to handler in SVC mode
1055 ENDPROC(vector_\name)
1058 @ handler addresses follow this label
1062 .section .stubs, "ax", %progbits
1063 @ This must be the first word
1067 ARM( swi SYS_ERROR0 )
1073 * Interrupt dispatcher
1075 vector_stub irq, IRQ_MODE, 4
1077 .long __irq_usr @ 0 (USR_26 / USR_32)
1078 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1079 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1080 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1081 .long __irq_invalid @ 4
1082 .long __irq_invalid @ 5
1083 .long __irq_invalid @ 6
1084 .long __irq_invalid @ 7
1085 .long __irq_invalid @ 8
1086 .long __irq_invalid @ 9
1087 .long __irq_invalid @ a
1088 .long __irq_invalid @ b
1089 .long __irq_invalid @ c
1090 .long __irq_invalid @ d
1091 .long __irq_invalid @ e
1092 .long __irq_invalid @ f
1095 * Data abort dispatcher
1096 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1098 vector_stub dabt, ABT_MODE, 8
1100 .long __dabt_usr @ 0 (USR_26 / USR_32)
1101 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1102 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1103 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1104 .long __dabt_invalid @ 4
1105 .long __dabt_invalid @ 5
1106 .long __dabt_invalid @ 6
1107 .long __dabt_invalid @ 7
1108 .long __dabt_invalid @ 8
1109 .long __dabt_invalid @ 9
1110 .long __dabt_invalid @ a
1111 .long __dabt_invalid @ b
1112 .long __dabt_invalid @ c
1113 .long __dabt_invalid @ d
1114 .long __dabt_invalid @ e
1115 .long __dabt_invalid @ f
1118 * Prefetch abort dispatcher
1119 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1121 vector_stub pabt, ABT_MODE, 4
1123 .long __pabt_usr @ 0 (USR_26 / USR_32)
1124 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1125 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1126 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1127 .long __pabt_invalid @ 4
1128 .long __pabt_invalid @ 5
1129 .long __pabt_invalid @ 6
1130 .long __pabt_invalid @ 7
1131 .long __pabt_invalid @ 8
1132 .long __pabt_invalid @ 9
1133 .long __pabt_invalid @ a
1134 .long __pabt_invalid @ b
1135 .long __pabt_invalid @ c
1136 .long __pabt_invalid @ d
1137 .long __pabt_invalid @ e
1138 .long __pabt_invalid @ f
1141 * Undef instr entry dispatcher
1142 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1144 vector_stub und, UND_MODE
1146 .long __und_usr @ 0 (USR_26 / USR_32)
1147 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1148 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1149 .long __und_svc @ 3 (SVC_26 / SVC_32)
1150 .long __und_invalid @ 4
1151 .long __und_invalid @ 5
1152 .long __und_invalid @ 6
1153 .long __und_invalid @ 7
1154 .long __und_invalid @ 8
1155 .long __und_invalid @ 9
1156 .long __und_invalid @ a
1157 .long __und_invalid @ b
1158 .long __und_invalid @ c
1159 .long __und_invalid @ d
1160 .long __und_invalid @ e
1161 .long __und_invalid @ f
1165 /*=============================================================================
1166 * Address exception handler
1167 *-----------------------------------------------------------------------------
1168 * These aren't too critical.
1169 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1175 /*=============================================================================
1177 *-----------------------------------------------------------------------------
1178 * Handle a FIQ using the SVC stack allowing FIQ act like NMI on x86
1181 vector_stub fiq, FIQ_MODE, 4
1183 .long __fiq_usr @ 0 (USR_26 / USR_32)
1184 .long __fiq_svc @ 1 (FIQ_26 / FIQ_32)
1185 .long __fiq_svc @ 2 (IRQ_26 / IRQ_32)
1186 .long __fiq_svc @ 3 (SVC_26 / SVC_32)
1202 .section .vectors, "ax", %progbits
1206 W(ldr) pc, .L__vectors_start + 0x1000
1209 W(b) vector_addrexcptn