1 /* SPDX-License-Identifier: GPL-2.0-or-later */
3 * Copyright (C) 2011 Marvell International Ltd. All rights reserved.
6 #ifndef __ASM_ARCH_REGS_USB_H
7 #define __ASM_ARCH_REGS_USB_H
9 #define PXA168_U2O_REGBASE (0xd4208000)
10 #define PXA168_U2O_PHYBASE (0xd4207000)
12 #define PXA168_U2H_REGBASE (0xd4209000)
13 #define PXA168_U2H_PHYBASE (0xd4206000)
15 #define MMP3_HSIC1_REGBASE (0xf0001000)
16 #define MMP3_HSIC1_PHYBASE (0xf0001800)
18 #define MMP3_HSIC2_REGBASE (0xf0002000)
19 #define MMP3_HSIC2_PHYBASE (0xf0002800)
21 #define MMP3_FSIC_REGBASE (0xf0003000)
22 #define MMP3_FSIC_PHYBASE (0xf0003800)
25 #define USB_REG_RANGE (0x1ff)
26 #define USB_PHY_RANGE (0xff)
29 #define U2x_CAPREGS_OFFSET 0x100
32 #define UTMI_REVISION 0x0
37 #define UTMI_IVREF 0x14
44 #define UTMI_RESERVE 0x30
45 #define UTMI_USB_INT 0x34
46 #define UTMI_DBG_CTL 0x38
47 #define UTMI_OTG_ADDON 0x3c
49 /* For UTMICTRL Register */
50 #define UTMI_CTRL_USB_CLK_EN (1 << 31)
52 #define UTMI_CTRL_SUSPEND_SET1 (1 << 30)
53 #define UTMI_CTRL_SUSPEND_SET2 (1 << 29)
54 #define UTMI_CTRL_RXBUF_PDWN (1 << 24)
55 #define UTMI_CTRL_TXBUF_PDWN (1 << 11)
57 #define UTMI_CTRL_INPKT_DELAY_SHIFT 30
58 #define UTMI_CTRL_INPKT_DELAY_SOF_SHIFT 28
59 #define UTMI_CTRL_PU_REF_SHIFT 20
60 #define UTMI_CTRL_ARC_PULLDN_SHIFT 12
61 #define UTMI_CTRL_PLL_PWR_UP_SHIFT 1
62 #define UTMI_CTRL_PWR_UP_SHIFT 0
64 /* For UTMI_PLL Register */
65 #define UTMI_PLL_PLLCALI12_SHIFT 29
66 #define UTMI_PLL_PLLCALI12_MASK (0x3 << 29)
68 #define UTMI_PLL_PLLVDD18_SHIFT 27
69 #define UTMI_PLL_PLLVDD18_MASK (0x3 << 27)
71 #define UTMI_PLL_PLLVDD12_SHIFT 25
72 #define UTMI_PLL_PLLVDD12_MASK (0x3 << 25)
74 #define UTMI_PLL_CLK_BLK_EN_SHIFT 24
75 #define CLK_BLK_EN (0x1 << 24)
76 #define PLL_READY (0x1 << 23)
77 #define KVCO_EXT (0x1 << 22)
78 #define VCOCAL_START (0x1 << 21)
80 #define UTMI_PLL_KVCO_SHIFT 15
81 #define UTMI_PLL_KVCO_MASK (0x7 << 15)
83 #define UTMI_PLL_ICP_SHIFT 12
84 #define UTMI_PLL_ICP_MASK (0x7 << 12)
86 #define UTMI_PLL_FBDIV_SHIFT 4
87 #define UTMI_PLL_FBDIV_MASK (0xFF << 4)
89 #define UTMI_PLL_REFDIV_SHIFT 0
90 #define UTMI_PLL_REFDIV_MASK (0xF << 0)
92 /* For UTMI_TX Register */
93 #define UTMI_TX_REG_EXT_FS_RCAL_SHIFT 27
94 #define UTMI_TX_REG_EXT_FS_RCAL_MASK (0xf << 27)
96 #define UTMI_TX_REG_EXT_FS_RCAL_EN_SHIFT 26
97 #define UTMI_TX_REG_EXT_FS_RCAL_EN_MASK (0x1 << 26)
99 #define UTMI_TX_TXVDD12_SHIFT 22
100 #define UTMI_TX_TXVDD12_MASK (0x3 << 22)
102 #define UTMI_TX_CK60_PHSEL_SHIFT 17
103 #define UTMI_TX_CK60_PHSEL_MASK (0xf << 17)
105 #define UTMI_TX_IMPCAL_VTH_SHIFT 14
106 #define UTMI_TX_IMPCAL_VTH_MASK (0x7 << 14)
108 #define REG_RCAL_START (0x1 << 12)
110 #define UTMI_TX_LOW_VDD_EN_SHIFT 11
112 #define UTMI_TX_AMP_SHIFT 0
113 #define UTMI_TX_AMP_MASK (0x7 << 0)
115 /* For UTMI_RX Register */
116 #define UTMI_REG_SQ_LENGTH_SHIFT 15
117 #define UTMI_REG_SQ_LENGTH_MASK (0x3 << 15)
119 #define UTMI_RX_SQ_THRESH_SHIFT 4
120 #define UTMI_RX_SQ_THRESH_MASK (0xf << 4)
122 #define UTMI_OTG_ADDON_OTG_ON (1 << 0)
125 #define FSIC_MISC 0x4
126 #define FSIC_INT 0x28
127 #define FSIC_CTRL 0x30
130 #define HSIC_PAD_CTRL 0x4
132 #define HSIC_CTRL 0x8
133 #define HSIC_CTRL_HSIC_ENABLE (1<<7)
134 #define HSIC_CTRL_PLL_BYPASS (1<<4)
136 #define TEST_GRP_0 0xc
137 #define TEST_GRP_1 0x10
139 #define HSIC_INT 0x14
140 #define HSIC_INT_READY_INT_EN (1<<10)
141 #define HSIC_INT_CONNECT_INT_EN (1<<9)
142 #define HSIC_INT_CORE_INT_EN (1<<8)
143 #define HSIC_INT_HS_READY (1<<2)
144 #define HSIC_INT_CONNECT (1<<1)
145 #define HSIC_INT_CORE (1<<0)
147 #define HSIC_CONFIG 0x18
148 #define USBHSIC_CTRL 0x20
150 #define HSIC_USB_CTRL 0x28
151 #define HSIC_USB_CTRL_CLKEN 1
152 #define HSIC_USB_CLK_PHY 0x0
153 #define HSIC_USB_CLK_PMU 0x1
155 #endif /* __ASM_ARCH_PXA_U2O_H */