1 # SPDX-License-Identifier: GPL-2.0
2 menu "Memory management options"
5 bool "Support for memory management hardware"
9 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
10 boot on these systems, this option must not be set.
12 On other systems (such as the SH-3 and 4) where an MMU exists,
13 turning this off will boot the kernel on these machines with the
14 MMU implicitly switched off.
18 default "0x80000000" if MMU && SUPERH32
19 default "0x20000000" if MMU && SUPERH64
22 config FORCE_MAX_ZONEORDER
23 int "Maximum zone order"
24 range 9 64 if PAGE_SIZE_16KB
25 default "9" if PAGE_SIZE_16KB
26 range 7 64 if PAGE_SIZE_64KB
27 default "7" if PAGE_SIZE_64KB
32 The kernel memory allocator divides physically contiguous memory
33 blocks into "zones", where each zone is a power of two number of
34 pages. This option selects the largest power of two that the kernel
35 keeps in the memory allocator. If you need to allocate very large
36 blocks of physically contiguous memory, then you may need to
39 This config option is actually maximum order plus one. For example,
40 a value of 11 means that the largest free memory block is 2^10 pages.
42 The page size is not necessarily 4KB. Keep this in mind when
43 choosing a value for this option.
46 hex "Physical memory start address"
49 Computers built with Hitachi SuperH processors always
50 map the ROM starting at address zero. But the processor
51 does not specify the range that RAM takes.
53 The physical memory (RAM) start address will be automatically
54 set to 08000000. Other platforms, such as the Solution Engine
55 boards typically map RAM at 0C000000.
57 Tweak this only when porting to a new machine which does not
58 already have a defconfig. Changing it from the known correct
59 value on any of the known systems will only lead to disaster.
62 hex "Physical memory size"
65 This sets the default memory size assumed by your SH kernel. It can
66 be overridden as normal by the 'mem=' argument on the kernel command
67 line. If unsure, consult your board specifications or just leave it
68 as 0x04000000 which was the default value before this became
71 # Physical addressing modes
76 select UNCACHED_MAPPING
80 default y if CPU_SH5 || !MMU
83 bool "Support 32-bit physical addressing through PMB"
84 depends on MMU && CPU_SH4A && !CPU_SH4AL_DSP
86 select UNCACHED_MAPPING
88 If you say Y here, physical addressing will be extended to
89 32-bits through the SH-4A PMB. If this is not set, legacy
90 29-bit physical addressing will be used.
94 depends on (CPU_SHX2 || CPU_SHX3) && MMU
97 bool "Support vsyscall page"
98 depends on MMU && (CPU_SH3 || CPU_SH4)
101 This will enable support for the kernel mapping a vDSO page
102 in process space, and subsequently handing down the entry point
103 to the libc through the ELF auxiliary vector.
105 From the kernel side this is used for the signal trampoline.
106 For systems with an MMU that can afford to give up a page,
107 (the default value) say Y.
110 bool "Non Uniform Memory Access (NUMA) Support"
111 depends on MMU && SYS_SUPPORTS_NUMA
112 select ARCH_WANT_NUMA_VARIABLE_LOCALITY
115 Some SH systems have many various memories scattered around
116 the address space, each with varying latencies. This enables
117 support for these blocks by binding them to nodes and allowing
118 memory policies to be used for prioritizing and controlling
119 allocation behaviour.
123 default "3" if CPU_SUBTYPE_SHX3
125 depends on NEED_MULTIPLE_NODES
127 config ARCH_FLATMEM_ENABLE
131 config ARCH_SPARSEMEM_ENABLE
133 select SPARSEMEM_STATIC
135 config ARCH_SPARSEMEM_DEFAULT
138 config ARCH_SELECT_MEMORY_MODEL
141 config ARCH_ENABLE_MEMORY_HOTPLUG
143 depends on SPARSEMEM && MMU
145 config ARCH_ENABLE_MEMORY_HOTREMOVE
147 depends on SPARSEMEM && MMU
149 config ARCH_MEMORY_PROBE
151 depends on MEMORY_HOTPLUG
155 depends on X2TLB || SUPERH64
157 config UNCACHED_MAPPING
160 config HAVE_SRAM_POOL
162 select GENERIC_ALLOCATOR
165 prompt "Kernel page size"
166 default PAGE_SIZE_4KB
171 This is the default page size used by all SuperH CPUs.
175 depends on !MMU || X2TLB
177 This enables 8kB pages as supported by SH-X2 and later MMUs.
179 config PAGE_SIZE_16KB
183 This enables 16kB pages on MMU-less SH systems.
185 config PAGE_SIZE_64KB
187 depends on !MMU || CPU_SH4 || CPU_SH5
189 This enables support for 64kB pages, possible on all SH-4
195 prompt "HugeTLB page size"
196 depends on HUGETLB_PAGE
197 default HUGETLB_PAGE_SIZE_1MB if PAGE_SIZE_64KB
198 default HUGETLB_PAGE_SIZE_64K
200 config HUGETLB_PAGE_SIZE_64K
202 depends on !PAGE_SIZE_64KB
204 config HUGETLB_PAGE_SIZE_256K
208 config HUGETLB_PAGE_SIZE_1MB
211 config HUGETLB_PAGE_SIZE_4MB
215 config HUGETLB_PAGE_SIZE_64MB
219 config HUGETLB_PAGE_SIZE_512MB
226 bool "Multi-core scheduler support"
230 Multi-core scheduler support improves the CPU scheduler's decision
231 making when dealing with multi-core CPU chips at a cost of slightly
232 increased overhead in some places. If unsure say N here.
236 menu "Cache configuration"
238 config SH7705_CACHE_32KB
239 bool "Enable 32KB cache size for SH7705"
240 depends on CPU_SUBTYPE_SH7705
245 default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
246 default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
248 config CACHE_WRITEBACK
251 config CACHE_WRITETHROUGH
254 Selecting this option will configure the caches in write-through
255 mode, as opposed to the default write-back configuration.
257 Since there's sill some aliasing issues on SH-4, this option will
258 unfortunately still require the majority of flushing functions to
259 be implemented to deal with aliasing.