2 * Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2 as published by the Free Software Foundation.
10 #include <linux/signal.h>
11 #include <linux/slab.h>
12 #include <linux/module.h>
13 #include <linux/netdevice.h>
14 #include <linux/etherdevice.h>
15 #include <linux/mii.h>
16 #include <linux/ethtool.h>
17 #include <linux/usb.h>
18 #include <linux/crc32.h>
19 #include <linux/if_vlan.h>
20 #include <linux/uaccess.h>
21 #include <linux/list.h>
23 #include <linux/ipv6.h>
24 #include <net/ip6_checksum.h>
25 #include <uapi/linux/mdio.h>
26 #include <linux/mdio.h>
27 #include <linux/usb/cdc.h>
29 /* Information for net-next */
30 #define NETNEXT_VERSION "08"
32 /* Information for net */
33 #define NET_VERSION "2"
35 #define DRIVER_VERSION "v1." NETNEXT_VERSION "." NET_VERSION
36 #define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
37 #define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
38 #define MODULENAME "r8152"
40 #define R8152_PHY_ID 32
42 #define PLA_IDR 0xc000
43 #define PLA_RCR 0xc010
44 #define PLA_RMS 0xc016
45 #define PLA_RXFIFO_CTRL0 0xc0a0
46 #define PLA_RXFIFO_CTRL1 0xc0a4
47 #define PLA_RXFIFO_CTRL2 0xc0a8
48 #define PLA_DMY_REG0 0xc0b0
49 #define PLA_FMC 0xc0b4
50 #define PLA_CFG_WOL 0xc0b6
51 #define PLA_TEREDO_CFG 0xc0bc
52 #define PLA_MAR 0xcd00
53 #define PLA_BACKUP 0xd000
54 #define PAL_BDC_CR 0xd1a0
55 #define PLA_TEREDO_TIMER 0xd2cc
56 #define PLA_REALWOW_TIMER 0xd2e8
57 #define PLA_LEDSEL 0xdd90
58 #define PLA_LED_FEATURE 0xdd92
59 #define PLA_PHYAR 0xde00
60 #define PLA_BOOT_CTRL 0xe004
61 #define PLA_GPHY_INTR_IMR 0xe022
62 #define PLA_EEE_CR 0xe040
63 #define PLA_EEEP_CR 0xe080
64 #define PLA_MAC_PWR_CTRL 0xe0c0
65 #define PLA_MAC_PWR_CTRL2 0xe0ca
66 #define PLA_MAC_PWR_CTRL3 0xe0cc
67 #define PLA_MAC_PWR_CTRL4 0xe0ce
68 #define PLA_WDT6_CTRL 0xe428
69 #define PLA_TCR0 0xe610
70 #define PLA_TCR1 0xe612
71 #define PLA_MTPS 0xe615
72 #define PLA_TXFIFO_CTRL 0xe618
73 #define PLA_RSTTALLY 0xe800
75 #define PLA_CRWECR 0xe81c
76 #define PLA_CONFIG12 0xe81e /* CONFIG1, CONFIG2 */
77 #define PLA_CONFIG34 0xe820 /* CONFIG3, CONFIG4 */
78 #define PLA_CONFIG5 0xe822
79 #define PLA_PHY_PWR 0xe84c
80 #define PLA_OOB_CTRL 0xe84f
81 #define PLA_CPCR 0xe854
82 #define PLA_MISC_0 0xe858
83 #define PLA_MISC_1 0xe85a
84 #define PLA_OCP_GPHY_BASE 0xe86c
85 #define PLA_TALLYCNT 0xe890
86 #define PLA_SFF_STS_7 0xe8de
87 #define PLA_PHYSTATUS 0xe908
88 #define PLA_BP_BA 0xfc26
89 #define PLA_BP_0 0xfc28
90 #define PLA_BP_1 0xfc2a
91 #define PLA_BP_2 0xfc2c
92 #define PLA_BP_3 0xfc2e
93 #define PLA_BP_4 0xfc30
94 #define PLA_BP_5 0xfc32
95 #define PLA_BP_6 0xfc34
96 #define PLA_BP_7 0xfc36
97 #define PLA_BP_EN 0xfc38
99 #define USB_USB2PHY 0xb41e
100 #define USB_SSPHYLINK2 0xb428
101 #define USB_U2P3_CTRL 0xb460
102 #define USB_CSR_DUMMY1 0xb464
103 #define USB_CSR_DUMMY2 0xb466
104 #define USB_DEV_STAT 0xb808
105 #define USB_CONNECT_TIMER 0xcbf8
106 #define USB_BURST_SIZE 0xcfc0
107 #define USB_USB_CTRL 0xd406
108 #define USB_PHY_CTRL 0xd408
109 #define USB_TX_AGG 0xd40a
110 #define USB_RX_BUF_TH 0xd40c
111 #define USB_USB_TIMER 0xd428
112 #define USB_RX_EARLY_TIMEOUT 0xd42c
113 #define USB_RX_EARLY_SIZE 0xd42e
114 #define USB_PM_CTRL_STATUS 0xd432
115 #define USB_TX_DMA 0xd434
116 #define USB_TOLERANCE 0xd490
117 #define USB_LPM_CTRL 0xd41a
118 #define USB_UPS_CTRL 0xd800
119 #define USB_MISC_0 0xd81a
120 #define USB_POWER_CUT 0xd80a
121 #define USB_AFE_CTRL2 0xd824
122 #define USB_WDT11_CTRL 0xe43c
123 #define USB_BP_BA 0xfc26
124 #define USB_BP_0 0xfc28
125 #define USB_BP_1 0xfc2a
126 #define USB_BP_2 0xfc2c
127 #define USB_BP_3 0xfc2e
128 #define USB_BP_4 0xfc30
129 #define USB_BP_5 0xfc32
130 #define USB_BP_6 0xfc34
131 #define USB_BP_7 0xfc36
132 #define USB_BP_EN 0xfc38
135 #define OCP_ALDPS_CONFIG 0x2010
136 #define OCP_EEE_CONFIG1 0x2080
137 #define OCP_EEE_CONFIG2 0x2092
138 #define OCP_EEE_CONFIG3 0x2094
139 #define OCP_BASE_MII 0xa400
140 #define OCP_EEE_AR 0xa41a
141 #define OCP_EEE_DATA 0xa41c
142 #define OCP_PHY_STATUS 0xa420
143 #define OCP_POWER_CFG 0xa430
144 #define OCP_EEE_CFG 0xa432
145 #define OCP_SRAM_ADDR 0xa436
146 #define OCP_SRAM_DATA 0xa438
147 #define OCP_DOWN_SPEED 0xa442
148 #define OCP_EEE_ABLE 0xa5c4
149 #define OCP_EEE_ADV 0xa5d0
150 #define OCP_EEE_LPABLE 0xa5d2
151 #define OCP_PHY_STATE 0xa708 /* nway state for 8153 */
152 #define OCP_ADC_CFG 0xbc06
155 #define SRAM_LPF_CFG 0x8012
156 #define SRAM_10M_AMP1 0x8080
157 #define SRAM_10M_AMP2 0x8082
158 #define SRAM_IMPEDANCE 0x8084
161 #define RCR_AAP 0x00000001
162 #define RCR_APM 0x00000002
163 #define RCR_AM 0x00000004
164 #define RCR_AB 0x00000008
165 #define RCR_ACPT_ALL (RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
167 /* PLA_RXFIFO_CTRL0 */
168 #define RXFIFO_THR1_NORMAL 0x00080002
169 #define RXFIFO_THR1_OOB 0x01800003
171 /* PLA_RXFIFO_CTRL1 */
172 #define RXFIFO_THR2_FULL 0x00000060
173 #define RXFIFO_THR2_HIGH 0x00000038
174 #define RXFIFO_THR2_OOB 0x0000004a
175 #define RXFIFO_THR2_NORMAL 0x00a0
177 /* PLA_RXFIFO_CTRL2 */
178 #define RXFIFO_THR3_FULL 0x00000078
179 #define RXFIFO_THR3_HIGH 0x00000048
180 #define RXFIFO_THR3_OOB 0x0000005a
181 #define RXFIFO_THR3_NORMAL 0x0110
183 /* PLA_TXFIFO_CTRL */
184 #define TXFIFO_THR_NORMAL 0x00400008
185 #define TXFIFO_THR_NORMAL2 0x01000008
188 #define ECM_ALDPS 0x0002
191 #define FMC_FCR_MCU_EN 0x0001
194 #define EEEP_CR_EEEP_TX 0x0002
197 #define WDT6_SET_MODE 0x0010
200 #define TCR0_TX_EMPTY 0x0800
201 #define TCR0_AUTO_FIFO 0x0080
204 #define VERSION_MASK 0x7cf0
207 #define MTPS_JUMBO (12 * 1024 / 64)
208 #define MTPS_DEFAULT (6 * 1024 / 64)
211 #define TALLY_RESET 0x0001
219 #define CRWECR_NORAML 0x00
220 #define CRWECR_CONFIG 0xc0
223 #define NOW_IS_OOB 0x80
224 #define TXFIFO_EMPTY 0x20
225 #define RXFIFO_EMPTY 0x10
226 #define LINK_LIST_READY 0x02
227 #define DIS_MCU_CLROOB 0x01
228 #define FIFO_EMPTY (TXFIFO_EMPTY | RXFIFO_EMPTY)
231 #define RXDY_GATED_EN 0x0008
234 #define RE_INIT_LL 0x8000
235 #define MCU_BORW_EN 0x4000
238 #define CPCR_RX_VLAN 0x0040
241 #define MAGIC_EN 0x0001
244 #define TEREDO_SEL 0x8000
245 #define TEREDO_WAKE_MASK 0x7f00
246 #define TEREDO_RS_EVENT_MASK 0x00fe
247 #define OOB_TEREDO_EN 0x0001
250 #define ALDPS_PROXY_MODE 0x0001
253 #define LINK_ON_WAKE_EN 0x0010
254 #define LINK_OFF_WAKE_EN 0x0008
257 #define BWF_EN 0x0040
258 #define MWF_EN 0x0020
259 #define UWF_EN 0x0010
260 #define LAN_WAKE_EN 0x0002
262 /* PLA_LED_FEATURE */
263 #define LED_MODE_MASK 0x0700
266 #define TX_10M_IDLE_EN 0x0080
267 #define PFM_PWM_SWITCH 0x0040
269 /* PLA_MAC_PWR_CTRL */
270 #define D3_CLK_GATED_EN 0x00004000
271 #define MCU_CLK_RATIO 0x07010f07
272 #define MCU_CLK_RATIO_MASK 0x0f0f0f0f
273 #define ALDPS_SPDWN_RATIO 0x0f87
275 /* PLA_MAC_PWR_CTRL2 */
276 #define EEE_SPDWN_RATIO 0x8007
278 /* PLA_MAC_PWR_CTRL3 */
279 #define PKT_AVAIL_SPDWN_EN 0x0100
280 #define SUSPEND_SPDWN_EN 0x0004
281 #define U1U2_SPDWN_EN 0x0002
282 #define L1_SPDWN_EN 0x0001
284 /* PLA_MAC_PWR_CTRL4 */
285 #define PWRSAVE_SPDWN_EN 0x1000
286 #define RXDV_SPDWN_EN 0x0800
287 #define TX10MIDLE_EN 0x0100
288 #define TP100_SPDWN_EN 0x0020
289 #define TP500_SPDWN_EN 0x0010
290 #define TP1000_SPDWN_EN 0x0008
291 #define EEE_SPDWN_EN 0x0001
293 /* PLA_GPHY_INTR_IMR */
294 #define GPHY_STS_MSK 0x0001
295 #define SPEED_DOWN_MSK 0x0002
296 #define SPDWN_RXDV_MSK 0x0004
297 #define SPDWN_LINKCHG_MSK 0x0008
300 #define PHYAR_FLAG 0x80000000
303 #define EEE_RX_EN 0x0001
304 #define EEE_TX_EN 0x0002
307 #define AUTOLOAD_DONE 0x0002
310 #define USB2PHY_SUSPEND 0x0001
311 #define USB2PHY_L1 0x0002
314 #define pwd_dn_scale_mask 0x3ffe
315 #define pwd_dn_scale(x) ((x) << 1)
318 #define DYNAMIC_BURST 0x0001
321 #define EP4_FULL_FC 0x0001
324 #define STAT_SPEED_MASK 0x0006
325 #define STAT_SPEED_HIGH 0x0000
326 #define STAT_SPEED_FULL 0x0002
329 #define TX_AGG_MAX_THRESHOLD 0x03
332 #define RX_THR_SUPPER 0x0c350180
333 #define RX_THR_HIGH 0x7a120180
334 #define RX_THR_SLOW 0xffff0180
337 #define TEST_MODE_DISABLE 0x00000001
338 #define TX_SIZE_ADJUST1 0x00000100
341 #define POWER_CUT 0x0100
343 /* USB_PM_CTRL_STATUS */
344 #define RESUME_INDICATE 0x0001
347 #define RX_AGG_DISABLE 0x0010
348 #define RX_ZERO_EN 0x0080
351 #define U2P3_ENABLE 0x0001
354 #define PWR_EN 0x0001
355 #define PHASE2_EN 0x0008
358 #define PCUT_STATUS 0x0001
360 /* USB_RX_EARLY_TIMEOUT */
361 #define COALESCE_SUPER 85000U
362 #define COALESCE_HIGH 250000U
363 #define COALESCE_SLOW 524280U
366 #define TIMER11_EN 0x0001
369 /* bit 4 ~ 5: fifo empty boundary */
370 #define FIFO_EMPTY_1FB 0x30 /* 0x1fb * 64 = 32448 bytes */
371 /* bit 2 ~ 3: LMP timer */
372 #define LPM_TIMER_MASK 0x0c
373 #define LPM_TIMER_500MS 0x04 /* 500 ms */
374 #define LPM_TIMER_500US 0x0c /* 500 us */
375 #define ROK_EXIT_LPM 0x02
378 #define SEN_VAL_MASK 0xf800
379 #define SEN_VAL_NORMAL 0xa000
380 #define SEL_RXIDLE 0x0100
382 /* OCP_ALDPS_CONFIG */
383 #define ENPWRSAVE 0x8000
384 #define ENPDNPS 0x0200
385 #define LINKENA 0x0100
386 #define DIS_SDSAVE 0x0010
389 #define PHY_STAT_MASK 0x0007
390 #define PHY_STAT_LAN_ON 3
391 #define PHY_STAT_PWRDN 5
394 #define EEE_CLKDIV_EN 0x8000
395 #define EN_ALDPS 0x0004
396 #define EN_10M_PLLOFF 0x0001
398 /* OCP_EEE_CONFIG1 */
399 #define RG_TXLPI_MSK_HFDUP 0x8000
400 #define RG_MATCLR_EN 0x4000
401 #define EEE_10_CAP 0x2000
402 #define EEE_NWAY_EN 0x1000
403 #define TX_QUIET_EN 0x0200
404 #define RX_QUIET_EN 0x0100
405 #define sd_rise_time_mask 0x0070
406 #define sd_rise_time(x) (min(x, 7) << 4) /* bit 4 ~ 6 */
407 #define RG_RXLPI_MSK_HFDUP 0x0008
408 #define SDFALLTIME 0x0007 /* bit 0 ~ 2 */
410 /* OCP_EEE_CONFIG2 */
411 #define RG_LPIHYS_NUM 0x7000 /* bit 12 ~ 15 */
412 #define RG_DACQUIET_EN 0x0400
413 #define RG_LDVQUIET_EN 0x0200
414 #define RG_CKRSEL 0x0020
415 #define RG_EEEPRG_EN 0x0010
417 /* OCP_EEE_CONFIG3 */
418 #define fast_snr_mask 0xff80
419 #define fast_snr(x) (min(x, 0x1ff) << 7) /* bit 7 ~ 15 */
420 #define RG_LFS_SEL 0x0060 /* bit 6 ~ 5 */
421 #define MSK_PH 0x0006 /* bit 0 ~ 3 */
424 /* bit[15:14] function */
425 #define FUN_ADDR 0x0000
426 #define FUN_DATA 0x4000
427 /* bit[4:0] device addr */
430 #define CTAP_SHORT_EN 0x0040
431 #define EEE10_EN 0x0010
434 #define EN_10M_BGOFF 0x0080
437 #define TXDIS_STATE 0x01
438 #define ABD_STATE 0x02
441 #define CKADSEL_L 0x0100
442 #define ADC_EN 0x0080
443 #define EN_EMI_L 0x0040
446 #define LPF_AUTO_TUNE 0x8000
449 #define GDAC_IB_UPALL 0x0008
452 #define AMP_DN 0x0200
455 #define RX_DRIVING_MASK 0x6000
457 enum rtl_register_content
{
465 #define RTL8152_MAX_TX 4
466 #define RTL8152_MAX_RX 10
472 #define INTR_LINK 0x0004
474 #define RTL8152_REQT_READ 0xc0
475 #define RTL8152_REQT_WRITE 0x40
476 #define RTL8152_REQ_GET_REGS 0x05
477 #define RTL8152_REQ_SET_REGS 0x05
479 #define BYTE_EN_DWORD 0xff
480 #define BYTE_EN_WORD 0x33
481 #define BYTE_EN_BYTE 0x11
482 #define BYTE_EN_SIX_BYTES 0x3f
483 #define BYTE_EN_START_MASK 0x0f
484 #define BYTE_EN_END_MASK 0xf0
486 #define RTL8153_MAX_PACKET 9216 /* 9K */
487 #define RTL8153_MAX_MTU (RTL8153_MAX_PACKET - VLAN_ETH_HLEN - VLAN_HLEN)
488 #define RTL8152_RMS (VLAN_ETH_FRAME_LEN + VLAN_HLEN)
489 #define RTL8153_RMS RTL8153_MAX_PACKET
490 #define RTL8152_TX_TIMEOUT (5 * HZ)
491 #define RTL8152_NAPI_WEIGHT 64
504 /* Define these values to match your device */
505 #define VENDOR_ID_REALTEK 0x0bda
506 #define VENDOR_ID_SAMSUNG 0x04e8
507 #define VENDOR_ID_LENOVO 0x17ef
508 #define VENDOR_ID_NVIDIA 0x0955
510 #define MCU_TYPE_PLA 0x0100
511 #define MCU_TYPE_USB 0x0000
513 struct tally_counter
{
520 __le32 tx_one_collision
;
521 __le32 tx_multi_collision
;
531 #define RX_LEN_MASK 0x7fff
534 #define RD_UDP_CS BIT(23)
535 #define RD_TCP_CS BIT(22)
536 #define RD_IPV6_CS BIT(20)
537 #define RD_IPV4_CS BIT(19)
540 #define IPF BIT(23) /* IP checksum fail */
541 #define UDPF BIT(22) /* UDP checksum fail */
542 #define TCPF BIT(21) /* TCP checksum fail */
543 #define RX_VLAN_TAG BIT(16)
552 #define TX_FS BIT(31) /* First segment of a packet */
553 #define TX_LS BIT(30) /* Final segment of a packet */
554 #define GTSENDV4 BIT(28)
555 #define GTSENDV6 BIT(27)
556 #define GTTCPHO_SHIFT 18
557 #define GTTCPHO_MAX 0x7fU
558 #define TX_LEN_MAX 0x3ffffU
561 #define UDP_CS BIT(31) /* Calculate UDP/IP checksum */
562 #define TCP_CS BIT(30) /* Calculate TCP/IP checksum */
563 #define IPV4_CS BIT(29) /* Calculate IPv4 checksum */
564 #define IPV6_CS BIT(28) /* Calculate IPv6 checksum */
566 #define MSS_MAX 0x7ffU
567 #define TCPHO_SHIFT 17
568 #define TCPHO_MAX 0x7ffU
569 #define TX_VLAN_TAG BIT(16)
575 struct list_head list
;
577 struct r8152
*context
;
583 struct list_head list
;
585 struct r8152
*context
;
594 struct usb_device
*udev
;
595 struct napi_struct napi
;
596 struct usb_interface
*intf
;
597 struct net_device
*netdev
;
598 struct urb
*intr_urb
;
599 struct tx_agg tx_info
[RTL8152_MAX_TX
];
600 struct rx_agg rx_info
[RTL8152_MAX_RX
];
601 struct list_head rx_done
, tx_free
;
602 struct sk_buff_head tx_queue
, rx_queue
;
603 spinlock_t rx_lock
, tx_lock
;
604 struct delayed_work schedule
;
605 struct mii_if_info mii
;
606 struct mutex control
; /* use for hw setting */
609 void (*init
)(struct r8152
*);
610 int (*enable
)(struct r8152
*);
611 void (*disable
)(struct r8152
*);
612 void (*up
)(struct r8152
*);
613 void (*down
)(struct r8152
*);
614 void (*unload
)(struct r8152
*);
615 int (*eee_get
)(struct r8152
*, struct ethtool_eee
*);
616 int (*eee_set
)(struct r8152
*, struct ethtool_eee
*);
617 bool (*in_nway
)(struct r8152
*);
647 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
648 * The RTL chips use a 64 element hash table based on the Ethernet CRC.
650 static const int multicast_filter_limit
= 32;
651 static unsigned int agg_buf_sz
= 16384;
653 #define RTL_LIMITED_TSO_SIZE (agg_buf_sz - sizeof(struct tx_desc) - \
654 VLAN_ETH_HLEN - VLAN_HLEN)
657 int get_registers(struct r8152
*tp
, u16 value
, u16 index
, u16 size
, void *data
)
662 tmp
= kmalloc(size
, GFP_KERNEL
);
666 ret
= usb_control_msg(tp
->udev
, usb_rcvctrlpipe(tp
->udev
, 0),
667 RTL8152_REQ_GET_REGS
, RTL8152_REQT_READ
,
668 value
, index
, tmp
, size
, 500);
670 memcpy(data
, tmp
, size
);
677 int set_registers(struct r8152
*tp
, u16 value
, u16 index
, u16 size
, void *data
)
682 tmp
= kmemdup(data
, size
, GFP_KERNEL
);
686 ret
= usb_control_msg(tp
->udev
, usb_sndctrlpipe(tp
->udev
, 0),
687 RTL8152_REQ_SET_REGS
, RTL8152_REQT_WRITE
,
688 value
, index
, tmp
, size
, 500);
695 static int generic_ocp_read(struct r8152
*tp
, u16 index
, u16 size
,
696 void *data
, u16 type
)
701 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
704 /* both size and indix must be 4 bytes align */
705 if ((size
& 3) || !size
|| (index
& 3) || !data
)
708 if ((u32
)index
+ (u32
)size
> 0xffff)
713 ret
= get_registers(tp
, index
, type
, limit
, data
);
721 ret
= get_registers(tp
, index
, type
, size
, data
);
733 set_bit(RTL8152_UNPLUG
, &tp
->flags
);
738 static int generic_ocp_write(struct r8152
*tp
, u16 index
, u16 byteen
,
739 u16 size
, void *data
, u16 type
)
742 u16 byteen_start
, byteen_end
, byen
;
745 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
748 /* both size and indix must be 4 bytes align */
749 if ((size
& 3) || !size
|| (index
& 3) || !data
)
752 if ((u32
)index
+ (u32
)size
> 0xffff)
755 byteen_start
= byteen
& BYTE_EN_START_MASK
;
756 byteen_end
= byteen
& BYTE_EN_END_MASK
;
758 byen
= byteen_start
| (byteen_start
<< 4);
759 ret
= set_registers(tp
, index
, type
| byen
, 4, data
);
772 ret
= set_registers(tp
, index
,
773 type
| BYTE_EN_DWORD
,
782 ret
= set_registers(tp
, index
,
783 type
| BYTE_EN_DWORD
,
795 byen
= byteen_end
| (byteen_end
>> 4);
796 ret
= set_registers(tp
, index
, type
| byen
, 4, data
);
803 set_bit(RTL8152_UNPLUG
, &tp
->flags
);
809 int pla_ocp_read(struct r8152
*tp
, u16 index
, u16 size
, void *data
)
811 return generic_ocp_read(tp
, index
, size
, data
, MCU_TYPE_PLA
);
815 int pla_ocp_write(struct r8152
*tp
, u16 index
, u16 byteen
, u16 size
, void *data
)
817 return generic_ocp_write(tp
, index
, byteen
, size
, data
, MCU_TYPE_PLA
);
821 int usb_ocp_read(struct r8152
*tp
, u16 index
, u16 size
, void *data
)
823 return generic_ocp_read(tp
, index
, size
, data
, MCU_TYPE_USB
);
827 int usb_ocp_write(struct r8152
*tp
, u16 index
, u16 byteen
, u16 size
, void *data
)
829 return generic_ocp_write(tp
, index
, byteen
, size
, data
, MCU_TYPE_USB
);
832 static u32
ocp_read_dword(struct r8152
*tp
, u16 type
, u16 index
)
836 generic_ocp_read(tp
, index
, sizeof(data
), &data
, type
);
838 return __le32_to_cpu(data
);
841 static void ocp_write_dword(struct r8152
*tp
, u16 type
, u16 index
, u32 data
)
843 __le32 tmp
= __cpu_to_le32(data
);
845 generic_ocp_write(tp
, index
, BYTE_EN_DWORD
, sizeof(tmp
), &tmp
, type
);
848 static u16
ocp_read_word(struct r8152
*tp
, u16 type
, u16 index
)
852 u8 shift
= index
& 2;
856 generic_ocp_read(tp
, index
, sizeof(tmp
), &tmp
, type
);
858 data
= __le32_to_cpu(tmp
);
859 data
>>= (shift
* 8);
865 static void ocp_write_word(struct r8152
*tp
, u16 type
, u16 index
, u32 data
)
869 u16 byen
= BYTE_EN_WORD
;
870 u8 shift
= index
& 2;
876 mask
<<= (shift
* 8);
877 data
<<= (shift
* 8);
881 tmp
= __cpu_to_le32(data
);
883 generic_ocp_write(tp
, index
, byen
, sizeof(tmp
), &tmp
, type
);
886 static u8
ocp_read_byte(struct r8152
*tp
, u16 type
, u16 index
)
890 u8 shift
= index
& 3;
894 generic_ocp_read(tp
, index
, sizeof(tmp
), &tmp
, type
);
896 data
= __le32_to_cpu(tmp
);
897 data
>>= (shift
* 8);
903 static void ocp_write_byte(struct r8152
*tp
, u16 type
, u16 index
, u32 data
)
907 u16 byen
= BYTE_EN_BYTE
;
908 u8 shift
= index
& 3;
914 mask
<<= (shift
* 8);
915 data
<<= (shift
* 8);
919 tmp
= __cpu_to_le32(data
);
921 generic_ocp_write(tp
, index
, byen
, sizeof(tmp
), &tmp
, type
);
924 static u16
ocp_reg_read(struct r8152
*tp
, u16 addr
)
926 u16 ocp_base
, ocp_index
;
928 ocp_base
= addr
& 0xf000;
929 if (ocp_base
!= tp
->ocp_base
) {
930 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_OCP_GPHY_BASE
, ocp_base
);
931 tp
->ocp_base
= ocp_base
;
934 ocp_index
= (addr
& 0x0fff) | 0xb000;
935 return ocp_read_word(tp
, MCU_TYPE_PLA
, ocp_index
);
938 static void ocp_reg_write(struct r8152
*tp
, u16 addr
, u16 data
)
940 u16 ocp_base
, ocp_index
;
942 ocp_base
= addr
& 0xf000;
943 if (ocp_base
!= tp
->ocp_base
) {
944 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_OCP_GPHY_BASE
, ocp_base
);
945 tp
->ocp_base
= ocp_base
;
948 ocp_index
= (addr
& 0x0fff) | 0xb000;
949 ocp_write_word(tp
, MCU_TYPE_PLA
, ocp_index
, data
);
952 static inline void r8152_mdio_write(struct r8152
*tp
, u32 reg_addr
, u32 value
)
954 ocp_reg_write(tp
, OCP_BASE_MII
+ reg_addr
* 2, value
);
957 static inline int r8152_mdio_read(struct r8152
*tp
, u32 reg_addr
)
959 return ocp_reg_read(tp
, OCP_BASE_MII
+ reg_addr
* 2);
962 static void sram_write(struct r8152
*tp
, u16 addr
, u16 data
)
964 ocp_reg_write(tp
, OCP_SRAM_ADDR
, addr
);
965 ocp_reg_write(tp
, OCP_SRAM_DATA
, data
);
968 static int read_mii_word(struct net_device
*netdev
, int phy_id
, int reg
)
970 struct r8152
*tp
= netdev_priv(netdev
);
973 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
976 if (phy_id
!= R8152_PHY_ID
)
979 ret
= r8152_mdio_read(tp
, reg
);
985 void write_mii_word(struct net_device
*netdev
, int phy_id
, int reg
, int val
)
987 struct r8152
*tp
= netdev_priv(netdev
);
989 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
992 if (phy_id
!= R8152_PHY_ID
)
995 r8152_mdio_write(tp
, reg
, val
);
999 r8152_submit_rx(struct r8152
*tp
, struct rx_agg
*agg
, gfp_t mem_flags
);
1001 static int rtl8152_set_mac_address(struct net_device
*netdev
, void *p
)
1003 struct r8152
*tp
= netdev_priv(netdev
);
1004 struct sockaddr
*addr
= p
;
1005 int ret
= -EADDRNOTAVAIL
;
1007 if (!is_valid_ether_addr(addr
->sa_data
))
1010 ret
= usb_autopm_get_interface(tp
->intf
);
1014 mutex_lock(&tp
->control
);
1016 memcpy(netdev
->dev_addr
, addr
->sa_data
, netdev
->addr_len
);
1018 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_CONFIG
);
1019 pla_ocp_write(tp
, PLA_IDR
, BYTE_EN_SIX_BYTES
, 8, addr
->sa_data
);
1020 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_NORAML
);
1022 mutex_unlock(&tp
->control
);
1024 usb_autopm_put_interface(tp
->intf
);
1029 static int set_ethernet_addr(struct r8152
*tp
)
1031 struct net_device
*dev
= tp
->netdev
;
1035 if (tp
->version
== RTL_VER_01
)
1036 ret
= pla_ocp_read(tp
, PLA_IDR
, 8, sa
.sa_data
);
1038 ret
= pla_ocp_read(tp
, PLA_BACKUP
, 8, sa
.sa_data
);
1041 netif_err(tp
, probe
, dev
, "Get ether addr fail\n");
1042 } else if (!is_valid_ether_addr(sa
.sa_data
)) {
1043 netif_err(tp
, probe
, dev
, "Invalid ether addr %pM\n",
1045 eth_hw_addr_random(dev
);
1046 ether_addr_copy(sa
.sa_data
, dev
->dev_addr
);
1047 ret
= rtl8152_set_mac_address(dev
, &sa
);
1048 netif_info(tp
, probe
, dev
, "Random ether addr %pM\n",
1051 if (tp
->version
== RTL_VER_01
)
1052 ether_addr_copy(dev
->dev_addr
, sa
.sa_data
);
1054 ret
= rtl8152_set_mac_address(dev
, &sa
);
1060 static void read_bulk_callback(struct urb
*urb
)
1062 struct net_device
*netdev
;
1063 int status
= urb
->status
;
1075 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
1078 if (!test_bit(WORK_ENABLE
, &tp
->flags
))
1081 netdev
= tp
->netdev
;
1083 /* When link down, the driver would cancel all bulks. */
1084 /* This avoid the re-submitting bulk */
1085 if (!netif_carrier_ok(netdev
))
1088 usb_mark_last_busy(tp
->udev
);
1092 if (urb
->actual_length
< ETH_ZLEN
)
1095 spin_lock(&tp
->rx_lock
);
1096 list_add_tail(&agg
->list
, &tp
->rx_done
);
1097 spin_unlock(&tp
->rx_lock
);
1098 napi_schedule(&tp
->napi
);
1101 set_bit(RTL8152_UNPLUG
, &tp
->flags
);
1102 netif_device_detach(tp
->netdev
);
1105 return; /* the urb is in unlink state */
1107 if (net_ratelimit())
1108 netdev_warn(netdev
, "maybe reset is needed?\n");
1111 if (net_ratelimit())
1112 netdev_warn(netdev
, "Rx status %d\n", status
);
1116 r8152_submit_rx(tp
, agg
, GFP_ATOMIC
);
1119 static void write_bulk_callback(struct urb
*urb
)
1121 struct net_device_stats
*stats
;
1122 struct net_device
*netdev
;
1125 int status
= urb
->status
;
1135 netdev
= tp
->netdev
;
1136 stats
= &netdev
->stats
;
1138 if (net_ratelimit())
1139 netdev_warn(netdev
, "Tx status %d\n", status
);
1140 stats
->tx_errors
+= agg
->skb_num
;
1142 stats
->tx_packets
+= agg
->skb_num
;
1143 stats
->tx_bytes
+= agg
->skb_len
;
1146 spin_lock(&tp
->tx_lock
);
1147 list_add_tail(&agg
->list
, &tp
->tx_free
);
1148 spin_unlock(&tp
->tx_lock
);
1150 usb_autopm_put_interface_async(tp
->intf
);
1152 if (!netif_carrier_ok(netdev
))
1155 if (!test_bit(WORK_ENABLE
, &tp
->flags
))
1158 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
1161 if (!skb_queue_empty(&tp
->tx_queue
))
1162 napi_schedule(&tp
->napi
);
1165 static void intr_callback(struct urb
*urb
)
1169 int status
= urb
->status
;
1176 if (!test_bit(WORK_ENABLE
, &tp
->flags
))
1179 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
1183 case 0: /* success */
1185 case -ECONNRESET
: /* unlink */
1187 netif_device_detach(tp
->netdev
);
1190 netif_info(tp
, intr
, tp
->netdev
,
1191 "Stop submitting intr, status %d\n", status
);
1194 netif_info(tp
, intr
, tp
->netdev
, "intr status -EOVERFLOW\n");
1196 /* -EPIPE: should clear the halt */
1198 netif_info(tp
, intr
, tp
->netdev
, "intr status %d\n", status
);
1202 d
= urb
->transfer_buffer
;
1203 if (INTR_LINK
& __le16_to_cpu(d
[0])) {
1204 if (!netif_carrier_ok(tp
->netdev
)) {
1205 set_bit(RTL8152_LINK_CHG
, &tp
->flags
);
1206 schedule_delayed_work(&tp
->schedule
, 0);
1209 if (netif_carrier_ok(tp
->netdev
)) {
1210 set_bit(RTL8152_LINK_CHG
, &tp
->flags
);
1211 schedule_delayed_work(&tp
->schedule
, 0);
1216 res
= usb_submit_urb(urb
, GFP_ATOMIC
);
1217 if (res
== -ENODEV
) {
1218 set_bit(RTL8152_UNPLUG
, &tp
->flags
);
1219 netif_device_detach(tp
->netdev
);
1221 netif_err(tp
, intr
, tp
->netdev
,
1222 "can't resubmit intr, status %d\n", res
);
1226 static inline void *rx_agg_align(void *data
)
1228 return (void *)ALIGN((uintptr_t)data
, RX_ALIGN
);
1231 static inline void *tx_agg_align(void *data
)
1233 return (void *)ALIGN((uintptr_t)data
, TX_ALIGN
);
1236 static void free_all_mem(struct r8152
*tp
)
1240 for (i
= 0; i
< RTL8152_MAX_RX
; i
++) {
1241 usb_free_urb(tp
->rx_info
[i
].urb
);
1242 tp
->rx_info
[i
].urb
= NULL
;
1244 kfree(tp
->rx_info
[i
].buffer
);
1245 tp
->rx_info
[i
].buffer
= NULL
;
1246 tp
->rx_info
[i
].head
= NULL
;
1249 for (i
= 0; i
< RTL8152_MAX_TX
; i
++) {
1250 usb_free_urb(tp
->tx_info
[i
].urb
);
1251 tp
->tx_info
[i
].urb
= NULL
;
1253 kfree(tp
->tx_info
[i
].buffer
);
1254 tp
->tx_info
[i
].buffer
= NULL
;
1255 tp
->tx_info
[i
].head
= NULL
;
1258 usb_free_urb(tp
->intr_urb
);
1259 tp
->intr_urb
= NULL
;
1261 kfree(tp
->intr_buff
);
1262 tp
->intr_buff
= NULL
;
1265 static int alloc_all_mem(struct r8152
*tp
)
1267 struct net_device
*netdev
= tp
->netdev
;
1268 struct usb_interface
*intf
= tp
->intf
;
1269 struct usb_host_interface
*alt
= intf
->cur_altsetting
;
1270 struct usb_host_endpoint
*ep_intr
= alt
->endpoint
+ 2;
1275 node
= netdev
->dev
.parent
? dev_to_node(netdev
->dev
.parent
) : -1;
1277 spin_lock_init(&tp
->rx_lock
);
1278 spin_lock_init(&tp
->tx_lock
);
1279 INIT_LIST_HEAD(&tp
->tx_free
);
1280 skb_queue_head_init(&tp
->tx_queue
);
1281 skb_queue_head_init(&tp
->rx_queue
);
1283 for (i
= 0; i
< RTL8152_MAX_RX
; i
++) {
1284 buf
= kmalloc_node(agg_buf_sz
, GFP_KERNEL
, node
);
1288 if (buf
!= rx_agg_align(buf
)) {
1290 buf
= kmalloc_node(agg_buf_sz
+ RX_ALIGN
, GFP_KERNEL
,
1296 urb
= usb_alloc_urb(0, GFP_KERNEL
);
1302 INIT_LIST_HEAD(&tp
->rx_info
[i
].list
);
1303 tp
->rx_info
[i
].context
= tp
;
1304 tp
->rx_info
[i
].urb
= urb
;
1305 tp
->rx_info
[i
].buffer
= buf
;
1306 tp
->rx_info
[i
].head
= rx_agg_align(buf
);
1309 for (i
= 0; i
< RTL8152_MAX_TX
; i
++) {
1310 buf
= kmalloc_node(agg_buf_sz
, GFP_KERNEL
, node
);
1314 if (buf
!= tx_agg_align(buf
)) {
1316 buf
= kmalloc_node(agg_buf_sz
+ TX_ALIGN
, GFP_KERNEL
,
1322 urb
= usb_alloc_urb(0, GFP_KERNEL
);
1328 INIT_LIST_HEAD(&tp
->tx_info
[i
].list
);
1329 tp
->tx_info
[i
].context
= tp
;
1330 tp
->tx_info
[i
].urb
= urb
;
1331 tp
->tx_info
[i
].buffer
= buf
;
1332 tp
->tx_info
[i
].head
= tx_agg_align(buf
);
1334 list_add_tail(&tp
->tx_info
[i
].list
, &tp
->tx_free
);
1337 tp
->intr_urb
= usb_alloc_urb(0, GFP_KERNEL
);
1341 tp
->intr_buff
= kmalloc(INTBUFSIZE
, GFP_KERNEL
);
1345 tp
->intr_interval
= (int)ep_intr
->desc
.bInterval
;
1346 usb_fill_int_urb(tp
->intr_urb
, tp
->udev
, usb_rcvintpipe(tp
->udev
, 3),
1347 tp
->intr_buff
, INTBUFSIZE
, intr_callback
,
1348 tp
, tp
->intr_interval
);
1357 static struct tx_agg
*r8152_get_tx_agg(struct r8152
*tp
)
1359 struct tx_agg
*agg
= NULL
;
1360 unsigned long flags
;
1362 if (list_empty(&tp
->tx_free
))
1365 spin_lock_irqsave(&tp
->tx_lock
, flags
);
1366 if (!list_empty(&tp
->tx_free
)) {
1367 struct list_head
*cursor
;
1369 cursor
= tp
->tx_free
.next
;
1370 list_del_init(cursor
);
1371 agg
= list_entry(cursor
, struct tx_agg
, list
);
1373 spin_unlock_irqrestore(&tp
->tx_lock
, flags
);
1378 /* r8152_csum_workaround()
1379 * The hw limites the value the transport offset. When the offset is out of the
1380 * range, calculate the checksum by sw.
1382 static void r8152_csum_workaround(struct r8152
*tp
, struct sk_buff
*skb
,
1383 struct sk_buff_head
*list
)
1385 if (skb_shinfo(skb
)->gso_size
) {
1386 netdev_features_t features
= tp
->netdev
->features
;
1387 struct sk_buff_head seg_list
;
1388 struct sk_buff
*segs
, *nskb
;
1390 features
&= ~(NETIF_F_SG
| NETIF_F_IPV6_CSUM
| NETIF_F_TSO6
);
1391 segs
= skb_gso_segment(skb
, features
);
1392 if (IS_ERR(segs
) || !segs
)
1395 __skb_queue_head_init(&seg_list
);
1401 __skb_queue_tail(&seg_list
, nskb
);
1404 skb_queue_splice(&seg_list
, list
);
1406 } else if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
1407 if (skb_checksum_help(skb
) < 0)
1410 __skb_queue_head(list
, skb
);
1412 struct net_device_stats
*stats
;
1415 stats
= &tp
->netdev
->stats
;
1416 stats
->tx_dropped
++;
1421 /* msdn_giant_send_check()
1422 * According to the document of microsoft, the TCP Pseudo Header excludes the
1423 * packet length for IPv6 TCP large packets.
1425 static int msdn_giant_send_check(struct sk_buff
*skb
)
1427 const struct ipv6hdr
*ipv6h
;
1431 ret
= skb_cow_head(skb
, 0);
1435 ipv6h
= ipv6_hdr(skb
);
1439 th
->check
= ~tcp_v6_check(0, &ipv6h
->saddr
, &ipv6h
->daddr
, 0);
1444 static inline void rtl_tx_vlan_tag(struct tx_desc
*desc
, struct sk_buff
*skb
)
1446 if (skb_vlan_tag_present(skb
)) {
1449 opts2
= TX_VLAN_TAG
| swab16(skb_vlan_tag_get(skb
));
1450 desc
->opts2
|= cpu_to_le32(opts2
);
1454 static inline void rtl_rx_vlan_tag(struct rx_desc
*desc
, struct sk_buff
*skb
)
1456 u32 opts2
= le32_to_cpu(desc
->opts2
);
1458 if (opts2
& RX_VLAN_TAG
)
1459 __vlan_hwaccel_put_tag(skb
, htons(ETH_P_8021Q
),
1460 swab16(opts2
& 0xffff));
1463 static int r8152_tx_csum(struct r8152
*tp
, struct tx_desc
*desc
,
1464 struct sk_buff
*skb
, u32 len
, u32 transport_offset
)
1466 u32 mss
= skb_shinfo(skb
)->gso_size
;
1467 u32 opts1
, opts2
= 0;
1468 int ret
= TX_CSUM_SUCCESS
;
1470 WARN_ON_ONCE(len
> TX_LEN_MAX
);
1472 opts1
= len
| TX_FS
| TX_LS
;
1475 if (transport_offset
> GTTCPHO_MAX
) {
1476 netif_warn(tp
, tx_err
, tp
->netdev
,
1477 "Invalid transport offset 0x%x for TSO\n",
1483 switch (vlan_get_protocol(skb
)) {
1484 case htons(ETH_P_IP
):
1488 case htons(ETH_P_IPV6
):
1489 if (msdn_giant_send_check(skb
)) {
1501 opts1
|= transport_offset
<< GTTCPHO_SHIFT
;
1502 opts2
|= min(mss
, MSS_MAX
) << MSS_SHIFT
;
1503 } else if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
1506 if (transport_offset
> TCPHO_MAX
) {
1507 netif_warn(tp
, tx_err
, tp
->netdev
,
1508 "Invalid transport offset 0x%x\n",
1514 switch (vlan_get_protocol(skb
)) {
1515 case htons(ETH_P_IP
):
1517 ip_protocol
= ip_hdr(skb
)->protocol
;
1520 case htons(ETH_P_IPV6
):
1522 ip_protocol
= ipv6_hdr(skb
)->nexthdr
;
1526 ip_protocol
= IPPROTO_RAW
;
1530 if (ip_protocol
== IPPROTO_TCP
)
1532 else if (ip_protocol
== IPPROTO_UDP
)
1537 opts2
|= transport_offset
<< TCPHO_SHIFT
;
1540 desc
->opts2
= cpu_to_le32(opts2
);
1541 desc
->opts1
= cpu_to_le32(opts1
);
1547 static int r8152_tx_agg_fill(struct r8152
*tp
, struct tx_agg
*agg
)
1549 struct sk_buff_head skb_head
, *tx_queue
= &tp
->tx_queue
;
1553 __skb_queue_head_init(&skb_head
);
1554 spin_lock(&tx_queue
->lock
);
1555 skb_queue_splice_init(tx_queue
, &skb_head
);
1556 spin_unlock(&tx_queue
->lock
);
1558 tx_data
= agg
->head
;
1561 remain
= agg_buf_sz
;
1563 while (remain
>= ETH_ZLEN
+ sizeof(struct tx_desc
)) {
1564 struct tx_desc
*tx_desc
;
1565 struct sk_buff
*skb
;
1569 skb
= __skb_dequeue(&skb_head
);
1573 len
= skb
->len
+ sizeof(*tx_desc
);
1576 __skb_queue_head(&skb_head
, skb
);
1580 tx_data
= tx_agg_align(tx_data
);
1581 tx_desc
= (struct tx_desc
*)tx_data
;
1583 offset
= (u32
)skb_transport_offset(skb
);
1585 if (r8152_tx_csum(tp
, tx_desc
, skb
, skb
->len
, offset
)) {
1586 r8152_csum_workaround(tp
, skb
, &skb_head
);
1590 rtl_tx_vlan_tag(tx_desc
, skb
);
1592 tx_data
+= sizeof(*tx_desc
);
1595 if (skb_copy_bits(skb
, 0, tx_data
, len
) < 0) {
1596 struct net_device_stats
*stats
= &tp
->netdev
->stats
;
1598 stats
->tx_dropped
++;
1599 dev_kfree_skb_any(skb
);
1600 tx_data
-= sizeof(*tx_desc
);
1605 agg
->skb_len
+= len
;
1608 dev_kfree_skb_any(skb
);
1610 remain
= agg_buf_sz
- (int)(tx_agg_align(tx_data
) - agg
->head
);
1613 if (!skb_queue_empty(&skb_head
)) {
1614 spin_lock(&tx_queue
->lock
);
1615 skb_queue_splice(&skb_head
, tx_queue
);
1616 spin_unlock(&tx_queue
->lock
);
1619 netif_tx_lock(tp
->netdev
);
1621 if (netif_queue_stopped(tp
->netdev
) &&
1622 skb_queue_len(&tp
->tx_queue
) < tp
->tx_qlen
)
1623 netif_wake_queue(tp
->netdev
);
1625 netif_tx_unlock(tp
->netdev
);
1627 ret
= usb_autopm_get_interface_async(tp
->intf
);
1631 usb_fill_bulk_urb(agg
->urb
, tp
->udev
, usb_sndbulkpipe(tp
->udev
, 2),
1632 agg
->head
, (int)(tx_data
- (u8
*)agg
->head
),
1633 (usb_complete_t
)write_bulk_callback
, agg
);
1635 ret
= usb_submit_urb(agg
->urb
, GFP_ATOMIC
);
1637 usb_autopm_put_interface_async(tp
->intf
);
1643 static u8
r8152_rx_csum(struct r8152
*tp
, struct rx_desc
*rx_desc
)
1645 u8 checksum
= CHECKSUM_NONE
;
1648 if (tp
->version
== RTL_VER_01
)
1651 opts2
= le32_to_cpu(rx_desc
->opts2
);
1652 opts3
= le32_to_cpu(rx_desc
->opts3
);
1654 if (opts2
& RD_IPV4_CS
) {
1656 checksum
= CHECKSUM_NONE
;
1657 else if ((opts2
& RD_UDP_CS
) && (opts3
& UDPF
))
1658 checksum
= CHECKSUM_NONE
;
1659 else if ((opts2
& RD_TCP_CS
) && (opts3
& TCPF
))
1660 checksum
= CHECKSUM_NONE
;
1662 checksum
= CHECKSUM_UNNECESSARY
;
1663 } else if (RD_IPV6_CS
) {
1664 if ((opts2
& RD_UDP_CS
) && !(opts3
& UDPF
))
1665 checksum
= CHECKSUM_UNNECESSARY
;
1666 else if ((opts2
& RD_TCP_CS
) && !(opts3
& TCPF
))
1667 checksum
= CHECKSUM_UNNECESSARY
;
1674 static int rx_bottom(struct r8152
*tp
, int budget
)
1676 unsigned long flags
;
1677 struct list_head
*cursor
, *next
, rx_queue
;
1678 int ret
= 0, work_done
= 0;
1680 if (!skb_queue_empty(&tp
->rx_queue
)) {
1681 while (work_done
< budget
) {
1682 struct sk_buff
*skb
= __skb_dequeue(&tp
->rx_queue
);
1683 struct net_device
*netdev
= tp
->netdev
;
1684 struct net_device_stats
*stats
= &netdev
->stats
;
1685 unsigned int pkt_len
;
1691 napi_gro_receive(&tp
->napi
, skb
);
1693 stats
->rx_packets
++;
1694 stats
->rx_bytes
+= pkt_len
;
1698 if (list_empty(&tp
->rx_done
))
1701 INIT_LIST_HEAD(&rx_queue
);
1702 spin_lock_irqsave(&tp
->rx_lock
, flags
);
1703 list_splice_init(&tp
->rx_done
, &rx_queue
);
1704 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
1706 list_for_each_safe(cursor
, next
, &rx_queue
) {
1707 struct rx_desc
*rx_desc
;
1713 list_del_init(cursor
);
1715 agg
= list_entry(cursor
, struct rx_agg
, list
);
1717 if (urb
->actual_length
< ETH_ZLEN
)
1720 rx_desc
= agg
->head
;
1721 rx_data
= agg
->head
;
1722 len_used
+= sizeof(struct rx_desc
);
1724 while (urb
->actual_length
> len_used
) {
1725 struct net_device
*netdev
= tp
->netdev
;
1726 struct net_device_stats
*stats
= &netdev
->stats
;
1727 unsigned int pkt_len
;
1728 struct sk_buff
*skb
;
1730 pkt_len
= le32_to_cpu(rx_desc
->opts1
) & RX_LEN_MASK
;
1731 if (pkt_len
< ETH_ZLEN
)
1734 len_used
+= pkt_len
;
1735 if (urb
->actual_length
< len_used
)
1738 pkt_len
-= CRC_SIZE
;
1739 rx_data
+= sizeof(struct rx_desc
);
1741 skb
= netdev_alloc_skb_ip_align(netdev
, pkt_len
);
1743 stats
->rx_dropped
++;
1747 skb
->ip_summed
= r8152_rx_csum(tp
, rx_desc
);
1748 memcpy(skb
->data
, rx_data
, pkt_len
);
1749 skb_put(skb
, pkt_len
);
1750 skb
->protocol
= eth_type_trans(skb
, netdev
);
1751 rtl_rx_vlan_tag(rx_desc
, skb
);
1752 if (work_done
< budget
) {
1753 napi_gro_receive(&tp
->napi
, skb
);
1755 stats
->rx_packets
++;
1756 stats
->rx_bytes
+= pkt_len
;
1758 __skb_queue_tail(&tp
->rx_queue
, skb
);
1762 rx_data
= rx_agg_align(rx_data
+ pkt_len
+ CRC_SIZE
);
1763 rx_desc
= (struct rx_desc
*)rx_data
;
1764 len_used
= (int)(rx_data
- (u8
*)agg
->head
);
1765 len_used
+= sizeof(struct rx_desc
);
1770 ret
= r8152_submit_rx(tp
, agg
, GFP_ATOMIC
);
1772 urb
->actual_length
= 0;
1773 list_add_tail(&agg
->list
, next
);
1777 if (!list_empty(&rx_queue
)) {
1778 spin_lock_irqsave(&tp
->rx_lock
, flags
);
1779 list_splice_tail(&rx_queue
, &tp
->rx_done
);
1780 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
1787 static void tx_bottom(struct r8152
*tp
)
1794 if (skb_queue_empty(&tp
->tx_queue
))
1797 agg
= r8152_get_tx_agg(tp
);
1801 res
= r8152_tx_agg_fill(tp
, agg
);
1803 struct net_device
*netdev
= tp
->netdev
;
1805 if (res
== -ENODEV
) {
1806 set_bit(RTL8152_UNPLUG
, &tp
->flags
);
1807 netif_device_detach(netdev
);
1809 struct net_device_stats
*stats
= &netdev
->stats
;
1810 unsigned long flags
;
1812 netif_warn(tp
, tx_err
, netdev
,
1813 "failed tx_urb %d\n", res
);
1814 stats
->tx_dropped
+= agg
->skb_num
;
1816 spin_lock_irqsave(&tp
->tx_lock
, flags
);
1817 list_add_tail(&agg
->list
, &tp
->tx_free
);
1818 spin_unlock_irqrestore(&tp
->tx_lock
, flags
);
1824 static void bottom_half(struct r8152
*tp
)
1826 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
1829 if (!test_bit(WORK_ENABLE
, &tp
->flags
))
1832 /* When link down, the driver would cancel all bulks. */
1833 /* This avoid the re-submitting bulk */
1834 if (!netif_carrier_ok(tp
->netdev
))
1837 clear_bit(SCHEDULE_NAPI
, &tp
->flags
);
1842 static int r8152_poll(struct napi_struct
*napi
, int budget
)
1844 struct r8152
*tp
= container_of(napi
, struct r8152
, napi
);
1847 work_done
= rx_bottom(tp
, budget
);
1850 if (work_done
< budget
) {
1851 napi_complete(napi
);
1852 if (!list_empty(&tp
->rx_done
))
1853 napi_schedule(napi
);
1860 int r8152_submit_rx(struct r8152
*tp
, struct rx_agg
*agg
, gfp_t mem_flags
)
1864 /* The rx would be stopped, so skip submitting */
1865 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
) ||
1866 !test_bit(WORK_ENABLE
, &tp
->flags
) || !netif_carrier_ok(tp
->netdev
))
1869 usb_fill_bulk_urb(agg
->urb
, tp
->udev
, usb_rcvbulkpipe(tp
->udev
, 1),
1870 agg
->head
, agg_buf_sz
,
1871 (usb_complete_t
)read_bulk_callback
, agg
);
1873 ret
= usb_submit_urb(agg
->urb
, mem_flags
);
1874 if (ret
== -ENODEV
) {
1875 set_bit(RTL8152_UNPLUG
, &tp
->flags
);
1876 netif_device_detach(tp
->netdev
);
1878 struct urb
*urb
= agg
->urb
;
1879 unsigned long flags
;
1881 urb
->actual_length
= 0;
1882 spin_lock_irqsave(&tp
->rx_lock
, flags
);
1883 list_add_tail(&agg
->list
, &tp
->rx_done
);
1884 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
1886 netif_err(tp
, rx_err
, tp
->netdev
,
1887 "Couldn't submit rx[%p], ret = %d\n", agg
, ret
);
1889 napi_schedule(&tp
->napi
);
1895 static void rtl_drop_queued_tx(struct r8152
*tp
)
1897 struct net_device_stats
*stats
= &tp
->netdev
->stats
;
1898 struct sk_buff_head skb_head
, *tx_queue
= &tp
->tx_queue
;
1899 struct sk_buff
*skb
;
1901 if (skb_queue_empty(tx_queue
))
1904 __skb_queue_head_init(&skb_head
);
1905 spin_lock_bh(&tx_queue
->lock
);
1906 skb_queue_splice_init(tx_queue
, &skb_head
);
1907 spin_unlock_bh(&tx_queue
->lock
);
1909 while ((skb
= __skb_dequeue(&skb_head
))) {
1911 stats
->tx_dropped
++;
1915 static void rtl8152_tx_timeout(struct net_device
*netdev
)
1917 struct r8152
*tp
= netdev_priv(netdev
);
1919 netif_warn(tp
, tx_err
, netdev
, "Tx timeout\n");
1921 usb_queue_reset_device(tp
->intf
);
1924 static void rtl8152_set_rx_mode(struct net_device
*netdev
)
1926 struct r8152
*tp
= netdev_priv(netdev
);
1928 if (netif_carrier_ok(netdev
)) {
1929 set_bit(RTL8152_SET_RX_MODE
, &tp
->flags
);
1930 schedule_delayed_work(&tp
->schedule
, 0);
1934 static void _rtl8152_set_rx_mode(struct net_device
*netdev
)
1936 struct r8152
*tp
= netdev_priv(netdev
);
1937 u32 mc_filter
[2]; /* Multicast hash filter */
1941 clear_bit(RTL8152_SET_RX_MODE
, &tp
->flags
);
1942 netif_stop_queue(netdev
);
1943 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
1944 ocp_data
&= ~RCR_ACPT_ALL
;
1945 ocp_data
|= RCR_AB
| RCR_APM
;
1947 if (netdev
->flags
& IFF_PROMISC
) {
1948 /* Unconditionally log net taps. */
1949 netif_notice(tp
, link
, netdev
, "Promiscuous mode enabled\n");
1950 ocp_data
|= RCR_AM
| RCR_AAP
;
1951 mc_filter
[1] = 0xffffffff;
1952 mc_filter
[0] = 0xffffffff;
1953 } else if ((netdev_mc_count(netdev
) > multicast_filter_limit
) ||
1954 (netdev
->flags
& IFF_ALLMULTI
)) {
1955 /* Too many to filter perfectly -- accept all multicasts. */
1957 mc_filter
[1] = 0xffffffff;
1958 mc_filter
[0] = 0xffffffff;
1960 struct netdev_hw_addr
*ha
;
1964 netdev_for_each_mc_addr(ha
, netdev
) {
1965 int bit_nr
= ether_crc(ETH_ALEN
, ha
->addr
) >> 26;
1967 mc_filter
[bit_nr
>> 5] |= 1 << (bit_nr
& 31);
1972 tmp
[0] = __cpu_to_le32(swab32(mc_filter
[1]));
1973 tmp
[1] = __cpu_to_le32(swab32(mc_filter
[0]));
1975 pla_ocp_write(tp
, PLA_MAR
, BYTE_EN_DWORD
, sizeof(tmp
), tmp
);
1976 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
1977 netif_wake_queue(netdev
);
1980 static netdev_features_t
1981 rtl8152_features_check(struct sk_buff
*skb
, struct net_device
*dev
,
1982 netdev_features_t features
)
1984 u32 mss
= skb_shinfo(skb
)->gso_size
;
1985 int max_offset
= mss
? GTTCPHO_MAX
: TCPHO_MAX
;
1986 int offset
= skb_transport_offset(skb
);
1988 if ((mss
|| skb
->ip_summed
== CHECKSUM_PARTIAL
) && offset
> max_offset
)
1989 features
&= ~(NETIF_F_ALL_CSUM
| NETIF_F_GSO_MASK
);
1990 else if ((skb
->len
+ sizeof(struct tx_desc
)) > agg_buf_sz
)
1991 features
&= ~NETIF_F_GSO_MASK
;
1996 static netdev_tx_t
rtl8152_start_xmit(struct sk_buff
*skb
,
1997 struct net_device
*netdev
)
1999 struct r8152
*tp
= netdev_priv(netdev
);
2001 skb_tx_timestamp(skb
);
2003 skb_queue_tail(&tp
->tx_queue
, skb
);
2005 if (!list_empty(&tp
->tx_free
)) {
2006 if (test_bit(SELECTIVE_SUSPEND
, &tp
->flags
)) {
2007 set_bit(SCHEDULE_NAPI
, &tp
->flags
);
2008 schedule_delayed_work(&tp
->schedule
, 0);
2010 usb_mark_last_busy(tp
->udev
);
2011 napi_schedule(&tp
->napi
);
2013 } else if (skb_queue_len(&tp
->tx_queue
) > tp
->tx_qlen
) {
2014 netif_stop_queue(netdev
);
2017 return NETDEV_TX_OK
;
2020 static void r8152b_reset_packet_filter(struct r8152
*tp
)
2024 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_FMC
);
2025 ocp_data
&= ~FMC_FCR_MCU_EN
;
2026 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_FMC
, ocp_data
);
2027 ocp_data
|= FMC_FCR_MCU_EN
;
2028 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_FMC
, ocp_data
);
2031 static void rtl8152_nic_reset(struct r8152
*tp
)
2035 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CR
, CR_RST
);
2037 for (i
= 0; i
< 1000; i
++) {
2038 if (!(ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_CR
) & CR_RST
))
2040 usleep_range(100, 400);
2044 static void set_tx_qlen(struct r8152
*tp
)
2046 struct net_device
*netdev
= tp
->netdev
;
2048 tp
->tx_qlen
= agg_buf_sz
/ (netdev
->mtu
+ VLAN_ETH_HLEN
+ VLAN_HLEN
+
2049 sizeof(struct tx_desc
));
2052 static inline u8
rtl8152_get_speed(struct r8152
*tp
)
2054 return ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_PHYSTATUS
);
2057 static void rtl_set_eee_plus(struct r8152
*tp
)
2062 speed
= rtl8152_get_speed(tp
);
2063 if (speed
& _10bps
) {
2064 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EEEP_CR
);
2065 ocp_data
|= EEEP_CR_EEEP_TX
;
2066 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EEEP_CR
, ocp_data
);
2068 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EEEP_CR
);
2069 ocp_data
&= ~EEEP_CR_EEEP_TX
;
2070 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EEEP_CR
, ocp_data
);
2074 static void rxdy_gated_en(struct r8152
*tp
, bool enable
)
2078 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_MISC_1
);
2080 ocp_data
|= RXDY_GATED_EN
;
2082 ocp_data
&= ~RXDY_GATED_EN
;
2083 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MISC_1
, ocp_data
);
2086 static int rtl_start_rx(struct r8152
*tp
)
2090 INIT_LIST_HEAD(&tp
->rx_done
);
2091 for (i
= 0; i
< RTL8152_MAX_RX
; i
++) {
2092 INIT_LIST_HEAD(&tp
->rx_info
[i
].list
);
2093 ret
= r8152_submit_rx(tp
, &tp
->rx_info
[i
], GFP_KERNEL
);
2098 if (ret
&& ++i
< RTL8152_MAX_RX
) {
2099 struct list_head rx_queue
;
2100 unsigned long flags
;
2102 INIT_LIST_HEAD(&rx_queue
);
2105 struct rx_agg
*agg
= &tp
->rx_info
[i
++];
2106 struct urb
*urb
= agg
->urb
;
2108 urb
->actual_length
= 0;
2109 list_add_tail(&agg
->list
, &rx_queue
);
2110 } while (i
< RTL8152_MAX_RX
);
2112 spin_lock_irqsave(&tp
->rx_lock
, flags
);
2113 list_splice_tail(&rx_queue
, &tp
->rx_done
);
2114 spin_unlock_irqrestore(&tp
->rx_lock
, flags
);
2120 static int rtl_stop_rx(struct r8152
*tp
)
2124 for (i
= 0; i
< RTL8152_MAX_RX
; i
++)
2125 usb_kill_urb(tp
->rx_info
[i
].urb
);
2127 while (!skb_queue_empty(&tp
->rx_queue
))
2128 dev_kfree_skb(__skb_dequeue(&tp
->rx_queue
));
2133 static int rtl_enable(struct r8152
*tp
)
2137 r8152b_reset_packet_filter(tp
);
2139 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_CR
);
2140 ocp_data
|= CR_RE
| CR_TE
;
2141 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CR
, ocp_data
);
2143 rxdy_gated_en(tp
, false);
2148 static int rtl8152_enable(struct r8152
*tp
)
2150 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
2154 rtl_set_eee_plus(tp
);
2156 return rtl_enable(tp
);
2159 static void r8153_set_rx_early_timeout(struct r8152
*tp
)
2161 u32 ocp_data
= tp
->coalesce
/ 8;
2163 ocp_write_word(tp
, MCU_TYPE_USB
, USB_RX_EARLY_TIMEOUT
, ocp_data
);
2166 static void r8153_set_rx_early_size(struct r8152
*tp
)
2168 u32 mtu
= tp
->netdev
->mtu
;
2169 u32 ocp_data
= (agg_buf_sz
- mtu
- VLAN_ETH_HLEN
- VLAN_HLEN
) / 4;
2171 ocp_write_word(tp
, MCU_TYPE_USB
, USB_RX_EARLY_SIZE
, ocp_data
);
2174 static int rtl8153_enable(struct r8152
*tp
)
2176 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
2179 usb_disable_lpm(tp
->udev
);
2181 rtl_set_eee_plus(tp
);
2182 r8153_set_rx_early_timeout(tp
);
2183 r8153_set_rx_early_size(tp
);
2185 return rtl_enable(tp
);
2188 static void rtl_disable(struct r8152
*tp
)
2193 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
)) {
2194 rtl_drop_queued_tx(tp
);
2198 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
2199 ocp_data
&= ~RCR_ACPT_ALL
;
2200 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
2202 rtl_drop_queued_tx(tp
);
2204 for (i
= 0; i
< RTL8152_MAX_TX
; i
++)
2205 usb_kill_urb(tp
->tx_info
[i
].urb
);
2207 rxdy_gated_en(tp
, true);
2209 for (i
= 0; i
< 1000; i
++) {
2210 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2211 if ((ocp_data
& FIFO_EMPTY
) == FIFO_EMPTY
)
2213 usleep_range(1000, 2000);
2216 for (i
= 0; i
< 1000; i
++) {
2217 if (ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_TCR0
) & TCR0_TX_EMPTY
)
2219 usleep_range(1000, 2000);
2224 rtl8152_nic_reset(tp
);
2227 static void r8152_power_cut_en(struct r8152
*tp
, bool enable
)
2231 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_UPS_CTRL
);
2233 ocp_data
|= POWER_CUT
;
2235 ocp_data
&= ~POWER_CUT
;
2236 ocp_write_word(tp
, MCU_TYPE_USB
, USB_UPS_CTRL
, ocp_data
);
2238 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_PM_CTRL_STATUS
);
2239 ocp_data
&= ~RESUME_INDICATE
;
2240 ocp_write_word(tp
, MCU_TYPE_USB
, USB_PM_CTRL_STATUS
, ocp_data
);
2243 static void rtl_rx_vlan_en(struct r8152
*tp
, bool enable
)
2247 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CPCR
);
2249 ocp_data
|= CPCR_RX_VLAN
;
2251 ocp_data
&= ~CPCR_RX_VLAN
;
2252 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CPCR
, ocp_data
);
2255 static int rtl8152_set_features(struct net_device
*dev
,
2256 netdev_features_t features
)
2258 netdev_features_t changed
= features
^ dev
->features
;
2259 struct r8152
*tp
= netdev_priv(dev
);
2262 ret
= usb_autopm_get_interface(tp
->intf
);
2266 mutex_lock(&tp
->control
);
2268 if (changed
& NETIF_F_HW_VLAN_CTAG_RX
) {
2269 if (features
& NETIF_F_HW_VLAN_CTAG_RX
)
2270 rtl_rx_vlan_en(tp
, true);
2272 rtl_rx_vlan_en(tp
, false);
2275 mutex_unlock(&tp
->control
);
2277 usb_autopm_put_interface(tp
->intf
);
2283 #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
2285 static u32
__rtl_get_wol(struct r8152
*tp
)
2290 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_CONFIG5
);
2291 if (!(ocp_data
& LAN_WAKE_EN
))
2294 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
);
2295 if (ocp_data
& LINK_ON_WAKE_EN
)
2296 wolopts
|= WAKE_PHY
;
2298 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG5
);
2299 if (ocp_data
& UWF_EN
)
2300 wolopts
|= WAKE_UCAST
;
2301 if (ocp_data
& BWF_EN
)
2302 wolopts
|= WAKE_BCAST
;
2303 if (ocp_data
& MWF_EN
)
2304 wolopts
|= WAKE_MCAST
;
2306 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CFG_WOL
);
2307 if (ocp_data
& MAGIC_EN
)
2308 wolopts
|= WAKE_MAGIC
;
2313 static void __rtl_set_wol(struct r8152
*tp
, u32 wolopts
)
2317 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_CONFIG
);
2319 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
);
2320 ocp_data
&= ~LINK_ON_WAKE_EN
;
2321 if (wolopts
& WAKE_PHY
)
2322 ocp_data
|= LINK_ON_WAKE_EN
;
2323 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
, ocp_data
);
2325 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG5
);
2326 ocp_data
&= ~(UWF_EN
| BWF_EN
| MWF_EN
| LAN_WAKE_EN
);
2327 if (wolopts
& WAKE_UCAST
)
2329 if (wolopts
& WAKE_BCAST
)
2331 if (wolopts
& WAKE_MCAST
)
2333 if (wolopts
& WAKE_ANY
)
2334 ocp_data
|= LAN_WAKE_EN
;
2335 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG5
, ocp_data
);
2337 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_NORAML
);
2339 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CFG_WOL
);
2340 ocp_data
&= ~MAGIC_EN
;
2341 if (wolopts
& WAKE_MAGIC
)
2342 ocp_data
|= MAGIC_EN
;
2343 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CFG_WOL
, ocp_data
);
2345 if (wolopts
& WAKE_ANY
)
2346 device_set_wakeup_enable(&tp
->udev
->dev
, true);
2348 device_set_wakeup_enable(&tp
->udev
->dev
, false);
2351 static void r8153_u1u2en(struct r8152
*tp
, bool enable
)
2356 memset(u1u2
, 0xff, sizeof(u1u2
));
2358 memset(u1u2
, 0x00, sizeof(u1u2
));
2360 usb_ocp_write(tp
, USB_TOLERANCE
, BYTE_EN_SIX_BYTES
, sizeof(u1u2
), u1u2
);
2363 static void r8153_u2p3en(struct r8152
*tp
, bool enable
)
2367 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_U2P3_CTRL
);
2368 if (enable
&& tp
->version
!= RTL_VER_03
&& tp
->version
!= RTL_VER_04
)
2369 ocp_data
|= U2P3_ENABLE
;
2371 ocp_data
&= ~U2P3_ENABLE
;
2372 ocp_write_word(tp
, MCU_TYPE_USB
, USB_U2P3_CTRL
, ocp_data
);
2375 static void r8153_power_cut_en(struct r8152
*tp
, bool enable
)
2379 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_POWER_CUT
);
2381 ocp_data
|= PWR_EN
| PHASE2_EN
;
2383 ocp_data
&= ~(PWR_EN
| PHASE2_EN
);
2384 ocp_write_word(tp
, MCU_TYPE_USB
, USB_POWER_CUT
, ocp_data
);
2386 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_MISC_0
);
2387 ocp_data
&= ~PCUT_STATUS
;
2388 ocp_write_word(tp
, MCU_TYPE_USB
, USB_MISC_0
, ocp_data
);
2391 static bool rtl_can_wakeup(struct r8152
*tp
)
2393 struct usb_device
*udev
= tp
->udev
;
2395 return (udev
->actconfig
->desc
.bmAttributes
& USB_CONFIG_ATT_WAKEUP
);
2398 static void rtl_runtime_suspend_enable(struct r8152
*tp
, bool enable
)
2403 r8153_u1u2en(tp
, false);
2404 r8153_u2p3en(tp
, false);
2406 __rtl_set_wol(tp
, WAKE_ANY
);
2408 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_CONFIG
);
2410 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
);
2411 ocp_data
|= LINK_OFF_WAKE_EN
;
2412 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_CONFIG34
, ocp_data
);
2414 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_NORAML
);
2416 __rtl_set_wol(tp
, tp
->saved_wolopts
);
2417 r8153_u2p3en(tp
, true);
2418 r8153_u1u2en(tp
, true);
2422 static void rtl_phy_reset(struct r8152
*tp
)
2427 clear_bit(PHY_RESET
, &tp
->flags
);
2429 data
= r8152_mdio_read(tp
, MII_BMCR
);
2431 /* don't reset again before the previous one complete */
2432 if (data
& BMCR_RESET
)
2436 r8152_mdio_write(tp
, MII_BMCR
, data
);
2438 for (i
= 0; i
< 50; i
++) {
2440 if ((r8152_mdio_read(tp
, MII_BMCR
) & BMCR_RESET
) == 0)
2445 static void r8153_teredo_off(struct r8152
*tp
)
2449 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_TEREDO_CFG
);
2450 ocp_data
&= ~(TEREDO_SEL
| TEREDO_RS_EVENT_MASK
| OOB_TEREDO_EN
);
2451 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TEREDO_CFG
, ocp_data
);
2453 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_WDT6_CTRL
, WDT6_SET_MODE
);
2454 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_REALWOW_TIMER
, 0);
2455 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_TEREDO_TIMER
, 0);
2458 static void r8152b_disable_aldps(struct r8152
*tp
)
2460 ocp_reg_write(tp
, OCP_ALDPS_CONFIG
, ENPDNPS
| LINKENA
| DIS_SDSAVE
);
2464 static inline void r8152b_enable_aldps(struct r8152
*tp
)
2466 ocp_reg_write(tp
, OCP_ALDPS_CONFIG
, ENPWRSAVE
| ENPDNPS
|
2467 LINKENA
| DIS_SDSAVE
);
2470 static void rtl8152_disable(struct r8152
*tp
)
2472 r8152b_disable_aldps(tp
);
2474 r8152b_enable_aldps(tp
);
2477 static void r8152b_hw_phy_cfg(struct r8152
*tp
)
2481 data
= r8152_mdio_read(tp
, MII_BMCR
);
2482 if (data
& BMCR_PDOWN
) {
2483 data
&= ~BMCR_PDOWN
;
2484 r8152_mdio_write(tp
, MII_BMCR
, data
);
2487 set_bit(PHY_RESET
, &tp
->flags
);
2490 static void r8152b_exit_oob(struct r8152
*tp
)
2495 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
2496 ocp_data
&= ~RCR_ACPT_ALL
;
2497 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
2499 rxdy_gated_en(tp
, true);
2500 r8153_teredo_off(tp
);
2501 r8152b_hw_phy_cfg(tp
);
2503 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CRWECR
, CRWECR_NORAML
);
2504 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_CR
, 0x00);
2506 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2507 ocp_data
&= ~NOW_IS_OOB
;
2508 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
2510 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
2511 ocp_data
&= ~MCU_BORW_EN
;
2512 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
2514 for (i
= 0; i
< 1000; i
++) {
2515 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2516 if (ocp_data
& LINK_LIST_READY
)
2518 usleep_range(1000, 2000);
2521 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
2522 ocp_data
|= RE_INIT_LL
;
2523 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
2525 for (i
= 0; i
< 1000; i
++) {
2526 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2527 if (ocp_data
& LINK_LIST_READY
)
2529 usleep_range(1000, 2000);
2532 rtl8152_nic_reset(tp
);
2534 /* rx share fifo credit full threshold */
2535 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL0
, RXFIFO_THR1_NORMAL
);
2537 if (tp
->udev
->speed
== USB_SPEED_FULL
||
2538 tp
->udev
->speed
== USB_SPEED_LOW
) {
2539 /* rx share fifo credit near full threshold */
2540 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL1
,
2542 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL2
,
2545 /* rx share fifo credit near full threshold */
2546 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL1
,
2548 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL2
,
2552 /* TX share fifo free credit full threshold */
2553 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_TXFIFO_CTRL
, TXFIFO_THR_NORMAL
);
2555 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_TX_AGG
, TX_AGG_MAX_THRESHOLD
);
2556 ocp_write_dword(tp
, MCU_TYPE_USB
, USB_RX_BUF_TH
, RX_THR_HIGH
);
2557 ocp_write_dword(tp
, MCU_TYPE_USB
, USB_TX_DMA
,
2558 TEST_MODE_DISABLE
| TX_SIZE_ADJUST1
);
2560 rtl_rx_vlan_en(tp
, tp
->netdev
->features
& NETIF_F_HW_VLAN_CTAG_RX
);
2562 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RMS
, RTL8152_RMS
);
2564 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_TCR0
);
2565 ocp_data
|= TCR0_AUTO_FIFO
;
2566 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TCR0
, ocp_data
);
2569 static void r8152b_enter_oob(struct r8152
*tp
)
2574 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2575 ocp_data
&= ~NOW_IS_OOB
;
2576 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
2578 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL0
, RXFIFO_THR1_OOB
);
2579 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL1
, RXFIFO_THR2_OOB
);
2580 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL2
, RXFIFO_THR3_OOB
);
2584 for (i
= 0; i
< 1000; i
++) {
2585 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2586 if (ocp_data
& LINK_LIST_READY
)
2588 usleep_range(1000, 2000);
2591 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
2592 ocp_data
|= RE_INIT_LL
;
2593 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
2595 for (i
= 0; i
< 1000; i
++) {
2596 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2597 if (ocp_data
& LINK_LIST_READY
)
2599 usleep_range(1000, 2000);
2602 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RMS
, RTL8152_RMS
);
2604 rtl_rx_vlan_en(tp
, true);
2606 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PAL_BDC_CR
);
2607 ocp_data
|= ALDPS_PROXY_MODE
;
2608 ocp_write_word(tp
, MCU_TYPE_PLA
, PAL_BDC_CR
, ocp_data
);
2610 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2611 ocp_data
|= NOW_IS_OOB
| DIS_MCU_CLROOB
;
2612 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
2614 rxdy_gated_en(tp
, false);
2616 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
2617 ocp_data
|= RCR_APM
| RCR_AM
| RCR_AB
;
2618 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
2621 static void r8153_hw_phy_cfg(struct r8152
*tp
)
2626 if (tp
->version
== RTL_VER_03
|| tp
->version
== RTL_VER_04
||
2627 tp
->version
== RTL_VER_05
)
2628 ocp_reg_write(tp
, OCP_ADC_CFG
, CKADSEL_L
| ADC_EN
| EN_EMI_L
);
2630 data
= r8152_mdio_read(tp
, MII_BMCR
);
2631 if (data
& BMCR_PDOWN
) {
2632 data
&= ~BMCR_PDOWN
;
2633 r8152_mdio_write(tp
, MII_BMCR
, data
);
2636 if (tp
->version
== RTL_VER_03
) {
2637 data
= ocp_reg_read(tp
, OCP_EEE_CFG
);
2638 data
&= ~CTAP_SHORT_EN
;
2639 ocp_reg_write(tp
, OCP_EEE_CFG
, data
);
2642 data
= ocp_reg_read(tp
, OCP_POWER_CFG
);
2643 data
|= EEE_CLKDIV_EN
;
2644 ocp_reg_write(tp
, OCP_POWER_CFG
, data
);
2646 data
= ocp_reg_read(tp
, OCP_DOWN_SPEED
);
2647 data
|= EN_10M_BGOFF
;
2648 ocp_reg_write(tp
, OCP_DOWN_SPEED
, data
);
2649 data
= ocp_reg_read(tp
, OCP_POWER_CFG
);
2650 data
|= EN_10M_PLLOFF
;
2651 ocp_reg_write(tp
, OCP_POWER_CFG
, data
);
2652 sram_write(tp
, SRAM_IMPEDANCE
, 0x0b13);
2654 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
);
2655 ocp_data
|= PFM_PWM_SWITCH
;
2656 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
, ocp_data
);
2658 /* Enable LPF corner auto tune */
2659 sram_write(tp
, SRAM_LPF_CFG
, 0xf70f);
2661 /* Adjust 10M Amplitude */
2662 sram_write(tp
, SRAM_10M_AMP1
, 0x00af);
2663 sram_write(tp
, SRAM_10M_AMP2
, 0x0208);
2665 set_bit(PHY_RESET
, &tp
->flags
);
2668 static void r8153_first_init(struct r8152
*tp
)
2673 rxdy_gated_en(tp
, true);
2674 r8153_teredo_off(tp
);
2676 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
2677 ocp_data
&= ~RCR_ACPT_ALL
;
2678 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
2680 r8153_hw_phy_cfg(tp
);
2682 rtl8152_nic_reset(tp
);
2684 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2685 ocp_data
&= ~NOW_IS_OOB
;
2686 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
2688 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
2689 ocp_data
&= ~MCU_BORW_EN
;
2690 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
2692 for (i
= 0; i
< 1000; i
++) {
2693 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2694 if (ocp_data
& LINK_LIST_READY
)
2696 usleep_range(1000, 2000);
2699 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
2700 ocp_data
|= RE_INIT_LL
;
2701 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
2703 for (i
= 0; i
< 1000; i
++) {
2704 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2705 if (ocp_data
& LINK_LIST_READY
)
2707 usleep_range(1000, 2000);
2710 rtl_rx_vlan_en(tp
, tp
->netdev
->features
& NETIF_F_HW_VLAN_CTAG_RX
);
2712 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RMS
, RTL8153_RMS
);
2713 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_MTPS
, MTPS_JUMBO
);
2715 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_TCR0
);
2716 ocp_data
|= TCR0_AUTO_FIFO
;
2717 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TCR0
, ocp_data
);
2719 rtl8152_nic_reset(tp
);
2721 /* rx share fifo credit full threshold */
2722 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL0
, RXFIFO_THR1_NORMAL
);
2723 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL1
, RXFIFO_THR2_NORMAL
);
2724 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RXFIFO_CTRL2
, RXFIFO_THR3_NORMAL
);
2725 /* TX share fifo free credit full threshold */
2726 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_TXFIFO_CTRL
, TXFIFO_THR_NORMAL2
);
2728 /* rx aggregation */
2729 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
);
2730 ocp_data
&= ~(RX_AGG_DISABLE
| RX_ZERO_EN
);
2731 ocp_write_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
, ocp_data
);
2734 static void r8153_enter_oob(struct r8152
*tp
)
2739 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2740 ocp_data
&= ~NOW_IS_OOB
;
2741 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
2745 for (i
= 0; i
< 1000; i
++) {
2746 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2747 if (ocp_data
& LINK_LIST_READY
)
2749 usleep_range(1000, 2000);
2752 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
);
2753 ocp_data
|= RE_INIT_LL
;
2754 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_SFF_STS_7
, ocp_data
);
2756 for (i
= 0; i
< 1000; i
++) {
2757 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2758 if (ocp_data
& LINK_LIST_READY
)
2760 usleep_range(1000, 2000);
2763 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RMS
, RTL8153_RMS
);
2765 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_TEREDO_CFG
);
2766 ocp_data
&= ~TEREDO_WAKE_MASK
;
2767 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_TEREDO_CFG
, ocp_data
);
2769 rtl_rx_vlan_en(tp
, true);
2771 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PAL_BDC_CR
);
2772 ocp_data
|= ALDPS_PROXY_MODE
;
2773 ocp_write_word(tp
, MCU_TYPE_PLA
, PAL_BDC_CR
, ocp_data
);
2775 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
);
2776 ocp_data
|= NOW_IS_OOB
| DIS_MCU_CLROOB
;
2777 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_OOB_CTRL
, ocp_data
);
2779 rxdy_gated_en(tp
, false);
2781 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
);
2782 ocp_data
|= RCR_APM
| RCR_AM
| RCR_AB
;
2783 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_RCR
, ocp_data
);
2786 static void r8153_disable_aldps(struct r8152
*tp
)
2790 data
= ocp_reg_read(tp
, OCP_POWER_CFG
);
2792 ocp_reg_write(tp
, OCP_POWER_CFG
, data
);
2796 static void r8153_enable_aldps(struct r8152
*tp
)
2800 data
= ocp_reg_read(tp
, OCP_POWER_CFG
);
2802 ocp_reg_write(tp
, OCP_POWER_CFG
, data
);
2805 static void rtl8153_disable(struct r8152
*tp
)
2807 r8153_disable_aldps(tp
);
2809 r8153_enable_aldps(tp
);
2810 usb_enable_lpm(tp
->udev
);
2813 static int rtl8152_set_speed(struct r8152
*tp
, u8 autoneg
, u16 speed
, u8 duplex
)
2815 u16 bmcr
, anar
, gbcr
;
2818 cancel_delayed_work_sync(&tp
->schedule
);
2819 anar
= r8152_mdio_read(tp
, MII_ADVERTISE
);
2820 anar
&= ~(ADVERTISE_10HALF
| ADVERTISE_10FULL
|
2821 ADVERTISE_100HALF
| ADVERTISE_100FULL
);
2822 if (tp
->mii
.supports_gmii
) {
2823 gbcr
= r8152_mdio_read(tp
, MII_CTRL1000
);
2824 gbcr
&= ~(ADVERTISE_1000FULL
| ADVERTISE_1000HALF
);
2829 if (autoneg
== AUTONEG_DISABLE
) {
2830 if (speed
== SPEED_10
) {
2832 anar
|= ADVERTISE_10HALF
| ADVERTISE_10FULL
;
2833 } else if (speed
== SPEED_100
) {
2834 bmcr
= BMCR_SPEED100
;
2835 anar
|= ADVERTISE_100HALF
| ADVERTISE_100FULL
;
2836 } else if (speed
== SPEED_1000
&& tp
->mii
.supports_gmii
) {
2837 bmcr
= BMCR_SPEED1000
;
2838 gbcr
|= ADVERTISE_1000FULL
| ADVERTISE_1000HALF
;
2844 if (duplex
== DUPLEX_FULL
)
2845 bmcr
|= BMCR_FULLDPLX
;
2847 if (speed
== SPEED_10
) {
2848 if (duplex
== DUPLEX_FULL
)
2849 anar
|= ADVERTISE_10HALF
| ADVERTISE_10FULL
;
2851 anar
|= ADVERTISE_10HALF
;
2852 } else if (speed
== SPEED_100
) {
2853 if (duplex
== DUPLEX_FULL
) {
2854 anar
|= ADVERTISE_10HALF
| ADVERTISE_10FULL
;
2855 anar
|= ADVERTISE_100HALF
| ADVERTISE_100FULL
;
2857 anar
|= ADVERTISE_10HALF
;
2858 anar
|= ADVERTISE_100HALF
;
2860 } else if (speed
== SPEED_1000
&& tp
->mii
.supports_gmii
) {
2861 if (duplex
== DUPLEX_FULL
) {
2862 anar
|= ADVERTISE_10HALF
| ADVERTISE_10FULL
;
2863 anar
|= ADVERTISE_100HALF
| ADVERTISE_100FULL
;
2864 gbcr
|= ADVERTISE_1000FULL
| ADVERTISE_1000HALF
;
2866 anar
|= ADVERTISE_10HALF
;
2867 anar
|= ADVERTISE_100HALF
;
2868 gbcr
|= ADVERTISE_1000HALF
;
2875 bmcr
= BMCR_ANENABLE
| BMCR_ANRESTART
;
2878 if (test_bit(PHY_RESET
, &tp
->flags
))
2881 if (tp
->mii
.supports_gmii
)
2882 r8152_mdio_write(tp
, MII_CTRL1000
, gbcr
);
2884 r8152_mdio_write(tp
, MII_ADVERTISE
, anar
);
2885 r8152_mdio_write(tp
, MII_BMCR
, bmcr
);
2887 if (test_bit(PHY_RESET
, &tp
->flags
)) {
2890 clear_bit(PHY_RESET
, &tp
->flags
);
2891 for (i
= 0; i
< 50; i
++) {
2893 if ((r8152_mdio_read(tp
, MII_BMCR
) & BMCR_RESET
) == 0)
2903 static void rtl8152_up(struct r8152
*tp
)
2905 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
2908 r8152b_disable_aldps(tp
);
2909 r8152b_exit_oob(tp
);
2910 r8152b_enable_aldps(tp
);
2913 static void rtl8152_down(struct r8152
*tp
)
2915 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
)) {
2916 rtl_drop_queued_tx(tp
);
2920 r8152_power_cut_en(tp
, false);
2921 r8152b_disable_aldps(tp
);
2922 r8152b_enter_oob(tp
);
2923 r8152b_enable_aldps(tp
);
2926 static void rtl8153_up(struct r8152
*tp
)
2928 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
2931 r8153_u1u2en(tp
, false);
2932 r8153_disable_aldps(tp
);
2933 r8153_first_init(tp
);
2934 r8153_enable_aldps(tp
);
2935 r8153_u2p3en(tp
, true);
2936 r8153_u1u2en(tp
, true);
2937 usb_enable_lpm(tp
->udev
);
2940 static void rtl8153_down(struct r8152
*tp
)
2942 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
)) {
2943 rtl_drop_queued_tx(tp
);
2947 r8153_u1u2en(tp
, false);
2948 r8153_u2p3en(tp
, false);
2949 r8153_power_cut_en(tp
, false);
2950 r8153_disable_aldps(tp
);
2951 r8153_enter_oob(tp
);
2952 r8153_enable_aldps(tp
);
2955 static bool rtl8152_in_nway(struct r8152
*tp
)
2959 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_OCP_GPHY_BASE
, 0x2000);
2960 tp
->ocp_base
= 0x2000;
2961 ocp_write_byte(tp
, MCU_TYPE_PLA
, 0xb014, 0x4c); /* phy state */
2962 nway_state
= ocp_read_word(tp
, MCU_TYPE_PLA
, 0xb01a);
2964 /* bit 15: TXDIS_STATE, bit 14: ABD_STATE */
2965 if (nway_state
& 0xc000)
2971 static bool rtl8153_in_nway(struct r8152
*tp
)
2973 u16 phy_state
= ocp_reg_read(tp
, OCP_PHY_STATE
) & 0xff;
2975 if (phy_state
== TXDIS_STATE
|| phy_state
== ABD_STATE
)
2981 static void set_carrier(struct r8152
*tp
)
2983 struct net_device
*netdev
= tp
->netdev
;
2986 clear_bit(RTL8152_LINK_CHG
, &tp
->flags
);
2987 speed
= rtl8152_get_speed(tp
);
2989 if (speed
& LINK_STATUS
) {
2990 if (!netif_carrier_ok(netdev
)) {
2991 tp
->rtl_ops
.enable(tp
);
2992 set_bit(RTL8152_SET_RX_MODE
, &tp
->flags
);
2993 napi_disable(&tp
->napi
);
2994 netif_carrier_on(netdev
);
2996 napi_enable(&tp
->napi
);
2999 if (netif_carrier_ok(netdev
)) {
3000 netif_carrier_off(netdev
);
3001 napi_disable(&tp
->napi
);
3002 tp
->rtl_ops
.disable(tp
);
3003 napi_enable(&tp
->napi
);
3008 static void rtl_work_func_t(struct work_struct
*work
)
3010 struct r8152
*tp
= container_of(work
, struct r8152
, schedule
.work
);
3012 /* If the device is unplugged or !netif_running(), the workqueue
3013 * doesn't need to wake the device, and could return directly.
3015 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
) || !netif_running(tp
->netdev
))
3018 if (usb_autopm_get_interface(tp
->intf
) < 0)
3021 if (!test_bit(WORK_ENABLE
, &tp
->flags
))
3024 if (!mutex_trylock(&tp
->control
)) {
3025 schedule_delayed_work(&tp
->schedule
, 0);
3029 if (test_bit(RTL8152_LINK_CHG
, &tp
->flags
))
3032 if (test_bit(RTL8152_SET_RX_MODE
, &tp
->flags
))
3033 _rtl8152_set_rx_mode(tp
->netdev
);
3035 /* don't schedule napi before linking */
3036 if (test_bit(SCHEDULE_NAPI
, &tp
->flags
) &&
3037 netif_carrier_ok(tp
->netdev
)) {
3038 clear_bit(SCHEDULE_NAPI
, &tp
->flags
);
3039 napi_schedule(&tp
->napi
);
3042 if (test_bit(PHY_RESET
, &tp
->flags
))
3045 mutex_unlock(&tp
->control
);
3048 usb_autopm_put_interface(tp
->intf
);
3051 static int rtl8152_open(struct net_device
*netdev
)
3053 struct r8152
*tp
= netdev_priv(netdev
);
3056 res
= alloc_all_mem(tp
);
3060 netif_carrier_off(netdev
);
3062 res
= usb_autopm_get_interface(tp
->intf
);
3068 mutex_lock(&tp
->control
);
3070 /* The WORK_ENABLE may be set when autoresume occurs */
3071 if (test_bit(WORK_ENABLE
, &tp
->flags
)) {
3072 clear_bit(WORK_ENABLE
, &tp
->flags
);
3073 usb_kill_urb(tp
->intr_urb
);
3074 cancel_delayed_work_sync(&tp
->schedule
);
3076 /* disable the tx/rx, if the workqueue has enabled them. */
3077 if (netif_carrier_ok(netdev
))
3078 tp
->rtl_ops
.disable(tp
);
3083 rtl8152_set_speed(tp
, AUTONEG_ENABLE
,
3084 tp
->mii
.supports_gmii
? SPEED_1000
: SPEED_100
,
3086 netif_carrier_off(netdev
);
3087 netif_start_queue(netdev
);
3088 set_bit(WORK_ENABLE
, &tp
->flags
);
3090 res
= usb_submit_urb(tp
->intr_urb
, GFP_KERNEL
);
3093 netif_device_detach(tp
->netdev
);
3094 netif_warn(tp
, ifup
, netdev
, "intr_urb submit failed: %d\n",
3098 napi_enable(&tp
->napi
);
3101 mutex_unlock(&tp
->control
);
3103 usb_autopm_put_interface(tp
->intf
);
3109 static int rtl8152_close(struct net_device
*netdev
)
3111 struct r8152
*tp
= netdev_priv(netdev
);
3114 napi_disable(&tp
->napi
);
3115 clear_bit(WORK_ENABLE
, &tp
->flags
);
3116 usb_kill_urb(tp
->intr_urb
);
3117 cancel_delayed_work_sync(&tp
->schedule
);
3118 netif_stop_queue(netdev
);
3120 res
= usb_autopm_get_interface(tp
->intf
);
3121 if (res
< 0 || test_bit(RTL8152_UNPLUG
, &tp
->flags
)) {
3122 rtl_drop_queued_tx(tp
);
3125 mutex_lock(&tp
->control
);
3127 /* The autosuspend may have been enabled and wouldn't
3128 * be disable when autoresume occurs, because the
3129 * netif_running() would be false.
3131 rtl_runtime_suspend_enable(tp
, false);
3133 tp
->rtl_ops
.down(tp
);
3135 mutex_unlock(&tp
->control
);
3137 usb_autopm_put_interface(tp
->intf
);
3145 static inline void r8152_mmd_indirect(struct r8152
*tp
, u16 dev
, u16 reg
)
3147 ocp_reg_write(tp
, OCP_EEE_AR
, FUN_ADDR
| dev
);
3148 ocp_reg_write(tp
, OCP_EEE_DATA
, reg
);
3149 ocp_reg_write(tp
, OCP_EEE_AR
, FUN_DATA
| dev
);
3152 static u16
r8152_mmd_read(struct r8152
*tp
, u16 dev
, u16 reg
)
3156 r8152_mmd_indirect(tp
, dev
, reg
);
3157 data
= ocp_reg_read(tp
, OCP_EEE_DATA
);
3158 ocp_reg_write(tp
, OCP_EEE_AR
, 0x0000);
3163 static void r8152_mmd_write(struct r8152
*tp
, u16 dev
, u16 reg
, u16 data
)
3165 r8152_mmd_indirect(tp
, dev
, reg
);
3166 ocp_reg_write(tp
, OCP_EEE_DATA
, data
);
3167 ocp_reg_write(tp
, OCP_EEE_AR
, 0x0000);
3170 static void r8152_eee_en(struct r8152
*tp
, bool enable
)
3172 u16 config1
, config2
, config3
;
3175 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EEE_CR
);
3176 config1
= ocp_reg_read(tp
, OCP_EEE_CONFIG1
) & ~sd_rise_time_mask
;
3177 config2
= ocp_reg_read(tp
, OCP_EEE_CONFIG2
);
3178 config3
= ocp_reg_read(tp
, OCP_EEE_CONFIG3
) & ~fast_snr_mask
;
3181 ocp_data
|= EEE_RX_EN
| EEE_TX_EN
;
3182 config1
|= EEE_10_CAP
| EEE_NWAY_EN
| TX_QUIET_EN
| RX_QUIET_EN
;
3183 config1
|= sd_rise_time(1);
3184 config2
|= RG_DACQUIET_EN
| RG_LDVQUIET_EN
;
3185 config3
|= fast_snr(42);
3187 ocp_data
&= ~(EEE_RX_EN
| EEE_TX_EN
);
3188 config1
&= ~(EEE_10_CAP
| EEE_NWAY_EN
| TX_QUIET_EN
|
3190 config1
|= sd_rise_time(7);
3191 config2
&= ~(RG_DACQUIET_EN
| RG_LDVQUIET_EN
);
3192 config3
|= fast_snr(511);
3195 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EEE_CR
, ocp_data
);
3196 ocp_reg_write(tp
, OCP_EEE_CONFIG1
, config1
);
3197 ocp_reg_write(tp
, OCP_EEE_CONFIG2
, config2
);
3198 ocp_reg_write(tp
, OCP_EEE_CONFIG3
, config3
);
3201 static void r8152b_enable_eee(struct r8152
*tp
)
3203 r8152_eee_en(tp
, true);
3204 r8152_mmd_write(tp
, MDIO_MMD_AN
, MDIO_AN_EEE_ADV
, MDIO_EEE_100TX
);
3207 static void r8153_eee_en(struct r8152
*tp
, bool enable
)
3212 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EEE_CR
);
3213 config
= ocp_reg_read(tp
, OCP_EEE_CFG
);
3216 ocp_data
|= EEE_RX_EN
| EEE_TX_EN
;
3219 ocp_data
&= ~(EEE_RX_EN
| EEE_TX_EN
);
3220 config
&= ~EEE10_EN
;
3223 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_EEE_CR
, ocp_data
);
3224 ocp_reg_write(tp
, OCP_EEE_CFG
, config
);
3227 static void r8153_enable_eee(struct r8152
*tp
)
3229 r8153_eee_en(tp
, true);
3230 ocp_reg_write(tp
, OCP_EEE_ADV
, MDIO_EEE_1000T
| MDIO_EEE_100TX
);
3233 static void r8152b_enable_fc(struct r8152
*tp
)
3237 anar
= r8152_mdio_read(tp
, MII_ADVERTISE
);
3238 anar
|= ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
;
3239 r8152_mdio_write(tp
, MII_ADVERTISE
, anar
);
3242 static void rtl_tally_reset(struct r8152
*tp
)
3246 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_RSTTALLY
);
3247 ocp_data
|= TALLY_RESET
;
3248 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_RSTTALLY
, ocp_data
);
3251 static void r8152b_init(struct r8152
*tp
)
3255 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
3258 r8152b_disable_aldps(tp
);
3260 if (tp
->version
== RTL_VER_01
) {
3261 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_LED_FEATURE
);
3262 ocp_data
&= ~LED_MODE_MASK
;
3263 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_LED_FEATURE
, ocp_data
);
3266 r8152_power_cut_en(tp
, false);
3268 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
);
3269 ocp_data
|= TX_10M_IDLE_EN
| PFM_PWM_SWITCH
;
3270 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_PHY_PWR
, ocp_data
);
3271 ocp_data
= ocp_read_dword(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL
);
3272 ocp_data
&= ~MCU_CLK_RATIO_MASK
;
3273 ocp_data
|= MCU_CLK_RATIO
| D3_CLK_GATED_EN
;
3274 ocp_write_dword(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL
, ocp_data
);
3275 ocp_data
= GPHY_STS_MSK
| SPEED_DOWN_MSK
|
3276 SPDWN_RXDV_MSK
| SPDWN_LINKCHG_MSK
;
3277 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_GPHY_INTR_IMR
, ocp_data
);
3279 r8152b_enable_eee(tp
);
3280 r8152b_enable_aldps(tp
);
3281 r8152b_enable_fc(tp
);
3282 rtl_tally_reset(tp
);
3284 /* enable rx aggregation */
3285 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
);
3286 ocp_data
&= ~(RX_AGG_DISABLE
| RX_ZERO_EN
);
3287 ocp_write_word(tp
, MCU_TYPE_USB
, USB_USB_CTRL
, ocp_data
);
3290 static void r8153_init(struct r8152
*tp
)
3295 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
3298 r8153_disable_aldps(tp
);
3299 r8153_u1u2en(tp
, false);
3301 for (i
= 0; i
< 500; i
++) {
3302 if (ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_BOOT_CTRL
) &
3308 for (i
= 0; i
< 500; i
++) {
3309 ocp_data
= ocp_reg_read(tp
, OCP_PHY_STATUS
) & PHY_STAT_MASK
;
3310 if (ocp_data
== PHY_STAT_LAN_ON
|| ocp_data
== PHY_STAT_PWRDN
)
3315 usb_disable_lpm(tp
->udev
);
3316 r8153_u2p3en(tp
, false);
3318 if (tp
->version
== RTL_VER_04
) {
3319 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_SSPHYLINK2
);
3320 ocp_data
&= ~pwd_dn_scale_mask
;
3321 ocp_data
|= pwd_dn_scale(96);
3322 ocp_write_word(tp
, MCU_TYPE_USB
, USB_SSPHYLINK2
, ocp_data
);
3324 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_USB2PHY
);
3325 ocp_data
|= USB2PHY_L1
| USB2PHY_SUSPEND
;
3326 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_USB2PHY
, ocp_data
);
3327 } else if (tp
->version
== RTL_VER_05
) {
3328 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_PLA
, PLA_DMY_REG0
);
3329 ocp_data
&= ~ECM_ALDPS
;
3330 ocp_write_byte(tp
, MCU_TYPE_PLA
, PLA_DMY_REG0
, ocp_data
);
3332 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_CSR_DUMMY1
);
3333 if (ocp_read_word(tp
, MCU_TYPE_USB
, USB_BURST_SIZE
) == 0)
3334 ocp_data
&= ~DYNAMIC_BURST
;
3336 ocp_data
|= DYNAMIC_BURST
;
3337 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_CSR_DUMMY1
, ocp_data
);
3338 } else if (tp
->version
== RTL_VER_06
) {
3339 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_CSR_DUMMY1
);
3340 if (ocp_read_word(tp
, MCU_TYPE_USB
, USB_BURST_SIZE
) == 0)
3341 ocp_data
&= ~DYNAMIC_BURST
;
3343 ocp_data
|= DYNAMIC_BURST
;
3344 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_CSR_DUMMY1
, ocp_data
);
3347 ocp_data
= ocp_read_byte(tp
, MCU_TYPE_USB
, USB_CSR_DUMMY2
);
3348 ocp_data
|= EP4_FULL_FC
;
3349 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_CSR_DUMMY2
, ocp_data
);
3351 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_WDT11_CTRL
);
3352 ocp_data
&= ~TIMER11_EN
;
3353 ocp_write_word(tp
, MCU_TYPE_USB
, USB_WDT11_CTRL
, ocp_data
);
3355 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_LED_FEATURE
);
3356 ocp_data
&= ~LED_MODE_MASK
;
3357 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_LED_FEATURE
, ocp_data
);
3359 ocp_data
= FIFO_EMPTY_1FB
| ROK_EXIT_LPM
;
3360 if (tp
->version
== RTL_VER_04
&& tp
->udev
->speed
!= USB_SPEED_SUPER
)
3361 ocp_data
|= LPM_TIMER_500MS
;
3363 ocp_data
|= LPM_TIMER_500US
;
3364 ocp_write_byte(tp
, MCU_TYPE_USB
, USB_LPM_CTRL
, ocp_data
);
3366 ocp_data
= ocp_read_word(tp
, MCU_TYPE_USB
, USB_AFE_CTRL2
);
3367 ocp_data
&= ~SEN_VAL_MASK
;
3368 ocp_data
|= SEN_VAL_NORMAL
| SEL_RXIDLE
;
3369 ocp_write_word(tp
, MCU_TYPE_USB
, USB_AFE_CTRL2
, ocp_data
);
3371 ocp_write_word(tp
, MCU_TYPE_USB
, USB_CONNECT_TIMER
, 0x0001);
3373 r8153_power_cut_en(tp
, false);
3374 r8153_u1u2en(tp
, true);
3376 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL
, ALDPS_SPDWN_RATIO
);
3377 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL2
, EEE_SPDWN_RATIO
);
3378 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL3
,
3379 PKT_AVAIL_SPDWN_EN
| SUSPEND_SPDWN_EN
|
3380 U1U2_SPDWN_EN
| L1_SPDWN_EN
);
3381 ocp_write_word(tp
, MCU_TYPE_PLA
, PLA_MAC_PWR_CTRL4
,
3382 PWRSAVE_SPDWN_EN
| RXDV_SPDWN_EN
| TX10MIDLE_EN
|
3383 TP100_SPDWN_EN
| TP500_SPDWN_EN
| TP1000_SPDWN_EN
|
3386 r8153_enable_eee(tp
);
3387 r8153_enable_aldps(tp
);
3388 r8152b_enable_fc(tp
);
3389 rtl_tally_reset(tp
);
3390 r8153_u2p3en(tp
, true);
3393 static int rtl8152_pre_reset(struct usb_interface
*intf
)
3395 struct r8152
*tp
= usb_get_intfdata(intf
);
3396 struct net_device
*netdev
;
3401 netdev
= tp
->netdev
;
3402 if (!netif_running(netdev
))
3405 napi_disable(&tp
->napi
);
3406 clear_bit(WORK_ENABLE
, &tp
->flags
);
3407 usb_kill_urb(tp
->intr_urb
);
3408 cancel_delayed_work_sync(&tp
->schedule
);
3409 if (netif_carrier_ok(netdev
)) {
3410 netif_stop_queue(netdev
);
3411 mutex_lock(&tp
->control
);
3412 tp
->rtl_ops
.disable(tp
);
3413 mutex_unlock(&tp
->control
);
3419 static int rtl8152_post_reset(struct usb_interface
*intf
)
3421 struct r8152
*tp
= usb_get_intfdata(intf
);
3422 struct net_device
*netdev
;
3427 netdev
= tp
->netdev
;
3428 if (!netif_running(netdev
))
3431 set_bit(WORK_ENABLE
, &tp
->flags
);
3432 if (netif_carrier_ok(netdev
)) {
3433 mutex_lock(&tp
->control
);
3434 tp
->rtl_ops
.enable(tp
);
3435 rtl8152_set_rx_mode(netdev
);
3436 mutex_unlock(&tp
->control
);
3437 netif_wake_queue(netdev
);
3440 napi_enable(&tp
->napi
);
3445 static bool delay_autosuspend(struct r8152
*tp
)
3447 bool sw_linking
= !!netif_carrier_ok(tp
->netdev
);
3448 bool hw_linking
= !!(rtl8152_get_speed(tp
) & LINK_STATUS
);
3450 /* This means a linking change occurs and the driver doesn't detect it,
3451 * yet. If the driver has disabled tx/rx and hw is linking on, the
3452 * device wouldn't wake up by receiving any packet.
3454 if (work_busy(&tp
->schedule
.work
) || sw_linking
!= hw_linking
)
3457 /* If the linking down is occurred by nway, the device may miss the
3458 * linking change event. And it wouldn't wake when linking on.
3460 if (!sw_linking
&& tp
->rtl_ops
.in_nway(tp
))
3466 static int rtl8152_suspend(struct usb_interface
*intf
, pm_message_t message
)
3468 struct r8152
*tp
= usb_get_intfdata(intf
);
3469 struct net_device
*netdev
= tp
->netdev
;
3472 mutex_lock(&tp
->control
);
3474 if (PMSG_IS_AUTO(message
)) {
3475 if (netif_running(netdev
) && delay_autosuspend(tp
)) {
3480 set_bit(SELECTIVE_SUSPEND
, &tp
->flags
);
3482 netif_device_detach(netdev
);
3485 if (netif_running(netdev
) && test_bit(WORK_ENABLE
, &tp
->flags
)) {
3486 clear_bit(WORK_ENABLE
, &tp
->flags
);
3487 usb_kill_urb(tp
->intr_urb
);
3488 napi_disable(&tp
->napi
);
3489 if (test_bit(SELECTIVE_SUSPEND
, &tp
->flags
)) {
3491 rtl_runtime_suspend_enable(tp
, true);
3493 cancel_delayed_work_sync(&tp
->schedule
);
3494 tp
->rtl_ops
.down(tp
);
3496 napi_enable(&tp
->napi
);
3499 mutex_unlock(&tp
->control
);
3504 static int rtl8152_resume(struct usb_interface
*intf
)
3506 struct r8152
*tp
= usb_get_intfdata(intf
);
3508 mutex_lock(&tp
->control
);
3510 if (!test_bit(SELECTIVE_SUSPEND
, &tp
->flags
)) {
3511 tp
->rtl_ops
.init(tp
);
3512 netif_device_attach(tp
->netdev
);
3515 if (netif_running(tp
->netdev
)) {
3516 if (test_bit(SELECTIVE_SUSPEND
, &tp
->flags
)) {
3517 rtl_runtime_suspend_enable(tp
, false);
3518 clear_bit(SELECTIVE_SUSPEND
, &tp
->flags
);
3519 napi_disable(&tp
->napi
);
3520 set_bit(WORK_ENABLE
, &tp
->flags
);
3521 if (netif_carrier_ok(tp
->netdev
))
3523 napi_enable(&tp
->napi
);
3526 rtl8152_set_speed(tp
, AUTONEG_ENABLE
,
3527 tp
->mii
.supports_gmii
?
3528 SPEED_1000
: SPEED_100
,
3530 netif_carrier_off(tp
->netdev
);
3531 set_bit(WORK_ENABLE
, &tp
->flags
);
3533 usb_submit_urb(tp
->intr_urb
, GFP_KERNEL
);
3534 } else if (test_bit(SELECTIVE_SUSPEND
, &tp
->flags
)) {
3535 clear_bit(SELECTIVE_SUSPEND
, &tp
->flags
);
3538 mutex_unlock(&tp
->control
);
3543 static void rtl8152_get_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
3545 struct r8152
*tp
= netdev_priv(dev
);
3547 if (usb_autopm_get_interface(tp
->intf
) < 0)
3550 if (!rtl_can_wakeup(tp
)) {
3554 mutex_lock(&tp
->control
);
3555 wol
->supported
= WAKE_ANY
;
3556 wol
->wolopts
= __rtl_get_wol(tp
);
3557 mutex_unlock(&tp
->control
);
3560 usb_autopm_put_interface(tp
->intf
);
3563 static int rtl8152_set_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
3565 struct r8152
*tp
= netdev_priv(dev
);
3568 if (!rtl_can_wakeup(tp
))
3571 ret
= usb_autopm_get_interface(tp
->intf
);
3575 mutex_lock(&tp
->control
);
3577 __rtl_set_wol(tp
, wol
->wolopts
);
3578 tp
->saved_wolopts
= wol
->wolopts
& WAKE_ANY
;
3580 mutex_unlock(&tp
->control
);
3582 usb_autopm_put_interface(tp
->intf
);
3588 static u32
rtl8152_get_msglevel(struct net_device
*dev
)
3590 struct r8152
*tp
= netdev_priv(dev
);
3592 return tp
->msg_enable
;
3595 static void rtl8152_set_msglevel(struct net_device
*dev
, u32 value
)
3597 struct r8152
*tp
= netdev_priv(dev
);
3599 tp
->msg_enable
= value
;
3602 static void rtl8152_get_drvinfo(struct net_device
*netdev
,
3603 struct ethtool_drvinfo
*info
)
3605 struct r8152
*tp
= netdev_priv(netdev
);
3607 strlcpy(info
->driver
, MODULENAME
, sizeof(info
->driver
));
3608 strlcpy(info
->version
, DRIVER_VERSION
, sizeof(info
->version
));
3609 usb_make_path(tp
->udev
, info
->bus_info
, sizeof(info
->bus_info
));
3613 int rtl8152_get_settings(struct net_device
*netdev
, struct ethtool_cmd
*cmd
)
3615 struct r8152
*tp
= netdev_priv(netdev
);
3618 if (!tp
->mii
.mdio_read
)
3621 ret
= usb_autopm_get_interface(tp
->intf
);
3625 mutex_lock(&tp
->control
);
3627 ret
= mii_ethtool_gset(&tp
->mii
, cmd
);
3629 mutex_unlock(&tp
->control
);
3631 usb_autopm_put_interface(tp
->intf
);
3637 static int rtl8152_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
3639 struct r8152
*tp
= netdev_priv(dev
);
3642 ret
= usb_autopm_get_interface(tp
->intf
);
3646 mutex_lock(&tp
->control
);
3648 ret
= rtl8152_set_speed(tp
, cmd
->autoneg
, cmd
->speed
, cmd
->duplex
);
3650 mutex_unlock(&tp
->control
);
3652 usb_autopm_put_interface(tp
->intf
);
3658 static const char rtl8152_gstrings
[][ETH_GSTRING_LEN
] = {
3665 "tx_single_collisions",
3666 "tx_multi_collisions",
3674 static int rtl8152_get_sset_count(struct net_device
*dev
, int sset
)
3678 return ARRAY_SIZE(rtl8152_gstrings
);
3684 static void rtl8152_get_ethtool_stats(struct net_device
*dev
,
3685 struct ethtool_stats
*stats
, u64
*data
)
3687 struct r8152
*tp
= netdev_priv(dev
);
3688 struct tally_counter tally
;
3690 if (usb_autopm_get_interface(tp
->intf
) < 0)
3693 generic_ocp_read(tp
, PLA_TALLYCNT
, sizeof(tally
), &tally
, MCU_TYPE_PLA
);
3695 usb_autopm_put_interface(tp
->intf
);
3697 data
[0] = le64_to_cpu(tally
.tx_packets
);
3698 data
[1] = le64_to_cpu(tally
.rx_packets
);
3699 data
[2] = le64_to_cpu(tally
.tx_errors
);
3700 data
[3] = le32_to_cpu(tally
.rx_errors
);
3701 data
[4] = le16_to_cpu(tally
.rx_missed
);
3702 data
[5] = le16_to_cpu(tally
.align_errors
);
3703 data
[6] = le32_to_cpu(tally
.tx_one_collision
);
3704 data
[7] = le32_to_cpu(tally
.tx_multi_collision
);
3705 data
[8] = le64_to_cpu(tally
.rx_unicast
);
3706 data
[9] = le64_to_cpu(tally
.rx_broadcast
);
3707 data
[10] = le32_to_cpu(tally
.rx_multicast
);
3708 data
[11] = le16_to_cpu(tally
.tx_aborted
);
3709 data
[12] = le16_to_cpu(tally
.tx_underrun
);
3712 static void rtl8152_get_strings(struct net_device
*dev
, u32 stringset
, u8
*data
)
3714 switch (stringset
) {
3716 memcpy(data
, *rtl8152_gstrings
, sizeof(rtl8152_gstrings
));
3721 static int r8152_get_eee(struct r8152
*tp
, struct ethtool_eee
*eee
)
3723 u32 ocp_data
, lp
, adv
, supported
= 0;
3726 val
= r8152_mmd_read(tp
, MDIO_MMD_PCS
, MDIO_PCS_EEE_ABLE
);
3727 supported
= mmd_eee_cap_to_ethtool_sup_t(val
);
3729 val
= r8152_mmd_read(tp
, MDIO_MMD_AN
, MDIO_AN_EEE_ADV
);
3730 adv
= mmd_eee_adv_to_ethtool_adv_t(val
);
3732 val
= r8152_mmd_read(tp
, MDIO_MMD_AN
, MDIO_AN_EEE_LPABLE
);
3733 lp
= mmd_eee_adv_to_ethtool_adv_t(val
);
3735 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EEE_CR
);
3736 ocp_data
&= EEE_RX_EN
| EEE_TX_EN
;
3738 eee
->eee_enabled
= !!ocp_data
;
3739 eee
->eee_active
= !!(supported
& adv
& lp
);
3740 eee
->supported
= supported
;
3741 eee
->advertised
= adv
;
3742 eee
->lp_advertised
= lp
;
3747 static int r8152_set_eee(struct r8152
*tp
, struct ethtool_eee
*eee
)
3749 u16 val
= ethtool_adv_to_mmd_eee_adv_t(eee
->advertised
);
3751 r8152_eee_en(tp
, eee
->eee_enabled
);
3753 if (!eee
->eee_enabled
)
3756 r8152_mmd_write(tp
, MDIO_MMD_AN
, MDIO_AN_EEE_ADV
, val
);
3761 static int r8153_get_eee(struct r8152
*tp
, struct ethtool_eee
*eee
)
3763 u32 ocp_data
, lp
, adv
, supported
= 0;
3766 val
= ocp_reg_read(tp
, OCP_EEE_ABLE
);
3767 supported
= mmd_eee_cap_to_ethtool_sup_t(val
);
3769 val
= ocp_reg_read(tp
, OCP_EEE_ADV
);
3770 adv
= mmd_eee_adv_to_ethtool_adv_t(val
);
3772 val
= ocp_reg_read(tp
, OCP_EEE_LPABLE
);
3773 lp
= mmd_eee_adv_to_ethtool_adv_t(val
);
3775 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_EEE_CR
);
3776 ocp_data
&= EEE_RX_EN
| EEE_TX_EN
;
3778 eee
->eee_enabled
= !!ocp_data
;
3779 eee
->eee_active
= !!(supported
& adv
& lp
);
3780 eee
->supported
= supported
;
3781 eee
->advertised
= adv
;
3782 eee
->lp_advertised
= lp
;
3787 static int r8153_set_eee(struct r8152
*tp
, struct ethtool_eee
*eee
)
3789 u16 val
= ethtool_adv_to_mmd_eee_adv_t(eee
->advertised
);
3791 r8153_eee_en(tp
, eee
->eee_enabled
);
3793 if (!eee
->eee_enabled
)
3796 ocp_reg_write(tp
, OCP_EEE_ADV
, val
);
3802 rtl_ethtool_get_eee(struct net_device
*net
, struct ethtool_eee
*edata
)
3804 struct r8152
*tp
= netdev_priv(net
);
3807 ret
= usb_autopm_get_interface(tp
->intf
);
3811 mutex_lock(&tp
->control
);
3813 ret
= tp
->rtl_ops
.eee_get(tp
, edata
);
3815 mutex_unlock(&tp
->control
);
3817 usb_autopm_put_interface(tp
->intf
);
3824 rtl_ethtool_set_eee(struct net_device
*net
, struct ethtool_eee
*edata
)
3826 struct r8152
*tp
= netdev_priv(net
);
3829 ret
= usb_autopm_get_interface(tp
->intf
);
3833 mutex_lock(&tp
->control
);
3835 ret
= tp
->rtl_ops
.eee_set(tp
, edata
);
3837 ret
= mii_nway_restart(&tp
->mii
);
3839 mutex_unlock(&tp
->control
);
3841 usb_autopm_put_interface(tp
->intf
);
3847 static int rtl8152_nway_reset(struct net_device
*dev
)
3849 struct r8152
*tp
= netdev_priv(dev
);
3852 ret
= usb_autopm_get_interface(tp
->intf
);
3856 mutex_lock(&tp
->control
);
3858 ret
= mii_nway_restart(&tp
->mii
);
3860 mutex_unlock(&tp
->control
);
3862 usb_autopm_put_interface(tp
->intf
);
3868 static int rtl8152_get_coalesce(struct net_device
*netdev
,
3869 struct ethtool_coalesce
*coalesce
)
3871 struct r8152
*tp
= netdev_priv(netdev
);
3873 switch (tp
->version
) {
3881 coalesce
->rx_coalesce_usecs
= tp
->coalesce
;
3886 static int rtl8152_set_coalesce(struct net_device
*netdev
,
3887 struct ethtool_coalesce
*coalesce
)
3889 struct r8152
*tp
= netdev_priv(netdev
);
3892 switch (tp
->version
) {
3900 if (coalesce
->rx_coalesce_usecs
> COALESCE_SLOW
)
3903 ret
= usb_autopm_get_interface(tp
->intf
);
3907 mutex_lock(&tp
->control
);
3909 if (tp
->coalesce
!= coalesce
->rx_coalesce_usecs
) {
3910 tp
->coalesce
= coalesce
->rx_coalesce_usecs
;
3912 if (netif_running(tp
->netdev
) && netif_carrier_ok(netdev
))
3913 r8153_set_rx_early_timeout(tp
);
3916 mutex_unlock(&tp
->control
);
3918 usb_autopm_put_interface(tp
->intf
);
3923 static struct ethtool_ops ops
= {
3924 .get_drvinfo
= rtl8152_get_drvinfo
,
3925 .get_settings
= rtl8152_get_settings
,
3926 .set_settings
= rtl8152_set_settings
,
3927 .get_link
= ethtool_op_get_link
,
3928 .nway_reset
= rtl8152_nway_reset
,
3929 .get_msglevel
= rtl8152_get_msglevel
,
3930 .set_msglevel
= rtl8152_set_msglevel
,
3931 .get_wol
= rtl8152_get_wol
,
3932 .set_wol
= rtl8152_set_wol
,
3933 .get_strings
= rtl8152_get_strings
,
3934 .get_sset_count
= rtl8152_get_sset_count
,
3935 .get_ethtool_stats
= rtl8152_get_ethtool_stats
,
3936 .get_coalesce
= rtl8152_get_coalesce
,
3937 .set_coalesce
= rtl8152_set_coalesce
,
3938 .get_eee
= rtl_ethtool_get_eee
,
3939 .set_eee
= rtl_ethtool_set_eee
,
3942 static int rtl8152_ioctl(struct net_device
*netdev
, struct ifreq
*rq
, int cmd
)
3944 struct r8152
*tp
= netdev_priv(netdev
);
3945 struct mii_ioctl_data
*data
= if_mii(rq
);
3948 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
3951 res
= usb_autopm_get_interface(tp
->intf
);
3957 data
->phy_id
= R8152_PHY_ID
; /* Internal PHY */
3961 mutex_lock(&tp
->control
);
3962 data
->val_out
= r8152_mdio_read(tp
, data
->reg_num
);
3963 mutex_unlock(&tp
->control
);
3967 if (!capable(CAP_NET_ADMIN
)) {
3971 mutex_lock(&tp
->control
);
3972 r8152_mdio_write(tp
, data
->reg_num
, data
->val_in
);
3973 mutex_unlock(&tp
->control
);
3980 usb_autopm_put_interface(tp
->intf
);
3986 static int rtl8152_change_mtu(struct net_device
*dev
, int new_mtu
)
3988 struct r8152
*tp
= netdev_priv(dev
);
3991 switch (tp
->version
) {
3994 return eth_change_mtu(dev
, new_mtu
);
3999 if (new_mtu
< 68 || new_mtu
> RTL8153_MAX_MTU
)
4002 ret
= usb_autopm_get_interface(tp
->intf
);
4006 mutex_lock(&tp
->control
);
4010 if (netif_running(dev
) && netif_carrier_ok(dev
))
4011 r8153_set_rx_early_size(tp
);
4013 mutex_unlock(&tp
->control
);
4015 usb_autopm_put_interface(tp
->intf
);
4020 static const struct net_device_ops rtl8152_netdev_ops
= {
4021 .ndo_open
= rtl8152_open
,
4022 .ndo_stop
= rtl8152_close
,
4023 .ndo_do_ioctl
= rtl8152_ioctl
,
4024 .ndo_start_xmit
= rtl8152_start_xmit
,
4025 .ndo_tx_timeout
= rtl8152_tx_timeout
,
4026 .ndo_set_features
= rtl8152_set_features
,
4027 .ndo_set_rx_mode
= rtl8152_set_rx_mode
,
4028 .ndo_set_mac_address
= rtl8152_set_mac_address
,
4029 .ndo_change_mtu
= rtl8152_change_mtu
,
4030 .ndo_validate_addr
= eth_validate_addr
,
4031 .ndo_features_check
= rtl8152_features_check
,
4034 static void r8152b_get_version(struct r8152
*tp
)
4039 ocp_data
= ocp_read_word(tp
, MCU_TYPE_PLA
, PLA_TCR1
);
4040 version
= (u16
)(ocp_data
& VERSION_MASK
);
4044 tp
->version
= RTL_VER_01
;
4047 tp
->version
= RTL_VER_02
;
4050 tp
->version
= RTL_VER_03
;
4051 tp
->mii
.supports_gmii
= 1;
4054 tp
->version
= RTL_VER_04
;
4055 tp
->mii
.supports_gmii
= 1;
4058 tp
->version
= RTL_VER_05
;
4059 tp
->mii
.supports_gmii
= 1;
4062 tp
->version
= RTL_VER_06
;
4063 tp
->mii
.supports_gmii
= 1;
4066 netif_info(tp
, probe
, tp
->netdev
,
4067 "Unknown version 0x%04x\n", version
);
4072 static void rtl8152_unload(struct r8152
*tp
)
4074 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
4077 if (tp
->version
!= RTL_VER_01
)
4078 r8152_power_cut_en(tp
, true);
4081 static void rtl8153_unload(struct r8152
*tp
)
4083 if (test_bit(RTL8152_UNPLUG
, &tp
->flags
))
4086 r8153_power_cut_en(tp
, false);
4089 static int rtl_ops_init(struct r8152
*tp
)
4091 struct rtl_ops
*ops
= &tp
->rtl_ops
;
4094 switch (tp
->version
) {
4097 ops
->init
= r8152b_init
;
4098 ops
->enable
= rtl8152_enable
;
4099 ops
->disable
= rtl8152_disable
;
4100 ops
->up
= rtl8152_up
;
4101 ops
->down
= rtl8152_down
;
4102 ops
->unload
= rtl8152_unload
;
4103 ops
->eee_get
= r8152_get_eee
;
4104 ops
->eee_set
= r8152_set_eee
;
4105 ops
->in_nway
= rtl8152_in_nway
;
4112 ops
->init
= r8153_init
;
4113 ops
->enable
= rtl8153_enable
;
4114 ops
->disable
= rtl8153_disable
;
4115 ops
->up
= rtl8153_up
;
4116 ops
->down
= rtl8153_down
;
4117 ops
->unload
= rtl8153_unload
;
4118 ops
->eee_get
= r8153_get_eee
;
4119 ops
->eee_set
= r8153_set_eee
;
4120 ops
->in_nway
= rtl8153_in_nway
;
4125 netif_err(tp
, probe
, tp
->netdev
, "Unknown Device\n");
4132 static int rtl8152_probe(struct usb_interface
*intf
,
4133 const struct usb_device_id
*id
)
4135 struct usb_device
*udev
= interface_to_usbdev(intf
);
4137 struct net_device
*netdev
;
4140 if (udev
->actconfig
->desc
.bConfigurationValue
!= 1) {
4141 usb_driver_set_configuration(udev
, 1);
4145 usb_reset_device(udev
);
4146 netdev
= alloc_etherdev(sizeof(struct r8152
));
4148 dev_err(&intf
->dev
, "Out of memory\n");
4152 SET_NETDEV_DEV(netdev
, &intf
->dev
);
4153 tp
= netdev_priv(netdev
);
4154 tp
->msg_enable
= 0x7FFF;
4157 tp
->netdev
= netdev
;
4160 r8152b_get_version(tp
);
4161 ret
= rtl_ops_init(tp
);
4165 mutex_init(&tp
->control
);
4166 INIT_DELAYED_WORK(&tp
->schedule
, rtl_work_func_t
);
4168 netdev
->netdev_ops
= &rtl8152_netdev_ops
;
4169 netdev
->watchdog_timeo
= RTL8152_TX_TIMEOUT
;
4171 netdev
->features
|= NETIF_F_RXCSUM
| NETIF_F_IP_CSUM
| NETIF_F_SG
|
4172 NETIF_F_TSO
| NETIF_F_FRAGLIST
| NETIF_F_IPV6_CSUM
|
4173 NETIF_F_TSO6
| NETIF_F_HW_VLAN_CTAG_RX
|
4174 NETIF_F_HW_VLAN_CTAG_TX
;
4175 netdev
->hw_features
= NETIF_F_RXCSUM
| NETIF_F_IP_CSUM
| NETIF_F_SG
|
4176 NETIF_F_TSO
| NETIF_F_FRAGLIST
|
4177 NETIF_F_IPV6_CSUM
| NETIF_F_TSO6
|
4178 NETIF_F_HW_VLAN_CTAG_RX
| NETIF_F_HW_VLAN_CTAG_TX
;
4179 netdev
->vlan_features
= NETIF_F_SG
| NETIF_F_IP_CSUM
| NETIF_F_TSO
|
4180 NETIF_F_HIGHDMA
| NETIF_F_FRAGLIST
|
4181 NETIF_F_IPV6_CSUM
| NETIF_F_TSO6
;
4183 netdev
->ethtool_ops
= &ops
;
4184 netif_set_gso_max_size(netdev
, RTL_LIMITED_TSO_SIZE
);
4186 tp
->mii
.dev
= netdev
;
4187 tp
->mii
.mdio_read
= read_mii_word
;
4188 tp
->mii
.mdio_write
= write_mii_word
;
4189 tp
->mii
.phy_id_mask
= 0x3f;
4190 tp
->mii
.reg_num_mask
= 0x1f;
4191 tp
->mii
.phy_id
= R8152_PHY_ID
;
4193 switch (udev
->speed
) {
4194 case USB_SPEED_SUPER
:
4195 tp
->coalesce
= COALESCE_SUPER
;
4197 case USB_SPEED_HIGH
:
4198 tp
->coalesce
= COALESCE_HIGH
;
4201 tp
->coalesce
= COALESCE_SLOW
;
4205 intf
->needs_remote_wakeup
= 1;
4207 tp
->rtl_ops
.init(tp
);
4208 set_ethernet_addr(tp
);
4210 usb_set_intfdata(intf
, tp
);
4211 netif_napi_add(netdev
, &tp
->napi
, r8152_poll
, RTL8152_NAPI_WEIGHT
);
4213 ret
= register_netdev(netdev
);
4215 netif_err(tp
, probe
, netdev
, "couldn't register the device\n");
4219 if (!rtl_can_wakeup(tp
))
4220 __rtl_set_wol(tp
, 0);
4222 tp
->saved_wolopts
= __rtl_get_wol(tp
);
4223 if (tp
->saved_wolopts
)
4224 device_set_wakeup_enable(&udev
->dev
, true);
4226 device_set_wakeup_enable(&udev
->dev
, false);
4228 netif_info(tp
, probe
, netdev
, "%s\n", DRIVER_VERSION
);
4233 netif_napi_del(&tp
->napi
);
4234 usb_set_intfdata(intf
, NULL
);
4236 free_netdev(netdev
);
4240 static void rtl8152_disconnect(struct usb_interface
*intf
)
4242 struct r8152
*tp
= usb_get_intfdata(intf
);
4244 usb_set_intfdata(intf
, NULL
);
4246 struct usb_device
*udev
= tp
->udev
;
4248 if (udev
->state
== USB_STATE_NOTATTACHED
)
4249 set_bit(RTL8152_UNPLUG
, &tp
->flags
);
4251 netif_napi_del(&tp
->napi
);
4252 unregister_netdev(tp
->netdev
);
4253 tp
->rtl_ops
.unload(tp
);
4254 free_netdev(tp
->netdev
);
4258 #define REALTEK_USB_DEVICE(vend, prod) \
4259 .match_flags = USB_DEVICE_ID_MATCH_DEVICE | \
4260 USB_DEVICE_ID_MATCH_INT_CLASS, \
4261 .idVendor = (vend), \
4262 .idProduct = (prod), \
4263 .bInterfaceClass = USB_CLASS_VENDOR_SPEC \
4266 .match_flags = USB_DEVICE_ID_MATCH_INT_INFO | \
4267 USB_DEVICE_ID_MATCH_DEVICE, \
4268 .idVendor = (vend), \
4269 .idProduct = (prod), \
4270 .bInterfaceClass = USB_CLASS_COMM, \
4271 .bInterfaceSubClass = USB_CDC_SUBCLASS_ETHERNET, \
4272 .bInterfaceProtocol = USB_CDC_PROTO_NONE
4274 /* table of devices that work with this driver */
4275 static struct usb_device_id rtl8152_table
[] = {
4276 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK
, 0x8152)},
4277 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK
, 0x8153)},
4278 {REALTEK_USB_DEVICE(VENDOR_ID_SAMSUNG
, 0xa101)},
4279 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO
, 0x7205)},
4280 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO
, 0x304f)},
4281 {REALTEK_USB_DEVICE(VENDOR_ID_NVIDIA
, 0x09ff)},
4285 MODULE_DEVICE_TABLE(usb
, rtl8152_table
);
4287 static struct usb_driver rtl8152_driver
= {
4289 .id_table
= rtl8152_table
,
4290 .probe
= rtl8152_probe
,
4291 .disconnect
= rtl8152_disconnect
,
4292 .suspend
= rtl8152_suspend
,
4293 .resume
= rtl8152_resume
,
4294 .reset_resume
= rtl8152_resume
,
4295 .pre_reset
= rtl8152_pre_reset
,
4296 .post_reset
= rtl8152_post_reset
,
4297 .supports_autosuspend
= 1,
4298 .disable_hub_initiated_lpm
= 1,
4301 module_usb_driver(rtl8152_driver
);
4303 MODULE_AUTHOR(DRIVER_AUTHOR
);
4304 MODULE_DESCRIPTION(DRIVER_DESC
);
4305 MODULE_LICENSE("GPL");