1 //-- SystemZScheduleZ13.td - SystemZ Scheduling Definitions ----*- tblgen -*-=//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines the machine model for Z13 to support instruction
11 // scheduling and other instruction cost heuristics.
13 // Pseudos expanded right after isel do not need to be modelled here.
15 //===----------------------------------------------------------------------===//
17 def Z13Model : SchedMachineModel {
19 let UnsupportedFeatures = Arch11UnsupportedFeatures.List;
21 let IssueWidth = 6; // Number of instructions decoded per cycle.
22 let MicroOpBufferSize = 60; // Issue queues
23 let LoadLatency = 1; // Optimistic load latency.
25 let PostRAScheduler = 1;
27 // Extra cycles for a mispredicted branch.
28 let MispredictPenalty = 20;
31 let SchedModel = Z13Model in {
32 // These definitions need the SchedModel value. They could be put in a
33 // subtarget common include file, but it seems the include system in Tablegen
34 // currently (2016) rejects multiple includes of same file.
36 // Decoder grouping rules
37 let NumMicroOps = 1 in {
38 def : WriteRes<NormalGr, []>;
39 def : WriteRes<BeginGroup, []> { let BeginGroup = 1; }
40 def : WriteRes<EndGroup, []> { let EndGroup = 1; }
42 def : WriteRes<Cracked, []> {
46 def : WriteRes<GroupAlone, []> {
51 def : WriteRes<GroupAlone2, []> {
56 def : WriteRes<GroupAlone3, []> {
62 // Incoming latency removed from the register operand which is used together
63 // with a memory operand by the instruction.
64 def : ReadAdvance<RegReadAdv, 4>;
66 // LoadLatency (above) is not used for instructions in this file. This is
67 // instead the role of LSULatency, which is the latency value added to the
68 // result of loads and instructions with folded memory operands.
69 def : WriteRes<LSULatency, []> { let Latency = 4; let NumMicroOps = 0; }
71 let NumMicroOps = 0 in {
73 def : WriteRes<!cast<SchedWrite>("WLat"#L), []> { let Latency = L; }
77 def Z13_FXaUnit : ProcResource<2>;
78 def Z13_FXbUnit : ProcResource<2>;
79 def Z13_LSUnit : ProcResource<2>;
80 def Z13_VecUnit : ProcResource<2>;
81 def Z13_VecFPdUnit : ProcResource<2> { let BufferSize = 1; /* blocking */ }
82 def Z13_VBUnit : ProcResource<2>;
83 def Z13_MCD : ProcResource<1>;
85 // Subtarget specific definitions of scheduling resources.
86 let NumMicroOps = 0 in {
87 def : WriteRes<FXa, [Z13_FXaUnit]>;
88 def : WriteRes<FXb, [Z13_FXbUnit]>;
89 def : WriteRes<LSU, [Z13_LSUnit]>;
90 def : WriteRes<VecBF, [Z13_VecUnit]>;
91 def : WriteRes<VecDF, [Z13_VecUnit]>;
92 def : WriteRes<VecDFX, [Z13_VecUnit]>;
93 def : WriteRes<VecMul, [Z13_VecUnit]>;
94 def : WriteRes<VecStr, [Z13_VecUnit]>;
95 def : WriteRes<VecXsPm, [Z13_VecUnit]>;
96 foreach Num = 2-5 in { let ResourceCycles = [Num] in {
97 def : WriteRes<!cast<SchedWrite>("FXa"#Num), [Z13_FXaUnit]>;
98 def : WriteRes<!cast<SchedWrite>("FXb"#Num), [Z13_FXbUnit]>;
99 def : WriteRes<!cast<SchedWrite>("LSU"#Num), [Z13_LSUnit]>;
100 def : WriteRes<!cast<SchedWrite>("VecBF"#Num), [Z13_VecUnit]>;
101 def : WriteRes<!cast<SchedWrite>("VecDF"#Num), [Z13_VecUnit]>;
102 def : WriteRes<!cast<SchedWrite>("VecDFX"#Num), [Z13_VecUnit]>;
103 def : WriteRes<!cast<SchedWrite>("VecMul"#Num), [Z13_VecUnit]>;
104 def : WriteRes<!cast<SchedWrite>("VecStr"#Num), [Z13_VecUnit]>;
105 def : WriteRes<!cast<SchedWrite>("VecXsPm"#Num), [Z13_VecUnit]>;
108 def : WriteRes<VecFPd, [Z13_VecFPdUnit]> { let ResourceCycles = [30]; }
110 def : WriteRes<VBU, [Z13_VBUnit]>; // Virtual Branching Unit
113 def : WriteRes<MCD, [Z13_MCD]> { let NumMicroOps = 3;
117 // -------------------------- INSTRUCTIONS ---------------------------------- //
119 // InstRW constructs have been used in order to preserve the
120 // readability of the InstrInfo files.
122 // For each instruction, as matched by a regexp, provide a list of
123 // resources that it needs. These will be combined into a SchedClass.
125 //===----------------------------------------------------------------------===//
127 //===----------------------------------------------------------------------===//
129 // Pseudo -> LA / LAY
130 def : InstRW<[WLat1, FXa, NormalGr], (instregex "ADJDYNALLOC$")>;
132 //===----------------------------------------------------------------------===//
133 // Branch instructions
134 //===----------------------------------------------------------------------===//
137 def : InstRW<[WLat1, VBU, NormalGr], (instregex "(Call)?BRC(L)?(Asm.*)?$")>;
138 def : InstRW<[WLat1, VBU, NormalGr], (instregex "(Call)?J(G)?(Asm.*)?$")>;
139 def : InstRW<[WLat1, FXb, NormalGr], (instregex "(Call)?BC(R)?(Asm.*)?$")>;
140 def : InstRW<[WLat1, FXb, NormalGr], (instregex "(Call)?B(R)?(Asm.*)?$")>;
141 def : InstRW<[WLat1, FXa, EndGroup], (instregex "BRCT(G)?$")>;
142 def : InstRW<[WLat1, FXa, FXb, GroupAlone], (instregex "BRCTH$")>;
143 def : InstRW<[WLat1, FXa, FXb, GroupAlone], (instregex "BCT(G)?(R)?$")>;
144 def : InstRW<[WLat1, FXa2, FXb2, GroupAlone2],
145 (instregex "B(R)?X(H|L).*$")>;
147 // Compare and branch
148 def : InstRW<[WLat1, FXb, NormalGr], (instregex "C(L)?(G)?(I|R)J(Asm.*)?$")>;
149 def : InstRW<[WLat1, FXb2, GroupAlone],
150 (instregex "C(L)?(G)?(I|R)B(Call|Return|Asm.*)?$")>;
152 //===----------------------------------------------------------------------===//
154 //===----------------------------------------------------------------------===//
157 def : InstRW<[WLat1, VBU, NormalGr], (instregex "(Cond)?Trap$")>;
160 def : InstRW<[WLat1, FXb, NormalGr], (instregex "C(G)?(I|R)T(Asm.*)?$")>;
161 def : InstRW<[WLat1, FXb, NormalGr], (instregex "CL(G)?RT(Asm.*)?$")>;
162 def : InstRW<[WLat1, FXb, NormalGr], (instregex "CL(F|G)IT(Asm.*)?$")>;
163 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "CL(G)?T(Asm.*)?$")>;
165 //===----------------------------------------------------------------------===//
166 // Call and return instructions
167 //===----------------------------------------------------------------------===//
170 def : InstRW<[WLat1, VBU, FXa2, GroupAlone], (instregex "(Call)?BRAS$")>;
171 def : InstRW<[WLat1, FXa2, FXb, GroupAlone], (instregex "(Call)?BRASL$")>;
172 def : InstRW<[WLat1, FXa2, FXb, GroupAlone], (instregex "(Call)?BAS(R)?$")>;
173 def : InstRW<[WLat1, FXa2, FXb, GroupAlone], (instregex "TLS_(G|L)DCALL$")>;
176 def : InstRW<[WLat1, FXb, EndGroup], (instregex "Return$")>;
177 def : InstRW<[WLat1, FXb, NormalGr], (instregex "CondReturn$")>;
179 //===----------------------------------------------------------------------===//
181 //===----------------------------------------------------------------------===//
184 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "MV(G|H)?HI$")>;
185 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "MVI(Y)?$")>;
188 def : InstRW<[WLat1, FXb, LSU3, GroupAlone], (instregex "MVC$")>;
189 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "MVCL(E|U)?$")>;
191 // Pseudo -> reg move
192 def : InstRW<[WLat1, FXa, NormalGr], (instregex "COPY(_TO_REGCLASS)?$")>;
193 def : InstRW<[WLat1, FXa, NormalGr], (instregex "EXTRACT_SUBREG$")>;
194 def : InstRW<[WLat1, FXa, NormalGr], (instregex "INSERT_SUBREG$")>;
195 def : InstRW<[WLat1, FXa, NormalGr], (instregex "REG_SEQUENCE$")>;
198 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "L(Y|FH|RL|Mux)?$")>;
199 def : InstRW<[LSULatency, LSULatency, LSU, NormalGr], (instregex "LCBB$")>;
200 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "LG(RL)?$")>;
201 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "L128$")>;
203 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LLIH(F|H|L)$")>;
204 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LLIL(F|H|L)$")>;
206 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LG(F|H)I$")>;
207 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LHI(Mux)?$")>;
208 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LR(Mux)?$")>;
210 // Load and zero rightmost byte
211 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "LZR(F|G)$")>;
214 def : InstRW<[WLat1LSU, FXb, LSU, NormalGr], (instregex "L(FH|G)?AT$")>;
217 def : InstRW<[WLat1LSU, WLat1LSU, LSU, FXa, NormalGr], (instregex "LT(G)?$")>;
218 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LT(G)?R$")>;
221 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "STG(RL)?$")>;
222 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "ST128$")>;
223 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "ST(Y|FH|RL|Mux)?$")>;
226 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "MVST$")>;
228 //===----------------------------------------------------------------------===//
229 // Conditional move instructions
230 //===----------------------------------------------------------------------===//
232 def : InstRW<[WLat2, FXa, NormalGr], (instregex "LOCRMux$")>;
233 def : InstRW<[WLat2, FXa, NormalGr], (instregex "LOC(G|FH)?R(Asm.*)?$")>;
234 def : InstRW<[WLat2, FXa, NormalGr], (instregex "LOC(G|H)?HI(Mux|(Asm.*))?$")>;
235 def : InstRW<[WLat2LSU, RegReadAdv, FXa, LSU, NormalGr],
236 (instregex "LOC(G|FH|Mux)?(Asm.*)?$")>;
237 def : InstRW<[WLat1, FXb, LSU, NormalGr],
238 (instregex "STOC(G|FH|Mux)?(Asm.*)?$")>;
240 //===----------------------------------------------------------------------===//
242 //===----------------------------------------------------------------------===//
244 def : InstRW<[WLat1, FXa, NormalGr], (instregex "L(B|H|G)R$")>;
245 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LG(B|H|F)R$")>;
247 def : InstRW<[WLat1LSU, WLat1LSU, FXa, LSU, NormalGr], (instregex "LTGF$")>;
248 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LTGFR$")>;
250 def : InstRW<[WLat1LSU, FXa, LSU, NormalGr], (instregex "LB(H|Mux)?$")>;
251 def : InstRW<[WLat1LSU, FXa, LSU, NormalGr], (instregex "LH(Y)?$")>;
252 def : InstRW<[WLat1LSU, FXa, LSU, NormalGr], (instregex "LH(H|Mux|RL)$")>;
253 def : InstRW<[WLat1LSU, FXa, LSU, NormalGr], (instregex "LG(B|H|F)$")>;
254 def : InstRW<[WLat1LSU, FXa, LSU, NormalGr], (instregex "LG(H|F)RL$")>;
256 //===----------------------------------------------------------------------===//
258 //===----------------------------------------------------------------------===//
260 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LLCR(Mux)?$")>;
261 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LLHR(Mux)?$")>;
262 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LLG(C|H|F|T)R$")>;
263 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "LLC(Mux)?$")>;
264 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "LLH(Mux)?$")>;
265 def : InstRW<[WLat1LSU, FXa, LSU, NormalGr], (instregex "LL(C|H)H$")>;
266 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "LLHRL$")>;
267 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "LLG(C|H|F|T|HRL|FRL)$")>;
269 // Load and zero rightmost byte
270 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "LLZRGF$")>;
273 def : InstRW<[WLat1LSU, FXb, LSU, NormalGr], (instregex "LLG(F|T)?AT$")>;
275 //===----------------------------------------------------------------------===//
277 //===----------------------------------------------------------------------===//
279 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "STC(H|Y|Mux)?$")>;
280 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "STH(H|Y|RL|Mux)?$")>;
281 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "STCM(H|Y)?$")>;
283 //===----------------------------------------------------------------------===//
284 // Multi-register moves
285 //===----------------------------------------------------------------------===//
287 // Load multiple (estimated average of 5 ops)
288 def : InstRW<[WLat10, WLat10, LSU5, GroupAlone], (instregex "LM(H|Y|G)?$")>;
290 // Load multiple disjoint
291 def : InstRW<[WLat30, WLat30, MCD], (instregex "LMD$")>;
294 def : InstRW<[WLat1, LSU2, FXb3, GroupAlone], (instregex "STM(G|H|Y)?$")>;
296 //===----------------------------------------------------------------------===//
298 //===----------------------------------------------------------------------===//
300 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LRV(G)?R$")>;
301 def : InstRW<[WLat1LSU, FXa, LSU, NormalGr], (instregex "LRV(G|H)?$")>;
302 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "STRV(G|H)?$")>;
303 def : InstRW<[WLat30, MCD], (instregex "MVCIN$")>;
305 //===----------------------------------------------------------------------===//
306 // Load address instructions
307 //===----------------------------------------------------------------------===//
309 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LA(Y|RL)?$")>;
311 // Load the Global Offset Table address ( -> larl )
312 def : InstRW<[WLat1, FXa, NormalGr], (instregex "GOT$")>;
314 //===----------------------------------------------------------------------===//
315 // Absolute and Negation
316 //===----------------------------------------------------------------------===//
318 def : InstRW<[WLat2, WLat2, FXa, NormalGr], (instregex "LP(G)?R$")>;
319 def : InstRW<[WLat3, WLat3, FXa2, Cracked], (instregex "L(N|P)GFR$")>;
320 def : InstRW<[WLat2, WLat2, FXa, NormalGr], (instregex "LN(R|GR)$")>;
321 def : InstRW<[WLat1, FXa, NormalGr], (instregex "LC(R|GR)$")>;
322 def : InstRW<[WLat2, WLat2, FXa2, Cracked], (instregex "LCGFR$")>;
324 //===----------------------------------------------------------------------===//
326 //===----------------------------------------------------------------------===//
328 def : InstRW<[WLat1LSU, RegReadAdv, FXa, LSU, NormalGr], (instregex "IC(Y)?$")>;
329 def : InstRW<[WLat1LSU, RegReadAdv, FXa, LSU, NormalGr],
330 (instregex "IC32(Y)?$")>;
331 def : InstRW<[WLat1LSU, RegReadAdv, WLat1LSU, FXa, LSU, NormalGr],
332 (instregex "ICM(H|Y)?$")>;
333 def : InstRW<[WLat1, FXa, NormalGr], (instregex "II(F|H|L)Mux$")>;
334 def : InstRW<[WLat1, FXa, NormalGr], (instregex "IIHF(64)?$")>;
335 def : InstRW<[WLat1, FXa, NormalGr], (instregex "IIHH(64)?$")>;
336 def : InstRW<[WLat1, FXa, NormalGr], (instregex "IIHL(64)?$")>;
337 def : InstRW<[WLat1, FXa, NormalGr], (instregex "IILF(64)?$")>;
338 def : InstRW<[WLat1, FXa, NormalGr], (instregex "IILH(64)?$")>;
339 def : InstRW<[WLat1, FXa, NormalGr], (instregex "IILL(64)?$")>;
341 //===----------------------------------------------------------------------===//
343 //===----------------------------------------------------------------------===//
345 def : InstRW<[WLat1LSU, WLat1LSU, RegReadAdv, FXa, LSU, NormalGr],
346 (instregex "A(Y)?$")>;
347 def : InstRW<[WLat2LSU, WLat2LSU, RegReadAdv, FXa, LSU, NormalGr],
348 (instregex "AH(Y)?$")>;
349 def : InstRW<[WLat1, FXa, NormalGr], (instregex "AIH$")>;
350 def : InstRW<[WLat1, FXa, NormalGr], (instregex "AFI(Mux)?$")>;
351 def : InstRW<[WLat1LSU, WLat1LSU, RegReadAdv, FXa, LSU, NormalGr],
353 def : InstRW<[WLat1, FXa, NormalGr], (instregex "AGFI$")>;
354 def : InstRW<[WLat1, FXa, NormalGr], (instregex "AGHI(K)?$")>;
355 def : InstRW<[WLat1, FXa, NormalGr], (instregex "AGR(K)?$")>;
356 def : InstRW<[WLat1, FXa, NormalGr], (instregex "AHI(K)?$")>;
357 def : InstRW<[WLat1, FXa, NormalGr], (instregex "AHIMux(K)?$")>;
358 def : InstRW<[WLat1LSU, WLat1LSU, RegReadAdv, FXa, LSU, NormalGr],
359 (instregex "AL(Y)?$")>;
360 def : InstRW<[WLat1, FXa, NormalGr], (instregex "AL(FI|HSIK)$")>;
361 def : InstRW<[WLat1LSU, WLat1LSU, RegReadAdv, FXa, LSU, NormalGr],
362 (instregex "ALG(F)?$")>;
363 def : InstRW<[WLat1, FXa, NormalGr], (instregex "ALGHSIK$")>;
364 def : InstRW<[WLat1, FXa, NormalGr], (instregex "ALGF(I|R)$")>;
365 def : InstRW<[WLat1, FXa, NormalGr], (instregex "ALGR(K)?$")>;
366 def : InstRW<[WLat1, FXa, NormalGr], (instregex "ALR(K)?$")>;
367 def : InstRW<[WLat1, FXa, NormalGr], (instregex "AR(K)?$")>;
368 def : InstRW<[WLat1, FXa, NormalGr], (instregex "A(L)?HHHR$")>;
369 def : InstRW<[WLat2, WLat2, FXa, NormalGr], (instregex "A(L)?HHLR$")>;
370 def : InstRW<[WLat1, FXa, NormalGr], (instregex "ALSIH(N)?$")>;
371 def : InstRW<[WLat2LSU, FXb, LSU, NormalGr], (instregex "A(L)?(G)?SI$")>;
373 // Logical addition with carry
374 def : InstRW<[WLat2LSU, WLat2LSU, RegReadAdv, FXa, LSU, GroupAlone],
375 (instregex "ALC(G)?$")>;
376 def : InstRW<[WLat2, WLat2, FXa, GroupAlone], (instregex "ALC(G)?R$")>;
378 // Add with sign extension (32 -> 64)
379 def : InstRW<[WLat2LSU, WLat2LSU, RegReadAdv, FXa, LSU, NormalGr],
381 def : InstRW<[WLat2, WLat2, FXa, NormalGr], (instregex "AGFR$")>;
383 //===----------------------------------------------------------------------===//
385 //===----------------------------------------------------------------------===//
387 def : InstRW<[WLat1LSU, WLat1LSU, RegReadAdv, FXa, LSU, NormalGr],
388 (instregex "S(G|Y)?$")>;
389 def : InstRW<[WLat2LSU, WLat2LSU, RegReadAdv, FXa, LSU, NormalGr],
390 (instregex "SH(Y)?$")>;
391 def : InstRW<[WLat1, FXa, NormalGr], (instregex "SGR(K)?$")>;
392 def : InstRW<[WLat1, FXa, NormalGr], (instregex "SLFI$")>;
393 def : InstRW<[WLat1LSU, WLat1LSU, RegReadAdv, FXa, LSU, NormalGr],
394 (instregex "SL(G|GF|Y)?$")>;
395 def : InstRW<[WLat1, FXa, NormalGr], (instregex "SLGF(I|R)$")>;
396 def : InstRW<[WLat1, FXa, NormalGr], (instregex "SLGR(K)?$")>;
397 def : InstRW<[WLat1, FXa, NormalGr], (instregex "SLR(K)?$")>;
398 def : InstRW<[WLat1, FXa, NormalGr], (instregex "SR(K)?$")>;
399 def : InstRW<[WLat1, FXa, NormalGr], (instregex "S(L)?HHHR$")>;
400 def : InstRW<[WLat2, WLat2, FXa, NormalGr], (instregex "S(L)?HHLR$")>;
402 // Subtraction with borrow
403 def : InstRW<[WLat2LSU, WLat2LSU, RegReadAdv, FXa, LSU, GroupAlone],
404 (instregex "SLB(G)?$")>;
405 def : InstRW<[WLat2, WLat2, FXa, GroupAlone], (instregex "SLB(G)?R$")>;
407 // Subtraction with sign extension (32 -> 64)
408 def : InstRW<[WLat2LSU, WLat2LSU, RegReadAdv, FXa, LSU, NormalGr],
410 def : InstRW<[WLat2, WLat2, FXa, NormalGr], (instregex "SGFR$")>;
412 //===----------------------------------------------------------------------===//
414 //===----------------------------------------------------------------------===//
416 def : InstRW<[WLat1LSU, WLat1LSU, RegReadAdv, FXa, LSU, NormalGr],
417 (instregex "N(G|Y)?$")>;
418 def : InstRW<[WLat1, FXa, NormalGr], (instregex "NGR(K)?$")>;
419 def : InstRW<[WLat1, FXa, NormalGr], (instregex "NI(FMux|HMux|LMux)$")>;
420 def : InstRW<[WLat2LSU, FXb, LSU, NormalGr], (instregex "NI(Y)?$")>;
421 def : InstRW<[WLat1, FXa, NormalGr], (instregex "NIHF(64)?$")>;
422 def : InstRW<[WLat1, FXa, NormalGr], (instregex "NIHH(64)?$")>;
423 def : InstRW<[WLat1, FXa, NormalGr], (instregex "NIHL(64)?$")>;
424 def : InstRW<[WLat1, FXa, NormalGr], (instregex "NILF(64)?$")>;
425 def : InstRW<[WLat1, FXa, NormalGr], (instregex "NILH(64)?$")>;
426 def : InstRW<[WLat1, FXa, NormalGr], (instregex "NILL(64)?$")>;
427 def : InstRW<[WLat1, FXa, NormalGr], (instregex "NR(K)?$")>;
428 def : InstRW<[WLat3LSU, LSU2, FXb, Cracked], (instregex "NC$")>;
430 //===----------------------------------------------------------------------===//
432 //===----------------------------------------------------------------------===//
434 def : InstRW<[WLat1LSU, WLat1LSU, RegReadAdv, FXa, LSU, NormalGr],
435 (instregex "O(G|Y)?$")>;
436 def : InstRW<[WLat1, FXa, NormalGr], (instregex "OGR(K)?$")>;
437 def : InstRW<[WLat2LSU, FXb, LSU, NormalGr], (instregex "OI(Y)?$")>;
438 def : InstRW<[WLat1, FXa, NormalGr], (instregex "OI(FMux|HMux|LMux)$")>;
439 def : InstRW<[WLat1, FXa, NormalGr], (instregex "OIHF(64)?$")>;
440 def : InstRW<[WLat1, FXa, NormalGr], (instregex "OIHH(64)?$")>;
441 def : InstRW<[WLat1, FXa, NormalGr], (instregex "OIHL(64)?$")>;
442 def : InstRW<[WLat1, FXa, NormalGr], (instregex "OILF(64)?$")>;
443 def : InstRW<[WLat1, FXa, NormalGr], (instregex "OILH(64)?$")>;
444 def : InstRW<[WLat1, FXa, NormalGr], (instregex "OILL(64)?$")>;
445 def : InstRW<[WLat1, FXa, NormalGr], (instregex "OR(K)?$")>;
446 def : InstRW<[WLat3LSU, LSU2, FXb, Cracked], (instregex "OC$")>;
448 //===----------------------------------------------------------------------===//
450 //===----------------------------------------------------------------------===//
452 def : InstRW<[WLat1LSU, WLat1LSU, RegReadAdv, FXa, LSU, NormalGr],
453 (instregex "X(G|Y)?$")>;
454 def : InstRW<[WLat2LSU, FXb, LSU, NormalGr], (instregex "XI(Y)?$")>;
455 def : InstRW<[WLat1, FXa, NormalGr], (instregex "XIFMux$")>;
456 def : InstRW<[WLat1, FXa, NormalGr], (instregex "XGR(K)?$")>;
457 def : InstRW<[WLat1, FXa, NormalGr], (instregex "XIHF(64)?$")>;
458 def : InstRW<[WLat1, FXa, NormalGr], (instregex "XILF(64)?$")>;
459 def : InstRW<[WLat1, FXa, NormalGr], (instregex "XR(K)?$")>;
460 def : InstRW<[WLat3LSU, LSU2, FXb, Cracked], (instregex "XC$")>;
462 //===----------------------------------------------------------------------===//
464 //===----------------------------------------------------------------------===//
466 def : InstRW<[WLat6LSU, RegReadAdv, FXa, LSU, NormalGr],
467 (instregex "MS(GF|Y)?$")>;
468 def : InstRW<[WLat6, FXa, NormalGr], (instregex "MS(R|FI)$")>;
469 def : InstRW<[WLat8LSU, RegReadAdv, FXa, LSU, NormalGr], (instregex "MSG$")>;
470 def : InstRW<[WLat8, FXa, NormalGr], (instregex "MSGR$")>;
471 def : InstRW<[WLat6, FXa, NormalGr], (instregex "MSGF(I|R)$")>;
472 def : InstRW<[WLat11LSU, RegReadAdv, FXa2, LSU, GroupAlone],
474 def : InstRW<[WLat9, FXa2, GroupAlone], (instregex "MLGR$")>;
475 def : InstRW<[WLat5, FXa, NormalGr], (instregex "MGHI$")>;
476 def : InstRW<[WLat5, FXa, NormalGr], (instregex "MHI$")>;
477 def : InstRW<[WLat5LSU, RegReadAdv, FXa, LSU, NormalGr], (instregex "MH(Y)?$")>;
478 def : InstRW<[WLat7, FXa2, GroupAlone], (instregex "M(L)?R$")>;
479 def : InstRW<[WLat7LSU, RegReadAdv, FXa2, LSU, GroupAlone],
480 (instregex "M(FY|L)?$")>;
482 //===----------------------------------------------------------------------===//
483 // Division and remainder
484 //===----------------------------------------------------------------------===//
486 def : InstRW<[WLat20, FXa4, GroupAlone], (instregex "DR$")>;
487 def : InstRW<[WLat30, RegReadAdv, FXa4, LSU, GroupAlone2], (instregex "D$")>;
488 def : InstRW<[WLat30, FXa2, GroupAlone], (instregex "DSG(F)?R$")>;
489 def : InstRW<[WLat30, RegReadAdv, FXa2, LSU, GroupAlone2],
490 (instregex "DSG(F)?$")>;
491 def : InstRW<[WLat20, FXa4, GroupAlone], (instregex "DLR$")>;
492 def : InstRW<[WLat30, FXa4, GroupAlone], (instregex "DLGR$")>;
493 def : InstRW<[WLat30, RegReadAdv, FXa4, LSU, GroupAlone2], (instregex "DL(G)?$")>;
495 //===----------------------------------------------------------------------===//
497 //===----------------------------------------------------------------------===//
499 def : InstRW<[WLat1, FXa, NormalGr], (instregex "SLL(G|K)?$")>;
500 def : InstRW<[WLat1, FXa, NormalGr], (instregex "SRL(G|K)?$")>;
501 def : InstRW<[WLat1, FXa, NormalGr], (instregex "SRA(G|K)?$")>;
502 def : InstRW<[WLat1, FXa, NormalGr], (instregex "SLA(G|K)?$")>;
503 def : InstRW<[WLat5LSU, WLat5LSU, FXa4, LSU, GroupAlone2],
504 (instregex "S(L|R)D(A|L)$")>;
507 def : InstRW<[WLat2LSU, FXa, LSU, NormalGr], (instregex "RLL(G)?$")>;
510 def : InstRW<[WLat1, FXa, NormalGr], (instregex "RISBG(N|32)?$")>;
511 def : InstRW<[WLat1, FXa, NormalGr], (instregex "RISBH(G|H|L)$")>;
512 def : InstRW<[WLat1, FXa, NormalGr], (instregex "RISBL(G|H|L)$")>;
513 def : InstRW<[WLat1, FXa, NormalGr], (instregex "RISBMux$")>;
516 def : InstRW<[WLat3, WLat3, FXa2, Cracked], (instregex "R(N|O|X)SBG$")>;
518 //===----------------------------------------------------------------------===//
520 //===----------------------------------------------------------------------===//
522 def : InstRW<[WLat1LSU, RegReadAdv, FXb, LSU, NormalGr],
523 (instregex "C(G|Y|Mux)?$")>;
524 def : InstRW<[WLat1LSU, FXb, LSU, NormalGr], (instregex "CRL$")>;
525 def : InstRW<[WLat1, FXb, NormalGr], (instregex "C(F|H)I(Mux)?$")>;
526 def : InstRW<[WLat1, FXb, NormalGr], (instregex "CG(F|H)I$")>;
527 def : InstRW<[WLat1LSU, FXb, LSU, NormalGr], (instregex "CG(HSI|RL)$")>;
528 def : InstRW<[WLat1, FXb, NormalGr], (instregex "C(G)?R$")>;
529 def : InstRW<[WLat1, FXb, NormalGr], (instregex "CIH$")>;
530 def : InstRW<[WLat1LSU, RegReadAdv, FXb, LSU, NormalGr], (instregex "CHF$")>;
531 def : InstRW<[WLat1LSU, FXb, LSU, NormalGr], (instregex "CHSI$")>;
532 def : InstRW<[WLat1LSU, RegReadAdv, FXb, LSU, NormalGr],
533 (instregex "CL(Y|Mux)?$")>;
534 def : InstRW<[WLat1LSU, FXb, LSU, NormalGr], (instregex "CLFHSI$")>;
535 def : InstRW<[WLat1, FXb, NormalGr], (instregex "CLFI(Mux)?$")>;
536 def : InstRW<[WLat1LSU, RegReadAdv, FXb, LSU, NormalGr], (instregex "CLG$")>;
537 def : InstRW<[WLat1LSU, FXb, LSU, NormalGr], (instregex "CLG(HRL|HSI)$")>;
538 def : InstRW<[WLat1LSU, RegReadAdv, FXb, LSU, NormalGr], (instregex "CLGF$")>;
539 def : InstRW<[WLat1LSU, FXb, LSU, NormalGr], (instregex "CLGFRL$")>;
540 def : InstRW<[WLat1, FXb, NormalGr], (instregex "CLGF(I|R)$")>;
541 def : InstRW<[WLat1, FXb, NormalGr], (instregex "CLGR$")>;
542 def : InstRW<[WLat1LSU, FXb, LSU, NormalGr], (instregex "CLGRL$")>;
543 def : InstRW<[WLat1LSU, RegReadAdv, FXb, LSU, NormalGr], (instregex "CLHF$")>;
544 def : InstRW<[WLat1LSU, FXb, LSU, NormalGr], (instregex "CLH(RL|HSI)$")>;
545 def : InstRW<[WLat1, FXb, NormalGr], (instregex "CLIH$")>;
546 def : InstRW<[WLat1LSU, FXb, LSU, NormalGr], (instregex "CLI(Y)?$")>;
547 def : InstRW<[WLat1, FXb, NormalGr], (instregex "CLR$")>;
548 def : InstRW<[WLat1LSU, FXb, LSU, NormalGr], (instregex "CLRL$")>;
549 def : InstRW<[WLat1, FXb, NormalGr], (instregex "C(L)?HHR$")>;
550 def : InstRW<[WLat2, FXb, NormalGr], (instregex "C(L)?HLR$")>;
553 def : InstRW<[WLat2LSU, RegReadAdv, FXb, LSU, NormalGr], (instregex "CH(Y)?$")>;
554 def : InstRW<[WLat2LSU, FXb, LSU, NormalGr], (instregex "CHRL$")>;
555 def : InstRW<[WLat2LSU, RegReadAdv, FXb, LSU, NormalGr], (instregex "CGH$")>;
556 def : InstRW<[WLat2LSU, FXb, LSU, NormalGr], (instregex "CGHRL$")>;
557 def : InstRW<[WLat2LSU, FXa, FXb, LSU, Cracked], (instregex "CHHSI$")>;
559 // Compare with sign extension (32 -> 64)
560 def : InstRW<[WLat2LSU, RegReadAdv, FXb, LSU, NormalGr], (instregex "CGF$")>;
561 def : InstRW<[WLat2LSU, FXb, LSU, NormalGr], (instregex "CGFRL$")>;
562 def : InstRW<[WLat2, FXb, NormalGr], (instregex "CGFR$")>;
564 // Compare logical character
565 def : InstRW<[WLat6, FXb, LSU2, Cracked], (instregex "CLC$")>;
566 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "CLCL(E|U)?$")>;
567 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "CLST$")>;
570 def : InstRW<[WLat1LSU, FXb, LSU, NormalGr], (instregex "TM(Y)?$")>;
571 def : InstRW<[WLat1, FXb, NormalGr], (instregex "TM(H|L)Mux$")>;
572 def : InstRW<[WLat1, FXb, NormalGr], (instregex "TMHH(64)?$")>;
573 def : InstRW<[WLat1, FXb, NormalGr], (instregex "TMHL(64)?$")>;
574 def : InstRW<[WLat1, FXb, NormalGr], (instregex "TMLH(64)?$")>;
575 def : InstRW<[WLat1, FXb, NormalGr], (instregex "TMLL(64)?$")>;
577 // Compare logical characters under mask
578 def : InstRW<[WLat2LSU, RegReadAdv, FXb, LSU, NormalGr],
579 (instregex "CLM(H|Y)?$")>;
581 //===----------------------------------------------------------------------===//
582 // Prefetch and execution hint
583 //===----------------------------------------------------------------------===//
585 def : InstRW<[WLat1, LSU, NormalGr], (instregex "PFD(RL)?$")>;
586 def : InstRW<[WLat1, FXb, NormalGr], (instregex "BPP$")>;
587 def : InstRW<[FXb, EndGroup], (instregex "BPRP$")>;
588 def : InstRW<[WLat1, FXb, NormalGr], (instregex "NIAI$")>;
590 //===----------------------------------------------------------------------===//
592 //===----------------------------------------------------------------------===//
594 def : InstRW<[WLat1, FXb, EndGroup], (instregex "Serialize$")>;
596 def : InstRW<[WLat2LSU, WLat2LSU, FXb, LSU, NormalGr], (instregex "LAA(G)?$")>;
597 def : InstRW<[WLat2LSU, WLat2LSU, FXb, LSU, NormalGr], (instregex "LAAL(G)?$")>;
598 def : InstRW<[WLat2LSU, WLat2LSU, FXb, LSU, NormalGr], (instregex "LAN(G)?$")>;
599 def : InstRW<[WLat2LSU, WLat2LSU, FXb, LSU, NormalGr], (instregex "LAO(G)?$")>;
600 def : InstRW<[WLat2LSU, WLat2LSU, FXb, LSU, NormalGr], (instregex "LAX(G)?$")>;
603 def : InstRW<[WLat2LSU, FXb, LSU, EndGroup], (instregex "TS$")>;
606 def : InstRW<[WLat3LSU, WLat3LSU, FXa, FXb, LSU, GroupAlone],
607 (instregex "CS(G|Y)?$")>;
609 // Compare double and swap
610 def : InstRW<[WLat6LSU, WLat6LSU, FXa3, FXb2, LSU, GroupAlone2],
611 (instregex "CDS(Y)?$")>;
612 def : InstRW<[WLat15, WLat15, FXa2, FXb4, LSU3, GroupAlone],
613 (instregex "CDSG$")>;
615 // Compare and swap and store
616 def : InstRW<[WLat30, MCD], (instregex "CSST$")>;
618 // Perform locked operation
619 def : InstRW<[WLat30, MCD], (instregex "PLO$")>;
621 // Load/store pair from/to quadword
622 def : InstRW<[WLat4LSU, LSU2, GroupAlone], (instregex "LPQ$")>;
623 def : InstRW<[WLat1, FXb2, LSU, GroupAlone], (instregex "STPQ$")>;
625 // Load pair disjoint
626 def : InstRW<[WLat1LSU, WLat1LSU, LSU2, GroupAlone], (instregex "LPD(G)?$")>;
628 //===----------------------------------------------------------------------===//
629 // Translate and convert
630 //===----------------------------------------------------------------------===//
632 def : InstRW<[WLat1, LSU5, GroupAlone], (instregex "TR$")>;
633 def : InstRW<[WLat30, WLat30, WLat30, FXa3, LSU2, GroupAlone2],
635 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "TRTR$")>;
636 def : InstRW<[WLat30, WLat30, MCD], (instregex "TRE$")>;
637 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "TRT(R)?E(Opt)?$")>;
638 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "TR(T|O)(T|O)(Opt)?$")>;
639 def : InstRW<[WLat30, WLat30, WLat30, MCD],
640 (instregex "CU(12|14|21|24|41|42)(Opt)?$")>;
641 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "(CUUTF|CUTFU)(Opt)?$")>;
643 //===----------------------------------------------------------------------===//
644 // Message-security assist
645 //===----------------------------------------------------------------------===//
647 def : InstRW<[WLat30, WLat30, WLat30, WLat30, MCD],
648 (instregex "KM(C|F|O|CTR)?$")>;
649 def : InstRW<[WLat30, WLat30, WLat30, MCD],
650 (instregex "(KIMD|KLMD|KMAC|PCC|PPNO)$")>;
652 //===----------------------------------------------------------------------===//
653 // Decimal arithmetic
654 //===----------------------------------------------------------------------===//
656 def : InstRW<[WLat30, RegReadAdv, FXb, VecDF2, LSU2, GroupAlone2],
657 (instregex "CVBG$")>;
658 def : InstRW<[WLat30, RegReadAdv, FXb, VecDF, LSU, GroupAlone2],
659 (instregex "CVB(Y)?$")>;
660 def : InstRW<[WLat1, FXb3, VecDF4, LSU, GroupAlone3], (instregex "CVDG$")>;
661 def : InstRW<[WLat1, FXb2, VecDF, LSU, GroupAlone2], (instregex "CVD(Y)?$")>;
662 def : InstRW<[WLat1, LSU5, GroupAlone], (instregex "MV(N|O|Z)$")>;
663 def : InstRW<[WLat1, LSU5, GroupAlone], (instregex "(PACK|PKA|PKU)$")>;
664 def : InstRW<[WLat12, LSU5, GroupAlone], (instregex "UNPK(A|U)$")>;
665 def : InstRW<[WLat1, FXb, LSU2, Cracked], (instregex "UNPK$")>;
667 def : InstRW<[WLat5LSU, FXb, VecDFX, LSU3, GroupAlone],
668 (instregex "(A|S|ZA)P$")>;
669 def : InstRW<[WLat1, FXb, VecDFX4, LSU3, GroupAlone], (instregex "(M|D)P$")>;
670 def : InstRW<[WLat15, FXb, VecDFX2, LSU2, GroupAlone], (instregex "SRP$")>;
671 def : InstRW<[WLat8, VecDFX, LSU, LSU, GroupAlone], (instregex "CP$")>;
672 def : InstRW<[WLat3LSU, VecDFX, LSU, Cracked], (instregex "TP$")>;
673 def : InstRW<[WLat30, MCD], (instregex "ED(MK)?$")>;
675 //===----------------------------------------------------------------------===//
677 //===----------------------------------------------------------------------===//
679 // Extract/set/copy access register
680 def : InstRW<[WLat3, LSU, NormalGr], (instregex "(EAR|SAR|CPYA)$")>;
682 // Load address extended
683 def : InstRW<[WLat5, LSU, FXa, Cracked], (instregex "LAE(Y)?$")>;
685 // Load/store access multiple (not modeled precisely)
686 def : InstRW<[WLat20, WLat20, LSU5, GroupAlone], (instregex "LAM(Y)?$")>;
687 def : InstRW<[WLat1, LSU5, GroupAlone], (instregex "STAM(Y)?$")>;
689 //===----------------------------------------------------------------------===//
690 // Program mask and addressing mode
691 //===----------------------------------------------------------------------===//
693 // Insert Program Mask
694 def : InstRW<[WLat3, FXa, EndGroup], (instregex "IPM$")>;
697 def : InstRW<[WLat3, LSU, EndGroup], (instregex "SPM$")>;
700 def : InstRW<[WLat1, FXa2, FXb, GroupAlone], (instregex "BAL(R)?$")>;
702 // Test addressing mode
703 def : InstRW<[WLat1, FXb, NormalGr], (instregex "TAM$")>;
705 // Set addressing mode
706 def : InstRW<[WLat1, FXb, EndGroup], (instregex "SAM(24|31|64)$")>;
708 // Branch (and save) and set mode.
709 def : InstRW<[WLat1, FXa, FXb, GroupAlone], (instregex "BSM$")>;
710 def : InstRW<[WLat1, FXa2, FXb, GroupAlone], (instregex "BASSM$")>;
712 //===----------------------------------------------------------------------===//
713 // Transactional execution
714 //===----------------------------------------------------------------------===//
717 def : InstRW<[WLat9, LSU2, FXb5, GroupAlone2], (instregex "TBEGIN(C)?$")>;
720 def : InstRW<[WLat1, FXb, GroupAlone], (instregex "TEND$")>;
723 def : InstRW<[WLat30, MCD], (instregex "TABORT$")>;
725 // Extract Transaction Nesting Depth
726 def : InstRW<[WLat1, FXa, NormalGr], (instregex "ETND$")>;
728 // Nontransactional store
729 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "NTSTG$")>;
731 //===----------------------------------------------------------------------===//
733 //===----------------------------------------------------------------------===//
735 def : InstRW<[WLat30, MCD], (instregex "PPA$")>;
737 //===----------------------------------------------------------------------===//
738 // Miscellaneous Instructions.
739 //===----------------------------------------------------------------------===//
742 def : InstRW<[WLat7, WLat7, FXa2, GroupAlone], (instregex "FLOGR$")>;
745 def : InstRW<[WLat3, WLat3, FXa, NormalGr], (instregex "POPCNT$")>;
747 // String instructions
748 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "SRST(U)?$")>;
749 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "CUSE$")>;
751 // Various complex instructions
752 def : InstRW<[WLat30, WLat30, WLat30, WLat30, MCD], (instregex "CFC$")>;
753 def : InstRW<[WLat30, WLat30, WLat30, WLat30, WLat30, WLat30, MCD],
755 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "CKSM$")>;
756 def : InstRW<[WLat30, WLat30, WLat30, WLat30, MCD], (instregex "CMPSC$")>;
759 def : InstRW<[WLat1, FXb, GroupAlone], (instregex "EX(RL)?$")>;
761 //===----------------------------------------------------------------------===//
762 // .insn directive instructions
763 //===----------------------------------------------------------------------===//
765 // An "empty" sched-class will be assigned instead of the "invalid sched-class".
766 // getNumDecoderSlots() will then return 1 instead of 0.
767 def : InstRW<[], (instregex "Insn.*")>;
770 // ----------------------------- Floating point ----------------------------- //
772 //===----------------------------------------------------------------------===//
773 // FP: Move instructions
774 //===----------------------------------------------------------------------===//
777 def : InstRW<[WLat1, FXb, NormalGr], (instregex "LZ(DR|ER)$")>;
778 def : InstRW<[WLat2, FXb2, Cracked], (instregex "LZXR$")>;
781 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "LER$")>;
782 def : InstRW<[WLat1, FXb, NormalGr], (instregex "LD(R|R32|GR)$")>;
783 def : InstRW<[WLat3, FXb, NormalGr], (instregex "LGDR$")>;
784 def : InstRW<[WLat2, FXb2, GroupAlone], (instregex "LXR$")>;
787 def : InstRW<[WLat3, WLat3, VecXsPm, NormalGr], (instregex "LT(E|D)BR$")>;
788 def : InstRW<[WLat3, VecXsPm, NormalGr], (instregex "LT(E|D)BRCompare$")>;
789 def : InstRW<[WLat10, WLat10, VecDF4, GroupAlone],
790 (instregex "LTXBR(Compare)?$")>;
793 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "CPSDR(d|s)(d|s)$")>;
795 //===----------------------------------------------------------------------===//
796 // FP: Load instructions
797 //===----------------------------------------------------------------------===//
799 def : InstRW<[WLat2LSU, VecXsPm, LSU, NormalGr], (instregex "LE(Y)?$")>;
800 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "LD(Y|E32)?$")>;
801 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "LX$")>;
803 //===----------------------------------------------------------------------===//
804 // FP: Store instructions
805 //===----------------------------------------------------------------------===//
807 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "ST(E|D)(Y)?$")>;
808 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "STX$")>;
810 //===----------------------------------------------------------------------===//
811 // FP: Conversion instructions
812 //===----------------------------------------------------------------------===//
815 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "LEDBR(A)?$")>;
816 def : InstRW<[WLat9, VecDF2, NormalGr], (instregex "L(E|D)XBR(A)?$")>;
819 def : InstRW<[WLat7LSU, VecBF, LSU, NormalGr], (instregex "LDEB$")>;
820 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "LDEBR$")>;
821 def : InstRW<[WLat8LSU, VecBF4, LSU, GroupAlone], (instregex "LX(E|D)B$")>;
822 def : InstRW<[WLat8, VecBF4, GroupAlone], (instregex "LX(E|D)BR$")>;
824 // Convert from fixed / logical
825 def : InstRW<[WLat8, FXb, VecBF, Cracked], (instregex "C(E|D)(F|G)BR(A)?$")>;
826 def : InstRW<[WLat11, FXb, VecDF4, GroupAlone2], (instregex "CX(F|G)BR(A)?$")>;
827 def : InstRW<[WLat8, FXb, VecBF, Cracked], (instregex "C(E|D)L(F|G)BR$")>;
828 def : InstRW<[WLat11, FXb, VecDF4, GroupAlone2], (instregex "CXL(F|G)BR$")>;
830 // Convert to fixed / logical
831 def : InstRW<[WLat10, WLat10, FXb, VecBF, Cracked],
832 (instregex "C(F|G)(E|D)BR(A)?$")>;
833 def : InstRW<[WLat12, WLat12, FXb, VecDF2, Cracked],
834 (instregex "C(F|G)XBR(A)?$")>;
835 def : InstRW<[WLat10, WLat10, FXb, VecBF, GroupAlone], (instregex "CLFEBR$")>;
836 def : InstRW<[WLat10, WLat10, FXb, VecBF, Cracked], (instregex "CLFDBR$")>;
837 def : InstRW<[WLat10, WLat10, FXb, VecBF, Cracked], (instregex "CLG(E|D)BR$")>;
838 def : InstRW<[WLat12, WLat12, FXb, VecDF2, Cracked], (instregex "CL(F|G)XBR$")>;
840 //===----------------------------------------------------------------------===//
841 // FP: Unary arithmetic
842 //===----------------------------------------------------------------------===//
844 // Load Complement / Negative / Positive
845 def : InstRW<[WLat3, WLat3, VecXsPm, NormalGr], (instregex "L(C|N|P)(E|D)BR$")>;
846 def : InstRW<[WLat1, FXb, NormalGr], (instregex "L(C|N|P)DFR(_32)?$")>;
847 def : InstRW<[WLat10, WLat10, VecDF4, GroupAlone], (instregex "L(C|N|P)XBR$")>;
850 def : InstRW<[WLat30, VecFPd, LSU, NormalGr], (instregex "SQ(E|D)B$")>;
851 def : InstRW<[WLat30, VecFPd, NormalGr], (instregex "SQ(E|D)BR$")>;
852 def : InstRW<[WLat30, VecFPd, GroupAlone], (instregex "SQXBR$")>;
855 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "FI(E|D)BR(A)?$")>;
856 def : InstRW<[WLat10, VecDF4, GroupAlone], (instregex "FIXBR(A)?$")>;
858 //===----------------------------------------------------------------------===//
859 // FP: Binary arithmetic
860 //===----------------------------------------------------------------------===//
863 def : InstRW<[WLat7LSU, WLat7LSU, RegReadAdv, VecBF, LSU, NormalGr],
864 (instregex "A(E|D)B$")>;
865 def : InstRW<[WLat7, WLat7, VecBF, NormalGr], (instregex "A(E|D)BR$")>;
866 def : InstRW<[WLat10, WLat10, VecDF4, GroupAlone], (instregex "AXBR$")>;
869 def : InstRW<[WLat7LSU, WLat7LSU, RegReadAdv, VecBF, LSU, NormalGr],
870 (instregex "S(E|D)B$")>;
871 def : InstRW<[WLat7, WLat7, VecBF, NormalGr], (instregex "S(E|D)BR$")>;
872 def : InstRW<[WLat10, WLat10, VecDF4, GroupAlone], (instregex "SXBR$")>;
875 def : InstRW<[WLat7LSU, RegReadAdv, VecBF, LSU, NormalGr],
876 (instregex "M(D|DE|EE)B$")>;
877 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "M(D|DE|EE)BR$")>;
878 def : InstRW<[WLat8LSU, RegReadAdv, VecBF4, LSU, GroupAlone],
879 (instregex "MXDB$")>;
880 def : InstRW<[WLat8, VecBF4, GroupAlone], (instregex "MXDBR$")>;
881 def : InstRW<[WLat20, VecDF4, GroupAlone], (instregex "MXBR$")>;
883 // Multiply and add / subtract
884 def : InstRW<[WLat7LSU, RegReadAdv, RegReadAdv, VecBF2, LSU, GroupAlone],
885 (instregex "M(A|S)EB$")>;
886 def : InstRW<[WLat7, VecBF, GroupAlone], (instregex "M(A|S)EBR$")>;
887 def : InstRW<[WLat7LSU, RegReadAdv, RegReadAdv, VecBF2, LSU, GroupAlone],
888 (instregex "M(A|S)DB$")>;
889 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "M(A|S)DBR$")>;
892 def : InstRW<[WLat30, RegReadAdv, VecFPd, LSU, NormalGr],
893 (instregex "D(E|D)B$")>;
894 def : InstRW<[WLat30, VecFPd, NormalGr], (instregex "D(E|D)BR$")>;
895 def : InstRW<[WLat30, VecFPd, GroupAlone], (instregex "DXBR$")>;
898 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "DI(E|D)BR$")>;
900 //===----------------------------------------------------------------------===//
902 //===----------------------------------------------------------------------===//
905 def : InstRW<[WLat3LSU, RegReadAdv, VecXsPm, LSU, NormalGr],
906 (instregex "(K|C)(E|D)B$")>;
907 def : InstRW<[WLat3, VecXsPm, NormalGr], (instregex "(K|C)(E|D)BR$")>;
908 def : InstRW<[WLat9, VecDF2, GroupAlone], (instregex "(K|C)XBR$")>;
911 def : InstRW<[WLat5, LSU, VecXsPm, NormalGr], (instregex "TC(E|D)B$")>;
912 def : InstRW<[WLat10, LSU2, VecDF4, GroupAlone], (instregex "TCXB$")>;
914 //===----------------------------------------------------------------------===//
915 // FP: Floating-point control register instructions
916 //===----------------------------------------------------------------------===//
918 def : InstRW<[WLat4, FXa, LSU, GroupAlone], (instregex "EFPC$")>;
919 def : InstRW<[WLat1, FXb, LSU, GroupAlone], (instregex "STFPC$")>;
920 def : InstRW<[WLat3, LSU, GroupAlone], (instregex "SFPC$")>;
921 def : InstRW<[WLat3LSU, LSU2, GroupAlone], (instregex "LFPC$")>;
922 def : InstRW<[WLat30, MCD], (instregex "SFASR$")>;
923 def : InstRW<[WLat30, MCD], (instregex "LFAS$")>;
924 def : InstRW<[WLat3, FXb, GroupAlone], (instregex "SRNM(B|T)?$")>;
927 // --------------------- Hexadecimal floating point ------------------------- //
929 //===----------------------------------------------------------------------===//
930 // HFP: Move instructions
931 //===----------------------------------------------------------------------===//
934 def : InstRW<[WLat3, WLat3, VecXsPm, NormalGr], (instregex "LT(E|D)R$")>;
935 def : InstRW<[WLat10, WLat10, VecDF4, GroupAlone], (instregex "LTXR$")>;
937 //===----------------------------------------------------------------------===//
938 // HFP: Conversion instructions
939 //===----------------------------------------------------------------------===//
942 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "(LEDR|LRER)$")>;
943 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "LEXR$")>;
944 def : InstRW<[WLat9, VecDF2, NormalGr], (instregex "(LDXR|LRDR)$")>;
947 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "LDE$")>;
948 def : InstRW<[WLat1, FXb, NormalGr], (instregex "LDER$")>;
949 def : InstRW<[WLat8LSU, VecBF4, LSU, GroupAlone], (instregex "LX(E|D)$")>;
950 def : InstRW<[WLat8, VecBF4, GroupAlone], (instregex "LX(E|D)R$")>;
952 // Convert from fixed
953 def : InstRW<[WLat8, FXb, VecBF, Cracked], (instregex "C(E|D)(F|G)R$")>;
954 def : InstRW<[WLat11, FXb, VecDF4, GroupAlone2], (instregex "CX(F|G)R$")>;
957 def : InstRW<[WLat10, WLat10, FXb, VecBF, Cracked], (instregex "C(F|G)(E|D)R$")>;
958 def : InstRW<[WLat12, WLat12, FXb, VecDF2, Cracked], (instregex "C(F|G)XR$")>;
960 // Convert BFP to HFP / HFP to BFP.
961 def : InstRW<[WLat7, WLat7, VecBF, NormalGr], (instregex "THD(E)?R$")>;
962 def : InstRW<[WLat7, WLat7, VecBF, NormalGr], (instregex "TB(E)?DR$")>;
964 //===----------------------------------------------------------------------===//
965 // HFP: Unary arithmetic
966 //===----------------------------------------------------------------------===//
968 // Load Complement / Negative / Positive
969 def : InstRW<[WLat3, WLat3, VecXsPm, NormalGr], (instregex "L(C|N|P)(E|D)R$")>;
970 def : InstRW<[WLat10, WLat10, VecDF4, GroupAlone], (instregex "L(C|N|P)XR$")>;
973 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "H(E|D)R$")>;
976 def : InstRW<[WLat30, VecFPd, LSU, NormalGr], (instregex "SQ(E|D)$")>;
977 def : InstRW<[WLat30, VecFPd, NormalGr], (instregex "SQ(E|D)R$")>;
978 def : InstRW<[WLat30, VecFPd, GroupAlone], (instregex "SQXR$")>;
981 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "FI(E|D)R$")>;
982 def : InstRW<[WLat10, VecDF4, GroupAlone], (instregex "FIXR$")>;
984 //===----------------------------------------------------------------------===//
985 // HFP: Binary arithmetic
986 //===----------------------------------------------------------------------===//
989 def : InstRW<[WLat7LSU, WLat7LSU, RegReadAdv, VecBF, LSU, NormalGr],
990 (instregex "A(E|D|U|W)$")>;
991 def : InstRW<[WLat7, WLat7, VecBF, NormalGr], (instregex "A(E|D|U|W)R$")>;
992 def : InstRW<[WLat10, WLat10, VecDF4, GroupAlone], (instregex "AXR$")>;
995 def : InstRW<[WLat7LSU, WLat7LSU, RegReadAdv, VecBF, LSU, NormalGr],
996 (instregex "S(E|D|U|W)$")>;
997 def : InstRW<[WLat7, WLat7, VecBF, NormalGr], (instregex "S(E|D|U|W)R$")>;
998 def : InstRW<[WLat10, WLat10, VecDF4, GroupAlone], (instregex "SXR$")>;
1001 def : InstRW<[WLat7LSU, RegReadAdv, VecBF, LSU, NormalGr],
1002 (instregex "M(D|DE|E|EE)$")>;
1003 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "M(D|DE|E|EE)R$")>;
1004 def : InstRW<[WLat8LSU, RegReadAdv, VecBF4, LSU, GroupAlone],
1005 (instregex "MXD$")>;
1006 def : InstRW<[WLat8, VecBF4, GroupAlone], (instregex "MXDR$")>;
1007 def : InstRW<[WLat30, VecDF4, GroupAlone], (instregex "MXR$")>;
1008 def : InstRW<[WLat8LSU, RegReadAdv, VecBF4, LSU, GroupAlone],
1010 def : InstRW<[WLat7LSU, RegReadAdv, VecBF2, LSU, GroupAlone],
1011 (instregex "MY(H|L)$")>;
1012 def : InstRW<[WLat8, VecBF4, GroupAlone], (instregex "MYR$")>;
1013 def : InstRW<[WLat7, VecBF, GroupAlone], (instregex "MY(H|L)R$")>;
1015 // Multiply and add / subtract
1016 def : InstRW<[WLat7LSU, RegReadAdv, RegReadAdv, VecBF2, LSU, GroupAlone],
1017 (instregex "M(A|S)(E|D)$")>;
1018 def : InstRW<[WLat7, VecBF, GroupAlone], (instregex "M(A|S)(E|D)R$")>;
1019 def : InstRW<[WLat8LSU, RegReadAdv, RegReadAdv, VecBF4, LSU, GroupAlone],
1020 (instregex "MAY$")>;
1021 def : InstRW<[WLat7LSU, RegReadAdv, RegReadAdv, VecBF2, LSU, GroupAlone],
1022 (instregex "MAY(H|L)$")>;
1023 def : InstRW<[WLat8, VecBF4, GroupAlone], (instregex "MAYR$")>;
1024 def : InstRW<[WLat7, VecBF, GroupAlone], (instregex "MAY(H|L)R$")>;
1027 def : InstRW<[WLat30, RegReadAdv, VecFPd, LSU, NormalGr],
1028 (instregex "D(E|D)$")>;
1029 def : InstRW<[WLat30, VecFPd, NormalGr], (instregex "D(E|D)R$")>;
1030 def : InstRW<[WLat30, VecFPd, GroupAlone], (instregex "DXR$")>;
1032 //===----------------------------------------------------------------------===//
1034 //===----------------------------------------------------------------------===//
1037 def : InstRW<[WLat7LSU, RegReadAdv, VecBF, LSU, NormalGr],
1038 (instregex "C(E|D)$")>;
1039 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "C(E|D)R$")>;
1040 def : InstRW<[WLat10, VecDF2, GroupAlone], (instregex "CXR$")>;
1043 // ------------------------ Decimal floating point -------------------------- //
1045 //===----------------------------------------------------------------------===//
1046 // DFP: Move instructions
1047 //===----------------------------------------------------------------------===//
1050 def : InstRW<[WLat8, WLat8, VecDF, NormalGr], (instregex "LTDTR$")>;
1051 def : InstRW<[WLat10, WLat10, VecDF4, GroupAlone], (instregex "LTXTR$")>;
1053 //===----------------------------------------------------------------------===//
1054 // DFP: Conversion instructions
1055 //===----------------------------------------------------------------------===//
1058 def : InstRW<[WLat15, VecDF, NormalGr], (instregex "LEDTR$")>;
1059 def : InstRW<[WLat15, VecDF2, NormalGr], (instregex "LDXTR$")>;
1062 def : InstRW<[WLat8, VecDF, NormalGr], (instregex "LDETR$")>;
1063 def : InstRW<[WLat10, VecDF4, GroupAlone], (instregex "LXDTR$")>;
1065 // Convert from fixed / logical
1066 def : InstRW<[WLat30, FXb, VecDF, Cracked], (instregex "CD(F|G)TR(A)?$")>;
1067 def : InstRW<[WLat30, FXb, VecDF4, GroupAlone2], (instregex "CX(F|G)TR(A)?$")>;
1068 def : InstRW<[WLat30, FXb, VecDF, Cracked], (instregex "CDL(F|G)TR$")>;
1069 def : InstRW<[WLat30, FXb, VecDF4, GroupAlone2], (instregex "CXL(F|G)TR$")>;
1071 // Convert to fixed / logical
1072 def : InstRW<[WLat30, WLat30, FXb, VecDF, Cracked],
1073 (instregex "C(F|G)DTR(A)?$")>;
1074 def : InstRW<[WLat30, WLat30, FXb, VecDF2, Cracked],
1075 (instregex "C(F|G)XTR(A)?$")>;
1076 def : InstRW<[WLat30, WLat30, FXb, VecDF, Cracked], (instregex "CL(F|G)DTR$")>;
1077 def : InstRW<[WLat30, WLat30, FXb, VecDF2, Cracked], (instregex "CL(F|G)XTR$")>;
1079 // Convert from / to signed / unsigned packed
1080 def : InstRW<[WLat9, FXb, VecDF, Cracked], (instregex "CD(S|U)TR$")>;
1081 def : InstRW<[WLat12, FXb2, VecDF4, GroupAlone2], (instregex "CX(S|U)TR$")>;
1082 def : InstRW<[WLat11, FXb, VecDF, Cracked], (instregex "C(S|U)DTR$")>;
1083 def : InstRW<[WLat15, FXb2, VecDF4, GroupAlone2], (instregex "C(S|U)XTR$")>;
1085 // Convert from / to zoned
1086 def : InstRW<[WLat8LSU, LSU, VecDF, Cracked], (instregex "CDZT$")>;
1087 def : InstRW<[WLat16LSU, LSU2, VecDF4, GroupAlone3], (instregex "CXZT$")>;
1088 def : InstRW<[WLat1, FXb, LSU, VecDF, Cracked], (instregex "CZDT$")>;
1089 def : InstRW<[WLat1, FXb, LSU, VecDF2, GroupAlone], (instregex "CZXT$")>;
1091 // Convert from / to packed
1092 def : InstRW<[WLat8LSU, LSU, VecDF, Cracked], (instregex "CDPT$")>;
1093 def : InstRW<[WLat16LSU, LSU2, VecDF4, GroupAlone3], (instregex "CXPT$")>;
1094 def : InstRW<[WLat1, FXb, LSU, VecDF, Cracked], (instregex "CPDT$")>;
1095 def : InstRW<[WLat1, FXb, LSU, VecDF2, GroupAlone], (instregex "CPXT$")>;
1097 // Perform floating-point operation
1098 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "PFPO$")>;
1100 //===----------------------------------------------------------------------===//
1101 // DFP: Unary arithmetic
1102 //===----------------------------------------------------------------------===//
1105 def : InstRW<[WLat8, VecDF, NormalGr], (instregex "FIDTR$")>;
1106 def : InstRW<[WLat10, VecDF4, GroupAlone], (instregex "FIXTR$")>;
1108 // Extract biased exponent
1109 def : InstRW<[WLat11, FXb, VecDF, Cracked], (instregex "EEDTR$")>;
1110 def : InstRW<[WLat11, FXb, VecDF, Cracked], (instregex "EEXTR$")>;
1112 // Extract significance
1113 def : InstRW<[WLat11, FXb, VecDF, Cracked], (instregex "ESDTR$")>;
1114 def : InstRW<[WLat12, FXb, VecDF2, Cracked], (instregex "ESXTR$")>;
1116 //===----------------------------------------------------------------------===//
1117 // DFP: Binary arithmetic
1118 //===----------------------------------------------------------------------===//
1121 def : InstRW<[WLat8, WLat8, VecDF, NormalGr], (instregex "ADTR(A)?$")>;
1122 def : InstRW<[WLat10, WLat10, VecDF4, GroupAlone], (instregex "AXTR(A)?$")>;
1125 def : InstRW<[WLat8, WLat8, VecDF, NormalGr], (instregex "SDTR(A)?$")>;
1126 def : InstRW<[WLat10, WLat10, VecDF4, GroupAlone], (instregex "SXTR(A)?$")>;
1129 def : InstRW<[WLat30, VecDF, NormalGr], (instregex "MDTR(A)?$")>;
1130 def : InstRW<[WLat30, VecDF4, GroupAlone], (instregex "MXTR(A)?$")>;
1133 def : InstRW<[WLat30, VecDF, NormalGr], (instregex "DDTR(A)?$")>;
1134 def : InstRW<[WLat30, VecDF4, GroupAlone], (instregex "DXTR(A)?$")>;
1137 def : InstRW<[WLat8, WLat8, VecDF, NormalGr], (instregex "QADTR$")>;
1138 def : InstRW<[WLat10, WLat10, VecDF4, GroupAlone], (instregex "QAXTR$")>;
1141 def : InstRW<[WLat9, WLat9, FXb, VecDF, Cracked], (instregex "RRDTR$")>;
1142 def : InstRW<[WLat11, WLat11, FXb, VecDF4, GroupAlone2], (instregex "RRXTR$")>;
1144 // Shift significand left/right
1145 def : InstRW<[WLat11LSU, LSU, VecDF, GroupAlone], (instregex "S(L|R)DT$")>;
1146 def : InstRW<[WLat11LSU, LSU, VecDF4, GroupAlone], (instregex "S(L|R)XT$")>;
1148 // Insert biased exponent
1149 def : InstRW<[WLat9, FXb, VecDF, Cracked], (instregex "IEDTR$")>;
1150 def : InstRW<[WLat11, FXb, VecDF4, GroupAlone2], (instregex "IEXTR$")>;
1152 //===----------------------------------------------------------------------===//
1154 //===----------------------------------------------------------------------===//
1157 def : InstRW<[WLat8, VecDF, NormalGr], (instregex "(K|C)DTR$")>;
1158 def : InstRW<[WLat9, VecDF2, GroupAlone], (instregex "(K|C)XTR$")>;
1160 // Compare biased exponent
1161 def : InstRW<[WLat8, VecDF, NormalGr], (instregex "CEDTR$")>;
1162 def : InstRW<[WLat8, VecDF, NormalGr], (instregex "CEXTR$")>;
1164 // Test Data Class/Group
1165 def : InstRW<[WLat15, LSU, VecDF, NormalGr], (instregex "TD(C|G)(E|D)T$")>;
1166 def : InstRW<[WLat15, LSU, VecDF2, GroupAlone], (instregex "TD(C|G)XT$")>;
1169 // --------------------------------- Vector --------------------------------- //
1171 //===----------------------------------------------------------------------===//
1172 // Vector: Move instructions
1173 //===----------------------------------------------------------------------===//
1175 def : InstRW<[WLat1, FXb, NormalGr], (instregex "VLR(32|64)?$")>;
1176 def : InstRW<[WLat4, FXb, NormalGr], (instregex "VLGV(B|F|G|H)?$")>;
1177 def : InstRW<[WLat1, FXb, NormalGr], (instregex "VLVG(B|F|G|H)?$")>;
1178 def : InstRW<[WLat3, FXb, NormalGr], (instregex "VLVGP(32)?$")>;
1180 //===----------------------------------------------------------------------===//
1181 // Vector: Immediate instructions
1182 //===----------------------------------------------------------------------===//
1184 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VZERO$")>;
1185 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VONE$")>;
1186 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VGBM$")>;
1187 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VGM(B|F|G|H)?$")>;
1188 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VREPI(B|F|G|H)?$")>;
1189 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VLEI(B|F|G|H)$")>;
1191 //===----------------------------------------------------------------------===//
1193 //===----------------------------------------------------------------------===//
1195 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "VL(BB)?$")>;
1196 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "VLL$")>;
1197 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "VL(32|64)$")>;
1198 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "VLLEZ(B|F|G|H)?$")>;
1199 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "VLREP(B|F|G|H)?$")>;
1200 def : InstRW<[WLat2LSU, RegReadAdv, VecXsPm, LSU, NormalGr],
1201 (instregex "VLE(B|F|G|H)$")>;
1202 def : InstRW<[WLat6LSU, RegReadAdv, FXb, LSU, VecXsPm, Cracked],
1203 (instregex "VGE(F|G)$")>;
1204 def : InstRW<[WLat4LSU, WLat4LSU, LSU5, GroupAlone], (instregex "VLM$")>;
1206 //===----------------------------------------------------------------------===//
1208 //===----------------------------------------------------------------------===//
1210 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "VST(L|32|64)?$")>;
1211 def : InstRW<[WLat1, FXb, LSU, NormalGr], (instregex "VSTE(F|G)$")>;
1212 def : InstRW<[WLat1, FXb, LSU, VecXsPm, Cracked], (instregex "VSTE(B|H)$")>;
1213 def : InstRW<[WLat1, LSU2, FXb3, GroupAlone], (instregex "VSTM$")>;
1214 def : InstRW<[WLat1, FXb2, LSU, Cracked], (instregex "VSCE(F|G)$")>;
1216 //===----------------------------------------------------------------------===//
1217 // Vector: Selects and permutes
1218 //===----------------------------------------------------------------------===//
1220 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VMRH(B|F|G|H)?$")>;
1221 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VMRL(B|F|G|H)?$")>;
1222 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VPERM$")>;
1223 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VPDI$")>;
1224 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VREP(B|F|G|H)?$")>;
1225 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VSEL$")>;
1227 //===----------------------------------------------------------------------===//
1228 // Vector: Widening and narrowing
1229 //===----------------------------------------------------------------------===//
1231 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VPK(F|G|H)?$")>;
1232 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VPKS(F|G|H)?$")>;
1233 def : InstRW<[WLat3, WLat3, VecXsPm, NormalGr], (instregex "VPKS(F|G|H)S$")>;
1234 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VPKLS(F|G|H)?$")>;
1235 def : InstRW<[WLat3, WLat3, VecXsPm, NormalGr], (instregex "VPKLS(F|G|H)S$")>;
1236 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VSEG(B|F|H)?$")>;
1237 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VUPH(B|F|H)?$")>;
1238 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VUPL(B|F)?$")>;
1239 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VUPLH(B|F|H|W)?$")>;
1240 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VUPLL(B|F|H)?$")>;
1242 //===----------------------------------------------------------------------===//
1243 // Vector: Integer arithmetic
1244 //===----------------------------------------------------------------------===//
1246 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VA(B|F|G|H|Q|C|CQ)?$")>;
1247 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VACC(B|F|G|H|Q|C|CQ)?$")>;
1248 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VAVG(B|F|G|H)?$")>;
1249 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VAVGL(B|F|G|H)?$")>;
1250 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VN(C|O)?$")>;
1251 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VO$")>;
1252 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VCKSM$")>;
1253 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VCLZ(B|F|G|H)?$")>;
1254 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VCTZ(B|F|G|H)?$")>;
1255 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VX$")>;
1256 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VGFM?$")>;
1257 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VGFMA(B|F|G|H)?$")>;
1258 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VGFM(B|F|G|H)$")>;
1259 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VLC(B|F|G|H)?$")>;
1260 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VLP(B|F|G|H)?$")>;
1261 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VMX(B|F|G|H)?$")>;
1262 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VMXL(B|F|G|H)?$")>;
1263 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VMN(B|F|G|H)?$")>;
1264 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VMNL(B|F|G|H)?$")>;
1265 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VMAL(B|F)?$")>;
1266 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VMALE(B|F|H)?$")>;
1267 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VMALH(B|F|H|W)?$")>;
1268 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VMALO(B|F|H)?$")>;
1269 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VMAO(B|F|H)?$")>;
1270 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VMAE(B|F|H)?$")>;
1271 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VMAH(B|F|H)?$")>;
1272 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VME(B|F|H)?$")>;
1273 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VMH(B|F|H)?$")>;
1274 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VML(B|F)?$")>;
1275 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VMLE(B|F|H)?$")>;
1276 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VMLH(B|F|H|W)?$")>;
1277 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VMLO(B|F|H)?$")>;
1278 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VMO(B|F|H)?$")>;
1280 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VPOPCT$")>;
1282 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VERLL(B|F|G|H)?$")>;
1283 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VERLLV(B|F|G|H)?$")>;
1284 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VERIM(B|F|G|H)?$")>;
1285 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VESL(B|F|G|H)?$")>;
1286 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VESLV(B|F|G|H)?$")>;
1287 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VESRA(B|F|G|H)?$")>;
1288 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VESRAV(B|F|G|H)?$")>;
1289 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VESRL(B|F|G|H)?$")>;
1290 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VESRLV(B|F|G|H)?$")>;
1292 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VSL(DB)?$")>;
1293 def : InstRW<[WLat3, VecXsPm2, NormalGr], (instregex "VSLB$")>;
1294 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VSR(A|L)$")>;
1295 def : InstRW<[WLat3, VecXsPm2, NormalGr], (instregex "VSR(A|L)B$")>;
1297 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VSB(I|IQ|CBI|CBIQ)?$")>;
1298 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VSCBI(B|F|G|H|Q)?$")>;
1299 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VS(F|G|H|Q)?$")>;
1301 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VSUM(B|H)?$")>;
1302 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VSUMG(F|H)?$")>;
1303 def : InstRW<[WLat4, VecMul, NormalGr], (instregex "VSUMQ(F|G)?$")>;
1305 //===----------------------------------------------------------------------===//
1306 // Vector: Integer comparison
1307 //===----------------------------------------------------------------------===//
1309 def : InstRW<[WLat3, VecXsPm, NormalGr], (instregex "VEC(B|F|G|H)?$")>;
1310 def : InstRW<[WLat3, VecXsPm, NormalGr], (instregex "VECL(B|F|G|H)?$")>;
1311 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VCEQ(B|F|G|H)?$")>;
1312 def : InstRW<[WLat3, WLat3, VecXsPm, NormalGr], (instregex "VCEQ(B|F|G|H)S$")>;
1313 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VCH(B|F|G|H)?$")>;
1314 def : InstRW<[WLat3, WLat3, VecXsPm, NormalGr], (instregex "VCH(B|F|G|H)S$")>;
1315 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VCHL(B|F|G|H)?$")>;
1316 def : InstRW<[WLat3, WLat3, VecXsPm, NormalGr], (instregex "VCHL(B|F|G|H)S$")>;
1317 def : InstRW<[WLat4, VecStr, NormalGr], (instregex "VTM$")>;
1319 //===----------------------------------------------------------------------===//
1320 // Vector: Floating-point arithmetic
1321 //===----------------------------------------------------------------------===//
1323 // Conversion and rounding
1324 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VCD(L)?G$")>;
1325 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VCD(L)?GB$")>;
1326 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "WCD(L)?GB$")>;
1327 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VC(L)?GD$")>;
1328 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VC(L)?GDB$")>;
1329 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "WC(L)?GDB$")>;
1330 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VL(DE|ED)$")>;
1331 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VL(DE|ED)B$")>;
1332 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "WL(DE|ED)B$")>;
1333 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VFI$")>;
1334 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VFIDB$")>;
1335 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "WFIDB$")>;
1338 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "VFPSO$")>;
1339 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "(V|W)FPSODB$")>;
1340 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "(V|W)FL(C|N|P)DB$")>;
1343 def : InstRW<[WLat3, WLat3, VecXsPm, NormalGr], (instregex "VFTCI$")>;
1344 def : InstRW<[WLat3, WLat3, VecXsPm, NormalGr], (instregex "(V|W)FTCIDB$")>;
1347 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VF(A|S)$")>;
1348 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VF(A|S)DB$")>;
1349 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "WF(A|S)DB$")>;
1351 // Multiply / multiply-and-add/subtract
1352 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VFM$")>;
1353 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VFMDB$")>;
1354 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "WFMDB$")>;
1355 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VFM(A|S)$")>;
1356 def : InstRW<[WLat8, VecBF2, NormalGr], (instregex "VFM(A|S)DB$")>;
1357 def : InstRW<[WLat7, VecBF, NormalGr], (instregex "WFM(A|S)DB$")>;
1359 // Divide / square root
1360 def : InstRW<[WLat30, VecFPd, NormalGr], (instregex "VFD$")>;
1361 def : InstRW<[WLat30, VecFPd, NormalGr], (instregex "(V|W)FDDB$")>;
1362 def : InstRW<[WLat30, VecFPd, NormalGr], (instregex "VFSQ$")>;
1363 def : InstRW<[WLat30, VecFPd, NormalGr], (instregex "(V|W)FSQDB$")>;
1365 //===----------------------------------------------------------------------===//
1366 // Vector: Floating-point comparison
1367 //===----------------------------------------------------------------------===//
1369 def : InstRW<[WLat2, WLat2, VecXsPm, NormalGr], (instregex "VFC(E|H|HE)$")>;
1370 def : InstRW<[WLat2, WLat2, VecXsPm, NormalGr], (instregex "VFC(E|H|HE)DB$")>;
1371 def : InstRW<[WLat2, VecXsPm, NormalGr], (instregex "WFC(E|H|HE)DB$")>;
1372 def : InstRW<[WLat3, WLat3, VecXsPm, NormalGr], (instregex "VFC(E|H|HE)DBS$")>;
1373 def : InstRW<[WLat3, WLat3, VecXsPm, NormalGr], (instregex "WFC(E|H|HE)DBS$")>;
1374 def : InstRW<[WLat3, VecXsPm, NormalGr], (instregex "WF(C|K)$")>;
1375 def : InstRW<[WLat3, VecXsPm, NormalGr], (instregex "WF(C|K)DB$")>;
1377 //===----------------------------------------------------------------------===//
1378 // Vector: Floating-point insertion and extraction
1379 //===----------------------------------------------------------------------===//
1381 def : InstRW<[WLat1, FXb, NormalGr], (instregex "LEFR$")>;
1382 def : InstRW<[WLat4, FXb, NormalGr], (instregex "LFER$")>;
1384 //===----------------------------------------------------------------------===//
1385 // Vector: String instructions
1386 //===----------------------------------------------------------------------===//
1388 def : InstRW<[WLat3, VecStr, NormalGr], (instregex "VFAE(B)?$")>;
1389 def : InstRW<[WLat3, VecStr, NormalGr], (instregex "VFAE(F|H)$")>;
1390 def : InstRW<[WLat4, WLat4, VecStr, NormalGr], (instregex "VFAE(B|F|H)S$")>;
1391 def : InstRW<[WLat3, VecStr, NormalGr], (instregex "VFAEZ(B|F|H)$")>;
1392 def : InstRW<[WLat4, WLat4, VecStr, NormalGr], (instregex "VFAEZ(B|F|H)S$")>;
1393 def : InstRW<[WLat3, VecStr, NormalGr], (instregex "VFEE(B|F|H|ZB|ZF|ZH)?$")>;
1394 def : InstRW<[WLat4, WLat4, VecStr, NormalGr],
1395 (instregex "VFEE(B|F|H|ZB|ZF|ZH)S$")>;
1396 def : InstRW<[WLat3, VecStr, NormalGr], (instregex "VFENE(B|F|H|ZB|ZF|ZH)?$")>;
1397 def : InstRW<[WLat4, WLat4, VecStr, NormalGr],
1398 (instregex "VFENE(B|F|H|ZB|ZF|ZH)S$")>;
1399 def : InstRW<[WLat3, VecStr, NormalGr], (instregex "VISTR(B|F|H)?$")>;
1400 def : InstRW<[WLat4, WLat4, VecStr, NormalGr], (instregex "VISTR(B|F|H)S$")>;
1401 def : InstRW<[WLat3, VecStr, NormalGr], (instregex "VSTRC(B|F|H)?$")>;
1402 def : InstRW<[WLat4, WLat4, VecStr, NormalGr], (instregex "VSTRC(B|F|H)S$")>;
1403 def : InstRW<[WLat3, VecStr, NormalGr], (instregex "VSTRCZ(B|F|H)$")>;
1404 def : InstRW<[WLat4, WLat4, VecStr, NormalGr], (instregex "VSTRCZ(B|F|H)S$")>;
1407 // -------------------------------- System ---------------------------------- //
1409 //===----------------------------------------------------------------------===//
1410 // System: Program-Status Word Instructions
1411 //===----------------------------------------------------------------------===//
1413 def : InstRW<[WLat30, WLat30, MCD], (instregex "EPSW$")>;
1414 def : InstRW<[WLat30, MCD], (instregex "LPSW(E)?$")>;
1415 def : InstRW<[WLat3, FXa, GroupAlone], (instregex "IPK$")>;
1416 def : InstRW<[WLat1, LSU, EndGroup], (instregex "SPKA$")>;
1417 def : InstRW<[WLat1, LSU, EndGroup], (instregex "SSM$")>;
1418 def : InstRW<[WLat1, FXb, LSU, GroupAlone], (instregex "ST(N|O)SM$")>;
1419 def : InstRW<[WLat3, FXa, NormalGr], (instregex "IAC$")>;
1420 def : InstRW<[WLat1, LSU, EndGroup], (instregex "SAC(F)?$")>;
1422 //===----------------------------------------------------------------------===//
1423 // System: Control Register Instructions
1424 //===----------------------------------------------------------------------===//
1426 def : InstRW<[WLat4LSU, WLat4LSU, LSU2, GroupAlone], (instregex "LCTL(G)?$")>;
1427 def : InstRW<[WLat1, LSU5, GroupAlone], (instregex "STCT(L|G)$")>;
1428 def : InstRW<[LSULatency, LSU, NormalGr], (instregex "E(P|S)A(I)?R$")>;
1429 def : InstRW<[WLat30, MCD], (instregex "SSA(I)?R$")>;
1430 def : InstRW<[WLat30, MCD], (instregex "ESEA$")>;
1432 //===----------------------------------------------------------------------===//
1433 // System: Prefix-Register Instructions
1434 //===----------------------------------------------------------------------===//
1436 def : InstRW<[WLat30, MCD], (instregex "S(T)?PX$")>;
1438 //===----------------------------------------------------------------------===//
1439 // System: Storage-Key and Real Memory Instructions
1440 //===----------------------------------------------------------------------===//
1442 def : InstRW<[WLat30, MCD], (instregex "ISKE$")>;
1443 def : InstRW<[WLat30, MCD], (instregex "IVSK$")>;
1444 def : InstRW<[WLat30, MCD], (instregex "SSKE(Opt)?$")>;
1445 def : InstRW<[WLat30, MCD], (instregex "RRB(E|M)$")>;
1446 def : InstRW<[WLat30, MCD], (instregex "PFMF$")>;
1447 def : InstRW<[WLat30, WLat30, MCD], (instregex "TB$")>;
1448 def : InstRW<[WLat30, MCD], (instregex "PGIN$")>;
1449 def : InstRW<[WLat30, MCD], (instregex "PGOUT$")>;
1451 //===----------------------------------------------------------------------===//
1452 // System: Dynamic-Address-Translation Instructions
1453 //===----------------------------------------------------------------------===//
1455 def : InstRW<[WLat30, MCD], (instregex "IPTE(Opt)?(Opt)?$")>;
1456 def : InstRW<[WLat30, MCD], (instregex "IDTE(Opt)?$")>;
1457 def : InstRW<[WLat30, MCD], (instregex "CRDTE(Opt)?$")>;
1458 def : InstRW<[WLat30, MCD], (instregex "PTLB$")>;
1459 def : InstRW<[WLat30, WLat30, MCD], (instregex "CSP(G)?$")>;
1460 def : InstRW<[WLat30, WLat30, WLat30, MCD], (instregex "LPTEA$")>;
1461 def : InstRW<[WLat30, WLat30, MCD], (instregex "LRA(Y|G)?$")>;
1462 def : InstRW<[WLat30, MCD], (instregex "STRAG$")>;
1463 def : InstRW<[WLat30, MCD], (instregex "LURA(G)?$")>;
1464 def : InstRW<[WLat30, MCD], (instregex "STUR(A|G)$")>;
1465 def : InstRW<[WLat30, MCD], (instregex "TPROT$")>;
1467 //===----------------------------------------------------------------------===//
1468 // System: Memory-move Instructions
1469 //===----------------------------------------------------------------------===//
1471 def : InstRW<[WLat4LSU, FXa2, FXb, LSU5, GroupAlone], (instregex "MVC(K|P|S)$")>;
1472 def : InstRW<[WLat1, FXa, LSU5, GroupAlone], (instregex "MVC(S|D)K$")>;
1473 def : InstRW<[WLat30, MCD], (instregex "MVCOS$")>;
1474 def : InstRW<[WLat30, MCD], (instregex "MVPG$")>;
1476 //===----------------------------------------------------------------------===//
1477 // System: Address-Space Instructions
1478 //===----------------------------------------------------------------------===//
1480 def : InstRW<[WLat30, MCD], (instregex "LASP$")>;
1481 def : InstRW<[WLat1, LSU, GroupAlone], (instregex "PALB$")>;
1482 def : InstRW<[WLat30, MCD], (instregex "PC$")>;
1483 def : InstRW<[WLat30, MCD], (instregex "PR$")>;
1484 def : InstRW<[WLat30, MCD], (instregex "PT(I)?$")>;
1485 def : InstRW<[WLat30, MCD], (instregex "RP$")>;
1486 def : InstRW<[WLat30, MCD], (instregex "BS(G|A)$")>;
1487 def : InstRW<[WLat30, MCD], (instregex "TAR$")>;
1489 //===----------------------------------------------------------------------===//
1490 // System: Linkage-Stack Instructions
1491 //===----------------------------------------------------------------------===//
1493 def : InstRW<[WLat30, MCD], (instregex "BAKR$")>;
1494 def : InstRW<[WLat30, MCD], (instregex "EREG(G)?$")>;
1495 def : InstRW<[WLat30, WLat30, MCD], (instregex "(E|M)STA$")>;
1497 //===----------------------------------------------------------------------===//
1498 // System: Time-Related Instructions
1499 //===----------------------------------------------------------------------===//
1501 def : InstRW<[WLat30, MCD], (instregex "PTFF$")>;
1502 def : InstRW<[WLat30, MCD], (instregex "SCK(PF|C)?$")>;
1503 def : InstRW<[WLat1, LSU2, GroupAlone], (instregex "SPT$")>;
1504 def : InstRW<[WLat15, LSU3, FXa2, FXb, GroupAlone2], (instregex "STCK(F)?$")>;
1505 def : InstRW<[WLat20, LSU4, FXa2, FXb2, GroupAlone3], (instregex "STCKE$")>;
1506 def : InstRW<[WLat30, MCD], (instregex "STCKC$")>;
1507 def : InstRW<[WLat1, LSU2, FXb, Cracked], (instregex "STPT$")>;
1509 //===----------------------------------------------------------------------===//
1510 // System: CPU-Related Instructions
1511 //===----------------------------------------------------------------------===//
1513 def : InstRW<[WLat30, MCD], (instregex "STAP$")>;
1514 def : InstRW<[WLat30, MCD], (instregex "STIDP$")>;
1515 def : InstRW<[WLat30, WLat30, MCD], (instregex "STSI$")>;
1516 def : InstRW<[WLat30, WLat30, MCD], (instregex "STFL(E)?$")>;
1517 def : InstRW<[WLat30, MCD], (instregex "ECAG$")>;
1518 def : InstRW<[WLat30, WLat30, MCD], (instregex "ECTG$")>;
1519 def : InstRW<[WLat30, MCD], (instregex "PTF$")>;
1520 def : InstRW<[WLat30, MCD], (instregex "PCKMO$")>;
1522 //===----------------------------------------------------------------------===//
1523 // System: Miscellaneous Instructions
1524 //===----------------------------------------------------------------------===//
1526 def : InstRW<[WLat30, MCD], (instregex "SVC$")>;
1527 def : InstRW<[WLat1, FXb, GroupAlone], (instregex "MC$")>;
1528 def : InstRW<[WLat30, MCD], (instregex "DIAG$")>;
1529 def : InstRW<[WLat1, FXb, NormalGr], (instregex "TRAC(E|G)$")>;
1530 def : InstRW<[WLat30, MCD], (instregex "TRAP(2|4)$")>;
1531 def : InstRW<[WLat30, MCD], (instregex "SIG(P|A)$")>;
1532 def : InstRW<[WLat30, MCD], (instregex "SIE$")>;
1534 //===----------------------------------------------------------------------===//
1535 // System: CPU-Measurement Facility Instructions
1536 //===----------------------------------------------------------------------===//
1538 def : InstRW<[WLat1, FXb, NormalGr], (instregex "LPP$")>;
1539 def : InstRW<[WLat30, WLat30, MCD], (instregex "ECPGA$")>;
1540 def : InstRW<[WLat30, WLat30, MCD], (instregex "E(C|P)CTR$")>;
1541 def : InstRW<[WLat30, MCD], (instregex "LCCTL$")>;
1542 def : InstRW<[WLat30, MCD], (instregex "L(P|S)CTL$")>;
1543 def : InstRW<[WLat30, MCD], (instregex "Q(S|CTR)I$")>;
1544 def : InstRW<[WLat30, MCD], (instregex "S(C|P)CTR$")>;
1546 //===----------------------------------------------------------------------===//
1547 // System: I/O Instructions
1548 //===----------------------------------------------------------------------===//
1550 def : InstRW<[WLat30, MCD], (instregex "(C|H|R|X)SCH$")>;
1551 def : InstRW<[WLat30, MCD], (instregex "(M|S|ST|T)SCH$")>;
1552 def : InstRW<[WLat30, MCD], (instregex "RCHP$")>;
1553 def : InstRW<[WLat30, MCD], (instregex "SCHM$")>;
1554 def : InstRW<[WLat30, MCD], (instregex "STC(PS|RW)$")>;
1555 def : InstRW<[WLat30, MCD], (instregex "TPI$")>;
1556 def : InstRW<[WLat30, MCD], (instregex "SAL$")>;