1 ========================================
2 Machine IR (MIR) Format Reference Manual
3 ========================================
9 This is a work in progress.
14 This document is a reference manual for the Machine IR (MIR) serialization
15 format. MIR is a human readable serialization format that is used to represent
16 LLVM's :ref:`machine specific intermediate representation
17 <machine code representation>`.
19 The MIR serialization format is designed to be used for testing the code
20 generation passes in LLVM.
25 The MIR serialization format uses a YAML container. YAML is a standard
26 data serialization language, and the full YAML language spec can be read at
28 <http://www.yaml.org/spec/1.2/spec.html#Introduction>`_.
30 A MIR file is split up into a series of `YAML documents`_. The first document
31 can contain an optional embedded LLVM IR module, and the rest of the documents
32 contain the serialized machine functions.
34 .. _YAML documents: http://www.yaml.org/spec/1.2/spec.html#id2800132
39 You can use the MIR format for testing in two different ways:
41 - You can write MIR tests that invoke a single code generation pass using the
42 ``-run-pass`` option in llc.
44 - You can use llc's ``-stop-after`` option with existing or new LLVM assembly
45 tests and check the MIR output of a specific code generation pass.
47 Testing Individual Code Generation Passes
48 -----------------------------------------
50 The ``-run-pass`` option in llc allows you to create MIR tests that invoke just
51 a single code generation pass. When this option is used, llc will parse an
52 input MIR file, run the specified code generation pass(es), and output the
55 You can generate an input MIR file for the test by using the ``-stop-after`` or
56 ``-stop-before`` option in llc. For example, if you would like to write a test
57 for the post register allocation pseudo instruction expansion pass, you can
58 specify the machine copy propagation pass in the ``-stop-after`` option, as it
59 runs just before the pass that we are trying to test:
61 ``llc -stop-after=machine-cp bug-trigger.ll > test.mir``
63 If the same pass is run multiple times, a run index can be included
64 after the name with a comma.
66 ``llc -stop-after=dead-mi-elimination,1 bug-trigger.ll > test.mir``
68 After generating the input MIR file, you'll have to add a run line that uses
69 the ``-run-pass`` option to it. In order to test the post register allocation
70 pseudo instruction expansion pass on X86-64, a run line like the one shown
73 ``# RUN: llc -o - %s -mtriple=x86_64-- -run-pass=postrapseudos | FileCheck %s``
75 The MIR files are target dependent, so they have to be placed in the target
76 specific test directories (``lib/CodeGen/TARGETNAME``). They also need to
77 specify a target triple or a target architecture either in the run line or in
78 the embedded LLVM IR module.
83 The MIR code coming out of ``-stop-after``/``-stop-before`` is very verbose;
84 Tests are more accessible and future proof when simplified:
86 - Use the ``-simplify-mir`` option with llc.
88 - Machine function attributes often have default values or the test works just
89 as well with default values. Typical candidates for this are: `alignment:`,
90 `exposesReturnsTwice`, `legalized`, `regBankSelected`, `selected`.
91 The whole `frameInfo` section is often unnecessary if there is no special
92 frame usage in the function. `tracksRegLiveness` on the other hand is often
93 necessary for some passes that care about block livein lists.
95 - The (global) `liveins:` list is typically only interesting for early
96 instruction selection passes and can be removed when testing later passes.
97 The per-block `liveins:` on the other hand are necessary if
98 `tracksRegLiveness` is true.
100 - Branch probability data in block `successors:` lists can be dropped if the
101 test doesn't depend on it. Example:
102 `successors: %bb.1(0x40000000), %bb.2(0x40000000)` can be replaced with
103 `successors: %bb.1, %bb.2`.
105 - MIR code contains a whole IR module. This is necessary because there are
106 no equivalents in MIR for global variables, references to external functions,
107 function attributes, metadata, debug info. Instead some MIR data references
108 the IR constructs. You can often remove them if the test doesn't depend on
111 - Alias Analysis is performed on IR values. These are referenced by memory
112 operands in MIR. Example: `:: (load 8 from %ir.foobar, !alias.scope !9)`.
113 If the test doesn't depend on (good) alias analysis the references can be
114 dropped: `:: (load 8)`
116 - MIR blocks can reference IR blocks for debug printing, profile information
117 or debug locations. Example: `bb.42.myblock` in MIR references the IR block
118 `myblock`. It is usually possible to drop the `.myblock` reference and simply
121 - If there are no memory operands or blocks referencing the IR then the
122 IR function can be replaced by a parameterless dummy function like
123 `define @func() { ret void }`.
125 - It is possible to drop the whole IR section of the MIR file if it only
126 contains dummy functions (see above). The .mir loader will create the
127 IR functions automatically in this case.
134 Currently the MIR format has several limitations in terms of which state it
137 - The target-specific state in the target-specific ``MachineFunctionInfo``
138 subclasses isn't serialized at the moment.
140 - The target-specific ``MachineConstantPoolValue`` subclasses (in the ARM and
141 SystemZ backends) aren't serialized at the moment.
143 - The ``MCSymbol`` machine operands don't support temporary or local symbols.
145 - A lot of the state in ``MachineModuleInfo`` isn't serialized - only the CFI
146 instructions and the variable debug information from MMI is serialized right
149 These limitations impose restrictions on what you can test with the MIR format.
150 For now, tests that would like to test some behaviour that depends on the state
151 of temporary or local ``MCSymbol`` operands or the exception handling state in
152 MMI, can't use the MIR format. As well as that, tests that test some behaviour
153 that depends on the state of the target specific ``MachineFunctionInfo`` or
154 ``MachineConstantPoolValue`` subclasses can't use the MIR format at the moment.
164 When the first YAML document contains a `YAML block literal string`_, the MIR
165 parser will treat this string as an LLVM assembly language string that
166 represents an embedded LLVM IR module.
167 Here is an example of a YAML document that contains an LLVM module:
171 define i32 @inc(i32* %x) {
173 %0 = load i32, i32* %x
175 store i32 %1, i32* %x
179 .. _YAML block literal string: http://www.yaml.org/spec/1.2/spec.html#id2795688
184 The remaining YAML documents contain the machine functions. This is an example
185 of such YAML document:
191 tracksRegLiveness: true
198 $eax = MOV32rm $rdi, 1, _, 0, _
199 $eax = INC32r killed $eax, implicit-def dead $eflags
200 MOV32mr killed $rdi, 1, _, 0, _, $eax
204 The document above consists of attributes that represent the various
205 properties and data structures in a machine function.
207 The attribute ``name`` is required, and its value should be identical to the
208 name of a function that this machine function is based on.
210 The attribute ``body`` is a `YAML block literal string`_. Its value represents
211 the function's machine basic blocks and their machine instructions.
213 Machine Instructions Format Reference
214 =====================================
216 The machine basic blocks and their instructions are represented using a custom,
217 human readable serialization language. This language is used in the
218 `YAML block literal string`_ that corresponds to the machine function's body.
220 A source string that uses this language contains a list of machine basic
221 blocks, which are described in the section below.
226 A machine basic block is defined in a single block definition source construct
227 that contains the block's ID.
228 The example below defines two blocks that have an ID of zero and one:
237 A machine basic block can also have a name. It should be specified after the ID
238 in the block's definition:
242 bb.0.entry: ; This block's name is "entry"
245 The block's name should be identical to the name of the IR block that this
246 machine block is based on.
248 .. _block-references:
253 The machine basic blocks are identified by their ID numbers. Individual
254 blocks are referenced using the following syntax:
266 The following syntax is also supported, but the former syntax is preferred for
282 The machine basic block's successors have to be specified before any of the
288 successors: %bb.1.then, %bb.2.else
295 The branch weights can be specified in brackets after the successor blocks.
296 The example below defines a block that has two successors with branch weights
302 successors: %bb.1.then(32), %bb.2.else(16)
309 The machine basic block's live in registers have to be specified before any of
317 The list of live in registers and successors can be empty. The language also
318 allows multiple live in register and successor lists - they are combined into
319 one list by the parser.
321 Miscellaneous Attributes
322 ^^^^^^^^^^^^^^^^^^^^^^^^
324 The attributes ``IsAddressTaken``, ``IsLandingPad`` and ``Alignment`` can be
325 specified in brackets after the block's definition:
329 bb.0.entry (address-taken):
333 bb.3(landing-pad, align 4):
336 .. TODO: Describe the way the reference to an unnamed LLVM IR block can be
342 A machine instruction is composed of a name,
343 :ref:`machine operands <machine-operands>`,
344 :ref:`instruction flags <instruction-flags>`, and machine memory operands.
346 The instruction's name is usually specified before the operands. The example
347 below shows an instance of the X86 ``RETQ`` instruction with a single machine
354 However, if the machine instruction has one or more explicitly defined register
355 operands, the instruction's name has to be specified after them. The example
356 below shows an instance of the AArch64 ``LDPXpost`` instruction with three
357 defined register operands:
361 $sp, $fp, $lr = LDPXpost $sp, 2
363 The instruction names are serialized using the exact definitions from the
364 target's ``*InstrInfo.td`` files, and they are case sensitive. This means that
365 similar instruction names like ``TSTri`` and ``tSTRi`` represent different
366 machine instructions.
368 .. _instruction-flags:
373 The flag ``frame-setup`` or ``frame-destroy`` can be specified before the
378 $fp = frame-setup ADDXri $sp, 0, 0
382 $x21, $x20 = frame-destroy LDPXi $sp
389 The syntax for bundled instructions is the following:
393 BUNDLE implicit-def $r0, implicit-def $r1, implicit $r2 {
395 $r1 = ANOTHER_OP internal $r0
398 The first instruction is often a bundle header. The instructions between ``{``
399 and ``}`` are bundled with the first instruction.
404 Registers are one of the key primitives in the machine instructions
405 serialization language. They are primarily used in the
406 :ref:`register machine operands <register-operands>`,
407 but they can also be used in a number of other places, like the
408 :ref:`basic block's live in list <bb-liveins>`.
410 The physical registers are identified by their name and by the '$' prefix sigil.
411 They use the following syntax:
417 The example below shows three X86 physical registers:
425 The virtual registers are identified by their ID number and by the '%' sigil.
426 They use the following syntax:
438 The null registers are represented using an underscore ('``_``'). They can also be
439 represented using a '``$noreg``' named register, although the former syntax
442 .. _machine-operands:
447 There are seventeen different kinds of machine operands, and all of them can be
453 The immediate machine operands are untyped, 64-bit signed integers. The
454 example below shows an instance of the X86 ``MOV32ri`` instruction that has an
455 immediate machine operand ``-42``:
461 An immediate operand is also used to represent a subregister index when the
462 machine instruction has one of the following opcodes:
472 In case this is true, the Machine Operand is printed according to the target.
476 In AArch64RegisterInfo.td:
480 def sub_32 : SubRegIndex<32>;
482 If the third operand is an immediate with the value ``15`` (target-dependent
483 value), based on the instruction's opcode and the operand's index the operand
484 will be printed as ``%subreg.sub_32``:
488 %1:gpr64 = SUBREG_TO_REG 0, %0, %subreg.sub_32
490 For integers > 64bit, we use a special machine operand, ``MO_CImmediate``,
491 which stores the immediate in a ``ConstantInt`` using an ``APInt`` (LLVM's
492 arbitrary precision integers).
494 .. TODO: Describe the FPIMM immediate operands.
496 .. _register-operands:
501 The :ref:`register <registers>` primitive is used to represent the register
502 machine operands. The register operands can also have optional
503 :ref:`register flags <register-flags>`,
504 :ref:`a subregister index <subregister-indices>`,
505 and a reference to the tied register operand.
506 The full syntax of a register operand is shown below:
510 [<flags>] <register> [ :<subregister-idx-name> ] [ (tied-def <tied-op>) ]
512 This example shows an instance of the X86 ``XOR32rr`` instruction that has
513 5 register operands with different register flags:
517 dead $eax = XOR32rr undef $eax, undef $eax, implicit-def dead $eflags, implicit-def $al
524 The table below shows all of the possible register flags along with the
525 corresponding internal ``llvm::RegState`` representation:
534 - ``RegState::Implicit``
537 - ``RegState::ImplicitDefine``
540 - ``RegState::Define``
549 - ``RegState::Undef``
552 - ``RegState::InternalRead``
554 * - ``early-clobber``
555 - ``RegState::EarlyClobber``
558 - ``RegState::Debug``
561 - ``RegState::Renamable``
563 .. _subregister-indices:
568 The register machine operands can reference a portion of a register by using
569 the subregister indices. The example below shows an instance of the ``COPY``
570 pseudo instruction that uses the X86 ``sub_8bit`` subregister index to copy 8
571 lower bits from the 32-bit virtual register 0 to the 8-bit virtual register 1:
575 %1 = COPY %0:sub_8bit
577 The names of the subregister indices are target specific, and are typically
578 defined in the target's ``*RegisterInfo.td`` file.
580 Constant Pool Indices
581 ^^^^^^^^^^^^^^^^^^^^^
583 A constant pool index (CPI) operand is printed using its index in the
584 function's ``MachineConstantPool`` and an offset.
586 For example, a CPI with the index 1 and offset 8:
590 %1:gr64 = MOV64ri %const.1 + 8
592 For a CPI with the index 0 and offset -12:
596 %1:gr64 = MOV64ri %const.0 - 12
598 A constant pool entry is bound to a LLVM IR ``Constant`` or a target-specific
599 ``MachineConstantPoolValue``. When serializing all the function's constants the
600 following format is used:
607 alignment: <alignment>
608 isTargetSpecific: <target-specific>
610 where ``<index>`` is a 32-bit unsigned integer, ``<value>`` is a `LLVM IR Constant
611 <https://www.llvm.org/docs/LangRef.html#constants>`_, alignment is a 32-bit
612 unsigned integer, and ``<target-specific>`` is either true or false.
620 value: 'double 3.250000e+00'
625 isTargetSpecific: true
627 Global Value Operands
628 ^^^^^^^^^^^^^^^^^^^^^
630 The global value machine operands reference the global values from the
631 :ref:`embedded LLVM IR module <embedded-module>`.
632 The example below shows an instance of the X86 ``MOV64rm`` instruction that has
633 a global value operand named ``G``:
637 $rax = MOV64rm $rip, 1, _, @G, _
639 The named global values are represented using an identifier with the '@' prefix.
640 If the identifier doesn't match the regular expression
641 `[-a-zA-Z$._][-a-zA-Z$._0-9]*`, then this identifier must be quoted.
643 The unnamed global values are represented using an unsigned numeric value with
644 the '@' prefix, like in the following examples: ``@0``, ``@989``.
646 Target-dependent Index Operands
647 ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
649 A target index operand is a target-specific index and an offset. The
650 target-specific index is printed using target-specific names and a positive or
653 For example, the ``amdgpu-constdata-start`` is associated with the index ``0``
654 in the AMDGPU backend. So if we have a target index operand with the index 0
659 $sgpr2 = S_ADD_U32 _, target-index(amdgpu-constdata-start) + 8, implicit-def _, implicit-def _
661 Jump-table Index Operands
662 ^^^^^^^^^^^^^^^^^^^^^^^^^
664 A jump-table index operand with the index 0 is printed as following:
668 tBR_JTr killed $r0, %jump-table.0
670 A machine jump-table entry contains a list of ``MachineBasicBlocks``. When serializing all the function's jump-table entries, the following format is used:
678 blocks: [ <bbreference>, <bbreference>, ... ]
680 where ``<kind>`` is describing how the jump table is represented and emitted (plain address, relocations, PIC, etc.), and each ``<index>`` is a 32-bit unsigned integer and ``blocks`` contains a list of :ref:`machine basic block references <block-references>`.
690 blocks: [ '%bb.3', '%bb.9', '%bb.4.d3' ]
692 blocks: [ '%bb.7', '%bb.7', '%bb.4.d3', '%bb.5' ]
694 External Symbol Operands
695 ^^^^^^^^^^^^^^^^^^^^^^^^^
697 An external symbol operand is represented using an identifier with the ``&``
698 prefix. The identifier is surrounded with ""'s and escaped if it has any
699 special non-printable characters in it.
705 CALL64pcrel32 &__stack_chk_fail, csr_64, implicit $rsp, implicit-def $rsp
710 A MCSymbol operand is holding a pointer to a ``MCSymbol``. For the limitations
711 of this operand in MIR, see :ref:`limitations <limitations>`.
717 EH_LABEL <mcsymbol Ltmp1>
722 A CFI Index operand is holding an index into a per-function side-table,
723 ``MachineFunction::getFrameInstructions()``, which references all the frame
724 instructions in a ``MachineFunction``. A ``CFI_INSTRUCTION`` may look like it
725 contains multiple operands, but the only operand it contains is the CFI Index.
726 The other operands are tracked by the ``MCCFIInstruction`` object.
732 CFI_INSTRUCTION offset $w30, -16
734 which may be emitted later in the MC layer as:
743 An Intrinsic ID operand contains a generic intrinsic ID or a target-specific ID.
745 The syntax for the ``returnaddress`` intrinsic is:
749 $x0 = COPY intrinsic(@llvm.returnaddress)
754 A Predicate operand contains an IR predicate from ``CmpInst::Predicate``, like
757 For an int eq predicate ``ICMP_EQ``, the syntax is:
761 %2:gpr(s32) = G_ICMP intpred(eq), %0, %1
763 .. TODO: Describe the parsers default behaviour when optional YAML attributes
765 .. TODO: Describe the syntax for virtual register YAML definitions.
766 .. TODO: Describe the machine function's YAML flag attributes.
767 .. TODO: Describe the syntax for the register mask machine operands.
768 .. TODO: Describe the frame information YAML mapping.
769 .. TODO: Describe the syntax of the stack object machine operands and their
771 .. TODO: Describe the syntax of the block address machine operands.
772 .. TODO: Describe the syntax of the metadata machine operands, and the
773 instructions debug location attribute.
774 .. TODO: Describe the syntax of the register live out machine operands.
775 .. TODO: Describe the syntax of the machine memory operands.