1 //===- MipsMSAInstrInfo.td - MSA ASE instructions -*- tablegen ------------*-=//
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
7 //===----------------------------------------------------------------------===//
9 // This file describes Mips MSA ASE instructions.
11 //===----------------------------------------------------------------------===//
13 def SDT_MipsVecCond : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisVec<1>]>;
14 def SDT_VSetCC : SDTypeProfile<1, 3, [SDTCisInt<0>,
17 SDTCisVT<3, OtherVT>]>;
18 def SDT_VFSetCC : SDTypeProfile<1, 3, [SDTCisInt<0>,
21 SDTCisVT<3, OtherVT>]>;
22 def SDT_VSHF : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisVec<0>,
23 SDTCisInt<1>, SDTCisVec<1>,
24 SDTCisSameAs<0, 2>, SDTCisSameAs<2, 3>]>;
25 def SDT_SHF : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisVec<0>,
26 SDTCisVT<1, i32>, SDTCisSameAs<0, 2>]>;
27 def SDT_ILV : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisVec<0>,
28 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>]>;
29 def SDT_INSVE : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
30 SDTCisVT<2, i32>, SDTCisSameAs<0, 3>,
33 def MipsVAllNonZero : SDNode<"MipsISD::VALL_NONZERO", SDT_MipsVecCond>;
34 def MipsVAnyNonZero : SDNode<"MipsISD::VANY_NONZERO", SDT_MipsVecCond>;
35 def MipsVAllZero : SDNode<"MipsISD::VALL_ZERO", SDT_MipsVecCond>;
36 def MipsVAnyZero : SDNode<"MipsISD::VANY_ZERO", SDT_MipsVecCond>;
37 def MipsVNOR : SDNode<"MipsISD::VNOR", SDTIntBinOp,
38 [SDNPCommutative, SDNPAssociative]>;
39 def MipsVSHF : SDNode<"MipsISD::VSHF", SDT_VSHF>;
40 def MipsSHF : SDNode<"MipsISD::SHF", SDT_SHF>;
41 def MipsILVEV : SDNode<"MipsISD::ILVEV", SDT_ILV>;
42 def MipsILVOD : SDNode<"MipsISD::ILVOD", SDT_ILV>;
43 def MipsILVL : SDNode<"MipsISD::ILVL", SDT_ILV>;
44 def MipsILVR : SDNode<"MipsISD::ILVR", SDT_ILV>;
45 def MipsPCKEV : SDNode<"MipsISD::PCKEV", SDT_ILV>;
46 def MipsPCKOD : SDNode<"MipsISD::PCKOD", SDT_ILV>;
47 def MipsINSVE : SDNode<"MipsISD::INSVE", SDT_INSVE>;
48 def MipsFMS : SDNode<"MipsISD::FMS", SDTFPTernaryOp>;
50 def vsetcc : SDNode<"ISD::SETCC", SDT_VSetCC>;
51 def vfsetcc : SDNode<"ISD::SETCC", SDT_VFSetCC>;
53 def MipsVExtractSExt : SDNode<"MipsISD::VEXTRACT_SEXT_ELT",
54 SDTypeProfile<1, 3, [SDTCisPtrTy<2>]>, []>;
55 def MipsVExtractZExt : SDNode<"MipsISD::VEXTRACT_ZEXT_ELT",
56 SDTypeProfile<1, 3, [SDTCisPtrTy<2>]>, []>;
58 def immZExt1Ptr : ImmLeaf<iPTR, [{return isUInt<1>(Imm);}]>;
59 def immZExt2Ptr : ImmLeaf<iPTR, [{return isUInt<2>(Imm);}]>;
60 def immZExt3Ptr : ImmLeaf<iPTR, [{return isUInt<3>(Imm);}]>;
61 def immZExt4Ptr : ImmLeaf<iPTR, [{return isUInt<4>(Imm);}]>;
65 def immZExt2Lsa : ImmLeaf<i32, [{return isUInt<2>(Imm - 1);}]>;
68 def vextract_sext_i8 : PatFrag<(ops node:$vec, node:$idx),
69 (MipsVExtractSExt node:$vec, node:$idx, i8)>;
70 def vextract_sext_i16 : PatFrag<(ops node:$vec, node:$idx),
71 (MipsVExtractSExt node:$vec, node:$idx, i16)>;
72 def vextract_sext_i32 : PatFrag<(ops node:$vec, node:$idx),
73 (MipsVExtractSExt node:$vec, node:$idx, i32)>;
74 def vextract_sext_i64 : PatFrag<(ops node:$vec, node:$idx),
75 (MipsVExtractSExt node:$vec, node:$idx, i64)>;
77 def vextract_zext_i8 : PatFrag<(ops node:$vec, node:$idx),
78 (MipsVExtractZExt node:$vec, node:$idx, i8)>;
79 def vextract_zext_i16 : PatFrag<(ops node:$vec, node:$idx),
80 (MipsVExtractZExt node:$vec, node:$idx, i16)>;
81 def vextract_zext_i32 : PatFrag<(ops node:$vec, node:$idx),
82 (MipsVExtractZExt node:$vec, node:$idx, i32)>;
83 def vextract_zext_i64 : PatFrag<(ops node:$vec, node:$idx),
84 (MipsVExtractZExt node:$vec, node:$idx, i64)>;
86 def vinsert_v16i8 : PatFrag<(ops node:$vec, node:$val, node:$idx),
87 (v16i8 (vector_insert node:$vec, node:$val, node:$idx))>;
88 def vinsert_v8i16 : PatFrag<(ops node:$vec, node:$val, node:$idx),
89 (v8i16 (vector_insert node:$vec, node:$val, node:$idx))>;
90 def vinsert_v4i32 : PatFrag<(ops node:$vec, node:$val, node:$idx),
91 (v4i32 (vector_insert node:$vec, node:$val, node:$idx))>;
92 def vinsert_v2i64 : PatFrag<(ops node:$vec, node:$val, node:$idx),
93 (v2i64 (vector_insert node:$vec, node:$val, node:$idx))>;
95 def insve_v16i8 : PatFrag<(ops node:$v1, node:$i1, node:$v2, node:$i2),
96 (v16i8 (MipsINSVE node:$v1, node:$i1, node:$v2, node:$i2))>;
97 def insve_v8i16 : PatFrag<(ops node:$v1, node:$i1, node:$v2, node:$i2),
98 (v8i16 (MipsINSVE node:$v1, node:$i1, node:$v2, node:$i2))>;
99 def insve_v4i32 : PatFrag<(ops node:$v1, node:$i1, node:$v2, node:$i2),
100 (v4i32 (MipsINSVE node:$v1, node:$i1, node:$v2, node:$i2))>;
101 def insve_v2i64 : PatFrag<(ops node:$v1, node:$i1, node:$v2, node:$i2),
102 (v2i64 (MipsINSVE node:$v1, node:$i1, node:$v2, node:$i2))>;
104 class vfsetcc_type<ValueType ResTy, ValueType OpTy, CondCode CC> :
105 PatFrag<(ops node:$lhs, node:$rhs),
106 (ResTy (vfsetcc (OpTy node:$lhs), (OpTy node:$rhs), CC))>;
108 // ISD::SETFALSE cannot occur
109 def vfseteq_v4f32 : vfsetcc_type<v4i32, v4f32, SETEQ>;
110 def vfseteq_v2f64 : vfsetcc_type<v2i64, v2f64, SETEQ>;
111 def vfsetge_v4f32 : vfsetcc_type<v4i32, v4f32, SETGE>;
112 def vfsetge_v2f64 : vfsetcc_type<v2i64, v2f64, SETGE>;
113 def vfsetgt_v4f32 : vfsetcc_type<v4i32, v4f32, SETGT>;
114 def vfsetgt_v2f64 : vfsetcc_type<v2i64, v2f64, SETGT>;
115 def vfsetle_v4f32 : vfsetcc_type<v4i32, v4f32, SETLE>;
116 def vfsetle_v2f64 : vfsetcc_type<v2i64, v2f64, SETLE>;
117 def vfsetlt_v4f32 : vfsetcc_type<v4i32, v4f32, SETLT>;
118 def vfsetlt_v2f64 : vfsetcc_type<v2i64, v2f64, SETLT>;
119 def vfsetne_v4f32 : vfsetcc_type<v4i32, v4f32, SETNE>;
120 def vfsetne_v2f64 : vfsetcc_type<v2i64, v2f64, SETNE>;
121 def vfsetoeq_v4f32 : vfsetcc_type<v4i32, v4f32, SETOEQ>;
122 def vfsetoeq_v2f64 : vfsetcc_type<v2i64, v2f64, SETOEQ>;
123 def vfsetoge_v4f32 : vfsetcc_type<v4i32, v4f32, SETOGE>;
124 def vfsetoge_v2f64 : vfsetcc_type<v2i64, v2f64, SETOGE>;
125 def vfsetogt_v4f32 : vfsetcc_type<v4i32, v4f32, SETOGT>;
126 def vfsetogt_v2f64 : vfsetcc_type<v2i64, v2f64, SETOGT>;
127 def vfsetole_v4f32 : vfsetcc_type<v4i32, v4f32, SETOLE>;
128 def vfsetole_v2f64 : vfsetcc_type<v2i64, v2f64, SETOLE>;
129 def vfsetolt_v4f32 : vfsetcc_type<v4i32, v4f32, SETOLT>;
130 def vfsetolt_v2f64 : vfsetcc_type<v2i64, v2f64, SETOLT>;
131 def vfsetone_v4f32 : vfsetcc_type<v4i32, v4f32, SETONE>;
132 def vfsetone_v2f64 : vfsetcc_type<v2i64, v2f64, SETONE>;
133 def vfsetord_v4f32 : vfsetcc_type<v4i32, v4f32, SETO>;
134 def vfsetord_v2f64 : vfsetcc_type<v2i64, v2f64, SETO>;
135 def vfsetun_v4f32 : vfsetcc_type<v4i32, v4f32, SETUO>;
136 def vfsetun_v2f64 : vfsetcc_type<v2i64, v2f64, SETUO>;
137 def vfsetueq_v4f32 : vfsetcc_type<v4i32, v4f32, SETUEQ>;
138 def vfsetueq_v2f64 : vfsetcc_type<v2i64, v2f64, SETUEQ>;
139 def vfsetuge_v4f32 : vfsetcc_type<v4i32, v4f32, SETUGE>;
140 def vfsetuge_v2f64 : vfsetcc_type<v2i64, v2f64, SETUGE>;
141 def vfsetugt_v4f32 : vfsetcc_type<v4i32, v4f32, SETUGT>;
142 def vfsetugt_v2f64 : vfsetcc_type<v2i64, v2f64, SETUGT>;
143 def vfsetule_v4f32 : vfsetcc_type<v4i32, v4f32, SETULE>;
144 def vfsetule_v2f64 : vfsetcc_type<v2i64, v2f64, SETULE>;
145 def vfsetult_v4f32 : vfsetcc_type<v4i32, v4f32, SETULT>;
146 def vfsetult_v2f64 : vfsetcc_type<v2i64, v2f64, SETULT>;
147 def vfsetune_v4f32 : vfsetcc_type<v4i32, v4f32, SETUNE>;
148 def vfsetune_v2f64 : vfsetcc_type<v2i64, v2f64, SETUNE>;
149 // ISD::SETTRUE cannot occur
150 // ISD::SETFALSE2 cannot occur
151 // ISD::SETTRUE2 cannot occur
153 class vsetcc_type<ValueType ResTy, CondCode CC> :
154 PatFrag<(ops node:$lhs, node:$rhs),
155 (ResTy (vsetcc node:$lhs, node:$rhs, CC))>;
157 def vseteq_v16i8 : vsetcc_type<v16i8, SETEQ>;
158 def vseteq_v8i16 : vsetcc_type<v8i16, SETEQ>;
159 def vseteq_v4i32 : vsetcc_type<v4i32, SETEQ>;
160 def vseteq_v2i64 : vsetcc_type<v2i64, SETEQ>;
161 def vsetle_v16i8 : vsetcc_type<v16i8, SETLE>;
162 def vsetle_v8i16 : vsetcc_type<v8i16, SETLE>;
163 def vsetle_v4i32 : vsetcc_type<v4i32, SETLE>;
164 def vsetle_v2i64 : vsetcc_type<v2i64, SETLE>;
165 def vsetlt_v16i8 : vsetcc_type<v16i8, SETLT>;
166 def vsetlt_v8i16 : vsetcc_type<v8i16, SETLT>;
167 def vsetlt_v4i32 : vsetcc_type<v4i32, SETLT>;
168 def vsetlt_v2i64 : vsetcc_type<v2i64, SETLT>;
169 def vsetule_v16i8 : vsetcc_type<v16i8, SETULE>;
170 def vsetule_v8i16 : vsetcc_type<v8i16, SETULE>;
171 def vsetule_v4i32 : vsetcc_type<v4i32, SETULE>;
172 def vsetule_v2i64 : vsetcc_type<v2i64, SETULE>;
173 def vsetult_v16i8 : vsetcc_type<v16i8, SETULT>;
174 def vsetult_v8i16 : vsetcc_type<v8i16, SETULT>;
175 def vsetult_v4i32 : vsetcc_type<v4i32, SETULT>;
176 def vsetult_v2i64 : vsetcc_type<v2i64, SETULT>;
178 def vsplati8 : PatFrag<(ops node:$e0),
179 (v16i8 (build_vector node:$e0, node:$e0,
186 node:$e0, node:$e0))>;
187 def vsplati16 : PatFrag<(ops node:$e0),
188 (v8i16 (build_vector node:$e0, node:$e0,
191 node:$e0, node:$e0))>;
192 def vsplati32 : PatFrag<(ops node:$e0),
193 (v4i32 (build_vector node:$e0, node:$e0,
194 node:$e0, node:$e0))>;
196 def vsplati64_imm_eq_1 : PatLeaf<(bitconvert (v4i32 (build_vector))), [{
198 SDNode *BV = N->getOperand(0).getNode();
199 EVT EltTy = N->getValueType(0).getVectorElementType();
201 return selectVSplat(BV, Imm, EltTy.getSizeInBits()) &&
202 Imm.getBitWidth() == EltTy.getSizeInBits() && Imm == 1;
205 def vsplati64 : PatFrag<(ops node:$e0),
206 (v2i64 (build_vector node:$e0, node:$e0))>;
208 def vsplati64_splat_d : PatFrag<(ops node:$e0),
211 (v4i32 (build_vector node:$e0,
215 vsplati64_imm_eq_1))))>;
217 def vsplatf32 : PatFrag<(ops node:$e0),
218 (v4f32 (build_vector node:$e0, node:$e0,
219 node:$e0, node:$e0))>;
220 def vsplatf64 : PatFrag<(ops node:$e0),
221 (v2f64 (build_vector node:$e0, node:$e0))>;
223 def vsplati8_elt : PatFrag<(ops node:$v, node:$i),
224 (MipsVSHF (vsplati8 node:$i), node:$v, node:$v)>;
225 def vsplati16_elt : PatFrag<(ops node:$v, node:$i),
226 (MipsVSHF (vsplati16 node:$i), node:$v, node:$v)>;
227 def vsplati32_elt : PatFrag<(ops node:$v, node:$i),
228 (MipsVSHF (vsplati32 node:$i), node:$v, node:$v)>;
229 def vsplati64_elt : PatFrag<(ops node:$v, node:$i),
230 (MipsVSHF (vsplati64_splat_d node:$i),
233 class SplatPatLeaf<Operand opclass, dag frag, code pred = [{}],
234 SDNodeXForm xform = NOOP_SDNodeXForm>
235 : PatLeaf<frag, pred, xform> {
236 Operand OpClass = opclass;
239 class SplatComplexPattern<Operand opclass, ValueType ty, int numops, string fn,
240 list<SDNode> roots = [],
241 list<SDNodeProperty> props = []> :
242 ComplexPattern<ty, numops, fn, roots, props> {
243 Operand OpClass = opclass;
246 def vsplati8_uimm3 : SplatComplexPattern<vsplat_uimm3, v16i8, 1,
248 [build_vector, bitconvert]>;
250 def vsplati8_uimm4 : SplatComplexPattern<vsplat_uimm4, v16i8, 1,
252 [build_vector, bitconvert]>;
254 def vsplati8_uimm5 : SplatComplexPattern<vsplat_uimm5, v16i8, 1,
256 [build_vector, bitconvert]>;
258 def vsplati8_uimm8 : SplatComplexPattern<vsplat_uimm8, v16i8, 1,
260 [build_vector, bitconvert]>;
262 def vsplati8_simm5 : SplatComplexPattern<vsplat_simm5, v16i8, 1,
264 [build_vector, bitconvert]>;
266 def vsplati16_uimm3 : SplatComplexPattern<vsplat_uimm3, v8i16, 1,
268 [build_vector, bitconvert]>;
270 def vsplati16_uimm4 : SplatComplexPattern<vsplat_uimm4, v8i16, 1,
272 [build_vector, bitconvert]>;
274 def vsplati16_uimm5 : SplatComplexPattern<vsplat_uimm5, v8i16, 1,
276 [build_vector, bitconvert]>;
278 def vsplati16_simm5 : SplatComplexPattern<vsplat_simm5, v8i16, 1,
280 [build_vector, bitconvert]>;
282 def vsplati32_uimm2 : SplatComplexPattern<vsplat_uimm2, v4i32, 1,
284 [build_vector, bitconvert]>;
286 def vsplati32_uimm5 : SplatComplexPattern<vsplat_uimm5, v4i32, 1,
288 [build_vector, bitconvert]>;
290 def vsplati32_simm5 : SplatComplexPattern<vsplat_simm5, v4i32, 1,
292 [build_vector, bitconvert]>;
294 def vsplati64_uimm1 : SplatComplexPattern<vsplat_uimm1, v2i64, 1,
296 [build_vector, bitconvert]>;
298 def vsplati64_uimm5 : SplatComplexPattern<vsplat_uimm5, v2i64, 1,
300 [build_vector, bitconvert]>;
302 def vsplati64_uimm6 : SplatComplexPattern<vsplat_uimm6, v2i64, 1,
304 [build_vector, bitconvert]>;
306 def vsplati64_simm5 : SplatComplexPattern<vsplat_simm5, v2i64, 1,
308 [build_vector, bitconvert]>;
310 // Any build_vector that is a constant splat with a value that is an exact
312 def vsplat_uimm_pow2 : ComplexPattern<vAny, 1, "selectVSplatUimmPow2",
313 [build_vector, bitconvert]>;
315 // Any build_vector that is a constant splat with a value that is the bitwise
316 // inverse of an exact power of 2
317 def vsplat_uimm_inv_pow2 : ComplexPattern<vAny, 1, "selectVSplatUimmInvPow2",
318 [build_vector, bitconvert]>;
320 // Any build_vector that is a constant splat with only a consecutive sequence
321 // of left-most bits set.
322 def vsplat_maskl_bits_uimm3
323 : SplatComplexPattern<vsplat_uimm3, vAny, 1, "selectVSplatMaskL",
324 [build_vector, bitconvert]>;
325 def vsplat_maskl_bits_uimm4
326 : SplatComplexPattern<vsplat_uimm4, vAny, 1, "selectVSplatMaskL",
327 [build_vector, bitconvert]>;
328 def vsplat_maskl_bits_uimm5
329 : SplatComplexPattern<vsplat_uimm5, vAny, 1, "selectVSplatMaskL",
330 [build_vector, bitconvert]>;
331 def vsplat_maskl_bits_uimm6
332 : SplatComplexPattern<vsplat_uimm6, vAny, 1, "selectVSplatMaskL",
333 [build_vector, bitconvert]>;
335 // Any build_vector that is a constant splat with only a consecutive sequence
336 // of right-most bits set.
337 def vsplat_maskr_bits_uimm3
338 : SplatComplexPattern<vsplat_uimm3, vAny, 1, "selectVSplatMaskR",
339 [build_vector, bitconvert]>;
340 def vsplat_maskr_bits_uimm4
341 : SplatComplexPattern<vsplat_uimm4, vAny, 1, "selectVSplatMaskR",
342 [build_vector, bitconvert]>;
343 def vsplat_maskr_bits_uimm5
344 : SplatComplexPattern<vsplat_uimm5, vAny, 1, "selectVSplatMaskR",
345 [build_vector, bitconvert]>;
346 def vsplat_maskr_bits_uimm6
347 : SplatComplexPattern<vsplat_uimm6, vAny, 1, "selectVSplatMaskR",
348 [build_vector, bitconvert]>;
350 // Any build_vector that is a constant splat with a value that equals 1
351 // FIXME: These should be a ComplexPattern but we can't use them because the
352 // ISel generator requires the uses to have a name, but providing a name
353 // causes other errors ("used in pattern but not operand list")
354 def vsplat_imm_eq_1 : PatLeaf<(build_vector), [{
356 EVT EltTy = N->getValueType(0).getVectorElementType();
358 return selectVSplat(N, Imm, EltTy.getSizeInBits()) &&
359 Imm.getBitWidth() == EltTy.getSizeInBits() && Imm == 1;
362 def vbclr_b : PatFrag<(ops node:$ws, node:$wt),
363 (and node:$ws, (xor (shl vsplat_imm_eq_1, node:$wt),
365 def vbclr_h : PatFrag<(ops node:$ws, node:$wt),
366 (and node:$ws, (xor (shl vsplat_imm_eq_1, node:$wt),
368 def vbclr_w : PatFrag<(ops node:$ws, node:$wt),
369 (and node:$ws, (xor (shl vsplat_imm_eq_1, node:$wt),
371 def vbclr_d : PatFrag<(ops node:$ws, node:$wt),
372 (and node:$ws, (xor (shl (v2i64 vsplati64_imm_eq_1),
374 (bitconvert (v4i32 immAllOnesV))))>;
376 def vbneg_b : PatFrag<(ops node:$ws, node:$wt),
377 (xor node:$ws, (shl vsplat_imm_eq_1, node:$wt))>;
378 def vbneg_h : PatFrag<(ops node:$ws, node:$wt),
379 (xor node:$ws, (shl vsplat_imm_eq_1, node:$wt))>;
380 def vbneg_w : PatFrag<(ops node:$ws, node:$wt),
381 (xor node:$ws, (shl vsplat_imm_eq_1, node:$wt))>;
382 def vbneg_d : PatFrag<(ops node:$ws, node:$wt),
383 (xor node:$ws, (shl (v2i64 vsplati64_imm_eq_1),
386 def vbset_b : PatFrag<(ops node:$ws, node:$wt),
387 (or node:$ws, (shl vsplat_imm_eq_1, node:$wt))>;
388 def vbset_h : PatFrag<(ops node:$ws, node:$wt),
389 (or node:$ws, (shl vsplat_imm_eq_1, node:$wt))>;
390 def vbset_w : PatFrag<(ops node:$ws, node:$wt),
391 (or node:$ws, (shl vsplat_imm_eq_1, node:$wt))>;
392 def vbset_d : PatFrag<(ops node:$ws, node:$wt),
393 (or node:$ws, (shl (v2i64 vsplati64_imm_eq_1),
396 def muladd : PatFrag<(ops node:$wd, node:$ws, node:$wt),
397 (add node:$wd, (mul node:$ws, node:$wt))>;
399 def mulsub : PatFrag<(ops node:$wd, node:$ws, node:$wt),
400 (sub node:$wd, (mul node:$ws, node:$wt))>;
402 def mul_fexp2 : PatFrag<(ops node:$ws, node:$wt),
403 (fmul node:$ws, (fexp2 node:$wt))>;
405 // Instruction encoding.
406 class ADD_A_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010000>;
407 class ADD_A_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010000>;
408 class ADD_A_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010000>;
409 class ADD_A_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010000>;
411 class ADDS_A_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010000>;
412 class ADDS_A_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010000>;
413 class ADDS_A_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010000>;
414 class ADDS_A_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010000>;
416 class ADDS_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010000>;
417 class ADDS_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010000>;
418 class ADDS_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010000>;
419 class ADDS_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010000>;
421 class ADDS_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b010000>;
422 class ADDS_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010000>;
423 class ADDS_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010000>;
424 class ADDS_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010000>;
426 class ADDV_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b001110>;
427 class ADDV_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b001110>;
428 class ADDV_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b001110>;
429 class ADDV_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b001110>;
431 class ADDVI_B_ENC : MSA_I5_FMT<0b000, 0b00, 0b000110>;
432 class ADDVI_H_ENC : MSA_I5_FMT<0b000, 0b01, 0b000110>;
433 class ADDVI_W_ENC : MSA_I5_FMT<0b000, 0b10, 0b000110>;
434 class ADDVI_D_ENC : MSA_I5_FMT<0b000, 0b11, 0b000110>;
436 class AND_V_ENC : MSA_VEC_FMT<0b00000, 0b011110>;
438 class ANDI_B_ENC : MSA_I8_FMT<0b00, 0b000000>;
440 class ASUB_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010001>;
441 class ASUB_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010001>;
442 class ASUB_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010001>;
443 class ASUB_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010001>;
445 class ASUB_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010001>;
446 class ASUB_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010001>;
447 class ASUB_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010001>;
448 class ASUB_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010001>;
450 class AVE_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010000>;
451 class AVE_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010000>;
452 class AVE_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010000>;
453 class AVE_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010000>;
455 class AVE_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010000>;
456 class AVE_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010000>;
457 class AVE_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010000>;
458 class AVE_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010000>;
460 class AVER_S_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b010000>;
461 class AVER_S_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010000>;
462 class AVER_S_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010000>;
463 class AVER_S_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010000>;
465 class AVER_U_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b010000>;
466 class AVER_U_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010000>;
467 class AVER_U_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010000>;
468 class AVER_U_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010000>;
470 class BCLR_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b001101>;
471 class BCLR_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b001101>;
472 class BCLR_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b001101>;
473 class BCLR_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b001101>;
475 class BCLRI_B_ENC : MSA_BIT_B_FMT<0b011, 0b001001>;
476 class BCLRI_H_ENC : MSA_BIT_H_FMT<0b011, 0b001001>;
477 class BCLRI_W_ENC : MSA_BIT_W_FMT<0b011, 0b001001>;
478 class BCLRI_D_ENC : MSA_BIT_D_FMT<0b011, 0b001001>;
480 class BINSL_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b001101>;
481 class BINSL_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b001101>;
482 class BINSL_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b001101>;
483 class BINSL_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b001101>;
485 class BINSLI_B_ENC : MSA_BIT_B_FMT<0b110, 0b001001>;
486 class BINSLI_H_ENC : MSA_BIT_H_FMT<0b110, 0b001001>;
487 class BINSLI_W_ENC : MSA_BIT_W_FMT<0b110, 0b001001>;
488 class BINSLI_D_ENC : MSA_BIT_D_FMT<0b110, 0b001001>;
490 class BINSR_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b001101>;
491 class BINSR_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b001101>;
492 class BINSR_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b001101>;
493 class BINSR_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b001101>;
495 class BINSRI_B_ENC : MSA_BIT_B_FMT<0b111, 0b001001>;
496 class BINSRI_H_ENC : MSA_BIT_H_FMT<0b111, 0b001001>;
497 class BINSRI_W_ENC : MSA_BIT_W_FMT<0b111, 0b001001>;
498 class BINSRI_D_ENC : MSA_BIT_D_FMT<0b111, 0b001001>;
500 class BMNZ_V_ENC : MSA_VEC_FMT<0b00100, 0b011110>;
502 class BMNZI_B_ENC : MSA_I8_FMT<0b00, 0b000001>;
504 class BMZ_V_ENC : MSA_VEC_FMT<0b00101, 0b011110>;
506 class BMZI_B_ENC : MSA_I8_FMT<0b01, 0b000001>;
508 class BNEG_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b001101>;
509 class BNEG_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b001101>;
510 class BNEG_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b001101>;
511 class BNEG_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b001101>;
513 class BNEGI_B_ENC : MSA_BIT_B_FMT<0b101, 0b001001>;
514 class BNEGI_H_ENC : MSA_BIT_H_FMT<0b101, 0b001001>;
515 class BNEGI_W_ENC : MSA_BIT_W_FMT<0b101, 0b001001>;
516 class BNEGI_D_ENC : MSA_BIT_D_FMT<0b101, 0b001001>;
518 class BNZ_B_ENC : MSA_CBRANCH_FMT<0b111, 0b00>;
519 class BNZ_H_ENC : MSA_CBRANCH_FMT<0b111, 0b01>;
520 class BNZ_W_ENC : MSA_CBRANCH_FMT<0b111, 0b10>;
521 class BNZ_D_ENC : MSA_CBRANCH_FMT<0b111, 0b11>;
523 class BNZ_V_ENC : MSA_CBRANCH_V_FMT<0b01111>;
525 class BSEL_V_ENC : MSA_VEC_FMT<0b00110, 0b011110>;
527 class BSELI_B_ENC : MSA_I8_FMT<0b10, 0b000001>;
529 class BSET_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b001101>;
530 class BSET_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b001101>;
531 class BSET_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b001101>;
532 class BSET_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b001101>;
534 class BSETI_B_ENC : MSA_BIT_B_FMT<0b100, 0b001001>;
535 class BSETI_H_ENC : MSA_BIT_H_FMT<0b100, 0b001001>;
536 class BSETI_W_ENC : MSA_BIT_W_FMT<0b100, 0b001001>;
537 class BSETI_D_ENC : MSA_BIT_D_FMT<0b100, 0b001001>;
539 class BZ_B_ENC : MSA_CBRANCH_FMT<0b110, 0b00>;
540 class BZ_H_ENC : MSA_CBRANCH_FMT<0b110, 0b01>;
541 class BZ_W_ENC : MSA_CBRANCH_FMT<0b110, 0b10>;
542 class BZ_D_ENC : MSA_CBRANCH_FMT<0b110, 0b11>;
544 class BZ_V_ENC : MSA_CBRANCH_V_FMT<0b01011>;
546 class CEQ_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b001111>;
547 class CEQ_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b001111>;
548 class CEQ_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b001111>;
549 class CEQ_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b001111>;
551 class CEQI_B_ENC : MSA_I5_FMT<0b000, 0b00, 0b000111>;
552 class CEQI_H_ENC : MSA_I5_FMT<0b000, 0b01, 0b000111>;
553 class CEQI_W_ENC : MSA_I5_FMT<0b000, 0b10, 0b000111>;
554 class CEQI_D_ENC : MSA_I5_FMT<0b000, 0b11, 0b000111>;
556 class CFCMSA_ENC : MSA_ELM_CFCMSA_FMT<0b0001111110, 0b011001>;
558 class CLE_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b001111>;
559 class CLE_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b001111>;
560 class CLE_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b001111>;
561 class CLE_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b001111>;
563 class CLE_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b001111>;
564 class CLE_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b001111>;
565 class CLE_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b001111>;
566 class CLE_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b001111>;
568 class CLEI_S_B_ENC : MSA_I5_FMT<0b100, 0b00, 0b000111>;
569 class CLEI_S_H_ENC : MSA_I5_FMT<0b100, 0b01, 0b000111>;
570 class CLEI_S_W_ENC : MSA_I5_FMT<0b100, 0b10, 0b000111>;
571 class CLEI_S_D_ENC : MSA_I5_FMT<0b100, 0b11, 0b000111>;
573 class CLEI_U_B_ENC : MSA_I5_FMT<0b101, 0b00, 0b000111>;
574 class CLEI_U_H_ENC : MSA_I5_FMT<0b101, 0b01, 0b000111>;
575 class CLEI_U_W_ENC : MSA_I5_FMT<0b101, 0b10, 0b000111>;
576 class CLEI_U_D_ENC : MSA_I5_FMT<0b101, 0b11, 0b000111>;
578 class CLT_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b001111>;
579 class CLT_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b001111>;
580 class CLT_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b001111>;
581 class CLT_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b001111>;
583 class CLT_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b001111>;
584 class CLT_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b001111>;
585 class CLT_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b001111>;
586 class CLT_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b001111>;
588 class CLTI_S_B_ENC : MSA_I5_FMT<0b010, 0b00, 0b000111>;
589 class CLTI_S_H_ENC : MSA_I5_FMT<0b010, 0b01, 0b000111>;
590 class CLTI_S_W_ENC : MSA_I5_FMT<0b010, 0b10, 0b000111>;
591 class CLTI_S_D_ENC : MSA_I5_FMT<0b010, 0b11, 0b000111>;
593 class CLTI_U_B_ENC : MSA_I5_FMT<0b011, 0b00, 0b000111>;
594 class CLTI_U_H_ENC : MSA_I5_FMT<0b011, 0b01, 0b000111>;
595 class CLTI_U_W_ENC : MSA_I5_FMT<0b011, 0b10, 0b000111>;
596 class CLTI_U_D_ENC : MSA_I5_FMT<0b011, 0b11, 0b000111>;
598 class COPY_S_B_ENC : MSA_ELM_COPY_B_FMT<0b0010, 0b011001>;
599 class COPY_S_H_ENC : MSA_ELM_COPY_H_FMT<0b0010, 0b011001>;
600 class COPY_S_W_ENC : MSA_ELM_COPY_W_FMT<0b0010, 0b011001>;
601 class COPY_S_D_ENC : MSA_ELM_COPY_D_FMT<0b0010, 0b011001>;
603 class COPY_U_B_ENC : MSA_ELM_COPY_B_FMT<0b0011, 0b011001>;
604 class COPY_U_H_ENC : MSA_ELM_COPY_H_FMT<0b0011, 0b011001>;
605 class COPY_U_W_ENC : MSA_ELM_COPY_W_FMT<0b0011, 0b011001>;
607 class CTCMSA_ENC : MSA_ELM_CTCMSA_FMT<0b0000111110, 0b011001>;
609 class DIV_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010010>;
610 class DIV_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010010>;
611 class DIV_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010010>;
612 class DIV_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010010>;
614 class DIV_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010010>;
615 class DIV_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010010>;
616 class DIV_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010010>;
617 class DIV_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010010>;
619 class DOTP_S_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010011>;
620 class DOTP_S_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010011>;
621 class DOTP_S_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010011>;
623 class DOTP_U_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010011>;
624 class DOTP_U_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010011>;
625 class DOTP_U_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010011>;
627 class DPADD_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010011>;
628 class DPADD_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010011>;
629 class DPADD_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010011>;
631 class DPADD_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010011>;
632 class DPADD_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010011>;
633 class DPADD_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010011>;
635 class DPSUB_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010011>;
636 class DPSUB_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010011>;
637 class DPSUB_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010011>;
639 class DPSUB_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010011>;
640 class DPSUB_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010011>;
641 class DPSUB_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010011>;
643 class FADD_W_ENC : MSA_3RF_FMT<0b0000, 0b0, 0b011011>;
644 class FADD_D_ENC : MSA_3RF_FMT<0b0000, 0b1, 0b011011>;
646 class FCAF_W_ENC : MSA_3RF_FMT<0b0000, 0b0, 0b011010>;
647 class FCAF_D_ENC : MSA_3RF_FMT<0b0000, 0b1, 0b011010>;
649 class FCEQ_W_ENC : MSA_3RF_FMT<0b0010, 0b0, 0b011010>;
650 class FCEQ_D_ENC : MSA_3RF_FMT<0b0010, 0b1, 0b011010>;
652 class FCLASS_W_ENC : MSA_2RF_FMT<0b110010000, 0b0, 0b011110>;
653 class FCLASS_D_ENC : MSA_2RF_FMT<0b110010000, 0b1, 0b011110>;
655 class FCLE_W_ENC : MSA_3RF_FMT<0b0110, 0b0, 0b011010>;
656 class FCLE_D_ENC : MSA_3RF_FMT<0b0110, 0b1, 0b011010>;
658 class FCLT_W_ENC : MSA_3RF_FMT<0b0100, 0b0, 0b011010>;
659 class FCLT_D_ENC : MSA_3RF_FMT<0b0100, 0b1, 0b011010>;
661 class FCNE_W_ENC : MSA_3RF_FMT<0b0011, 0b0, 0b011100>;
662 class FCNE_D_ENC : MSA_3RF_FMT<0b0011, 0b1, 0b011100>;
664 class FCOR_W_ENC : MSA_3RF_FMT<0b0001, 0b0, 0b011100>;
665 class FCOR_D_ENC : MSA_3RF_FMT<0b0001, 0b1, 0b011100>;
667 class FCUEQ_W_ENC : MSA_3RF_FMT<0b0011, 0b0, 0b011010>;
668 class FCUEQ_D_ENC : MSA_3RF_FMT<0b0011, 0b1, 0b011010>;
670 class FCULE_W_ENC : MSA_3RF_FMT<0b0111, 0b0, 0b011010>;
671 class FCULE_D_ENC : MSA_3RF_FMT<0b0111, 0b1, 0b011010>;
673 class FCULT_W_ENC : MSA_3RF_FMT<0b0101, 0b0, 0b011010>;
674 class FCULT_D_ENC : MSA_3RF_FMT<0b0101, 0b1, 0b011010>;
676 class FCUN_W_ENC : MSA_3RF_FMT<0b0001, 0b0, 0b011010>;
677 class FCUN_D_ENC : MSA_3RF_FMT<0b0001, 0b1, 0b011010>;
679 class FCUNE_W_ENC : MSA_3RF_FMT<0b0010, 0b0, 0b011100>;
680 class FCUNE_D_ENC : MSA_3RF_FMT<0b0010, 0b1, 0b011100>;
682 class FDIV_W_ENC : MSA_3RF_FMT<0b0011, 0b0, 0b011011>;
683 class FDIV_D_ENC : MSA_3RF_FMT<0b0011, 0b1, 0b011011>;
685 class FEXDO_H_ENC : MSA_3RF_FMT<0b1000, 0b0, 0b011011>;
686 class FEXDO_W_ENC : MSA_3RF_FMT<0b1000, 0b1, 0b011011>;
688 class FEXP2_W_ENC : MSA_3RF_FMT<0b0111, 0b0, 0b011011>;
689 class FEXP2_D_ENC : MSA_3RF_FMT<0b0111, 0b1, 0b011011>;
691 class FEXUPL_W_ENC : MSA_2RF_FMT<0b110011000, 0b0, 0b011110>;
692 class FEXUPL_D_ENC : MSA_2RF_FMT<0b110011000, 0b1, 0b011110>;
694 class FEXUPR_W_ENC : MSA_2RF_FMT<0b110011001, 0b0, 0b011110>;
695 class FEXUPR_D_ENC : MSA_2RF_FMT<0b110011001, 0b1, 0b011110>;
697 class FFINT_S_W_ENC : MSA_2RF_FMT<0b110011110, 0b0, 0b011110>;
698 class FFINT_S_D_ENC : MSA_2RF_FMT<0b110011110, 0b1, 0b011110>;
700 class FFINT_U_W_ENC : MSA_2RF_FMT<0b110011111, 0b0, 0b011110>;
701 class FFINT_U_D_ENC : MSA_2RF_FMT<0b110011111, 0b1, 0b011110>;
703 class FFQL_W_ENC : MSA_2RF_FMT<0b110011010, 0b0, 0b011110>;
704 class FFQL_D_ENC : MSA_2RF_FMT<0b110011010, 0b1, 0b011110>;
706 class FFQR_W_ENC : MSA_2RF_FMT<0b110011011, 0b0, 0b011110>;
707 class FFQR_D_ENC : MSA_2RF_FMT<0b110011011, 0b1, 0b011110>;
709 class FILL_B_ENC : MSA_2R_FILL_FMT<0b11000000, 0b00, 0b011110>;
710 class FILL_H_ENC : MSA_2R_FILL_FMT<0b11000000, 0b01, 0b011110>;
711 class FILL_W_ENC : MSA_2R_FILL_FMT<0b11000000, 0b10, 0b011110>;
712 class FILL_D_ENC : MSA_2R_FILL_D_FMT<0b11000000, 0b11, 0b011110>;
714 class FLOG2_W_ENC : MSA_2RF_FMT<0b110010111, 0b0, 0b011110>;
715 class FLOG2_D_ENC : MSA_2RF_FMT<0b110010111, 0b1, 0b011110>;
717 class FMADD_W_ENC : MSA_3RF_FMT<0b0100, 0b0, 0b011011>;
718 class FMADD_D_ENC : MSA_3RF_FMT<0b0100, 0b1, 0b011011>;
720 class FMAX_W_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011011>;
721 class FMAX_D_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011011>;
723 class FMAX_A_W_ENC : MSA_3RF_FMT<0b1111, 0b0, 0b011011>;
724 class FMAX_A_D_ENC : MSA_3RF_FMT<0b1111, 0b1, 0b011011>;
726 class FMIN_W_ENC : MSA_3RF_FMT<0b1100, 0b0, 0b011011>;
727 class FMIN_D_ENC : MSA_3RF_FMT<0b1100, 0b1, 0b011011>;
729 class FMIN_A_W_ENC : MSA_3RF_FMT<0b1101, 0b0, 0b011011>;
730 class FMIN_A_D_ENC : MSA_3RF_FMT<0b1101, 0b1, 0b011011>;
732 class FMSUB_W_ENC : MSA_3RF_FMT<0b0101, 0b0, 0b011011>;
733 class FMSUB_D_ENC : MSA_3RF_FMT<0b0101, 0b1, 0b011011>;
735 class FMUL_W_ENC : MSA_3RF_FMT<0b0010, 0b0, 0b011011>;
736 class FMUL_D_ENC : MSA_3RF_FMT<0b0010, 0b1, 0b011011>;
738 class FRINT_W_ENC : MSA_2RF_FMT<0b110010110, 0b0, 0b011110>;
739 class FRINT_D_ENC : MSA_2RF_FMT<0b110010110, 0b1, 0b011110>;
741 class FRCP_W_ENC : MSA_2RF_FMT<0b110010101, 0b0, 0b011110>;
742 class FRCP_D_ENC : MSA_2RF_FMT<0b110010101, 0b1, 0b011110>;
744 class FRSQRT_W_ENC : MSA_2RF_FMT<0b110010100, 0b0, 0b011110>;
745 class FRSQRT_D_ENC : MSA_2RF_FMT<0b110010100, 0b1, 0b011110>;
747 class FSAF_W_ENC : MSA_3RF_FMT<0b1000, 0b0, 0b011010>;
748 class FSAF_D_ENC : MSA_3RF_FMT<0b1000, 0b1, 0b011010>;
750 class FSEQ_W_ENC : MSA_3RF_FMT<0b1010, 0b0, 0b011010>;
751 class FSEQ_D_ENC : MSA_3RF_FMT<0b1010, 0b1, 0b011010>;
753 class FSLE_W_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011010>;
754 class FSLE_D_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011010>;
756 class FSLT_W_ENC : MSA_3RF_FMT<0b1100, 0b0, 0b011010>;
757 class FSLT_D_ENC : MSA_3RF_FMT<0b1100, 0b1, 0b011010>;
759 class FSNE_W_ENC : MSA_3RF_FMT<0b1011, 0b0, 0b011100>;
760 class FSNE_D_ENC : MSA_3RF_FMT<0b1011, 0b1, 0b011100>;
762 class FSOR_W_ENC : MSA_3RF_FMT<0b1001, 0b0, 0b011100>;
763 class FSOR_D_ENC : MSA_3RF_FMT<0b1001, 0b1, 0b011100>;
765 class FSQRT_W_ENC : MSA_2RF_FMT<0b110010011, 0b0, 0b011110>;
766 class FSQRT_D_ENC : MSA_2RF_FMT<0b110010011, 0b1, 0b011110>;
768 class FSUB_W_ENC : MSA_3RF_FMT<0b0001, 0b0, 0b011011>;
769 class FSUB_D_ENC : MSA_3RF_FMT<0b0001, 0b1, 0b011011>;
771 class FSUEQ_W_ENC : MSA_3RF_FMT<0b1011, 0b0, 0b011010>;
772 class FSUEQ_D_ENC : MSA_3RF_FMT<0b1011, 0b1, 0b011010>;
774 class FSULE_W_ENC : MSA_3RF_FMT<0b1111, 0b0, 0b011010>;
775 class FSULE_D_ENC : MSA_3RF_FMT<0b1111, 0b1, 0b011010>;
777 class FSULT_W_ENC : MSA_3RF_FMT<0b1101, 0b0, 0b011010>;
778 class FSULT_D_ENC : MSA_3RF_FMT<0b1101, 0b1, 0b011010>;
780 class FSUN_W_ENC : MSA_3RF_FMT<0b1001, 0b0, 0b011010>;
781 class FSUN_D_ENC : MSA_3RF_FMT<0b1001, 0b1, 0b011010>;
783 class FSUNE_W_ENC : MSA_3RF_FMT<0b1010, 0b0, 0b011100>;
784 class FSUNE_D_ENC : MSA_3RF_FMT<0b1010, 0b1, 0b011100>;
786 class FTINT_S_W_ENC : MSA_2RF_FMT<0b110011100, 0b0, 0b011110>;
787 class FTINT_S_D_ENC : MSA_2RF_FMT<0b110011100, 0b1, 0b011110>;
789 class FTINT_U_W_ENC : MSA_2RF_FMT<0b110011101, 0b0, 0b011110>;
790 class FTINT_U_D_ENC : MSA_2RF_FMT<0b110011101, 0b1, 0b011110>;
792 class FTQ_H_ENC : MSA_3RF_FMT<0b1010, 0b0, 0b011011>;
793 class FTQ_W_ENC : MSA_3RF_FMT<0b1010, 0b1, 0b011011>;
795 class FTRUNC_S_W_ENC : MSA_2RF_FMT<0b110010001, 0b0, 0b011110>;
796 class FTRUNC_S_D_ENC : MSA_2RF_FMT<0b110010001, 0b1, 0b011110>;
798 class FTRUNC_U_W_ENC : MSA_2RF_FMT<0b110010010, 0b0, 0b011110>;
799 class FTRUNC_U_D_ENC : MSA_2RF_FMT<0b110010010, 0b1, 0b011110>;
801 class HADD_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010101>;
802 class HADD_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010101>;
803 class HADD_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010101>;
805 class HADD_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010101>;
806 class HADD_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010101>;
807 class HADD_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010101>;
809 class HSUB_S_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010101>;
810 class HSUB_S_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010101>;
811 class HSUB_S_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010101>;
813 class HSUB_U_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010101>;
814 class HSUB_U_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010101>;
815 class HSUB_U_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010101>;
817 class ILVEV_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b010100>;
818 class ILVEV_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010100>;
819 class ILVEV_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010100>;
820 class ILVEV_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010100>;
822 class ILVL_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b010100>;
823 class ILVL_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b010100>;
824 class ILVL_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b010100>;
825 class ILVL_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b010100>;
827 class ILVOD_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b010100>;
828 class ILVOD_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010100>;
829 class ILVOD_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010100>;
830 class ILVOD_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010100>;
832 class ILVR_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b010100>;
833 class ILVR_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b010100>;
834 class ILVR_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b010100>;
835 class ILVR_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b010100>;
837 class INSERT_B_ENC : MSA_ELM_INSERT_B_FMT<0b0100, 0b011001>;
838 class INSERT_H_ENC : MSA_ELM_INSERT_H_FMT<0b0100, 0b011001>;
839 class INSERT_W_ENC : MSA_ELM_INSERT_W_FMT<0b0100, 0b011001>;
840 class INSERT_D_ENC : MSA_ELM_INSERT_D_FMT<0b0100, 0b011001>;
842 class INSVE_B_ENC : MSA_ELM_B_FMT<0b0101, 0b011001>;
843 class INSVE_H_ENC : MSA_ELM_H_FMT<0b0101, 0b011001>;
844 class INSVE_W_ENC : MSA_ELM_W_FMT<0b0101, 0b011001>;
845 class INSVE_D_ENC : MSA_ELM_D_FMT<0b0101, 0b011001>;
847 class LD_B_ENC : MSA_MI10_FMT<0b00, 0b1000>;
848 class LD_H_ENC : MSA_MI10_FMT<0b01, 0b1000>;
849 class LD_W_ENC : MSA_MI10_FMT<0b10, 0b1000>;
850 class LD_D_ENC : MSA_MI10_FMT<0b11, 0b1000>;
852 class LDI_B_ENC : MSA_I10_FMT<0b110, 0b00, 0b000111>;
853 class LDI_H_ENC : MSA_I10_FMT<0b110, 0b01, 0b000111>;
854 class LDI_W_ENC : MSA_I10_FMT<0b110, 0b10, 0b000111>;
855 class LDI_D_ENC : MSA_I10_FMT<0b110, 0b11, 0b000111>;
857 class LSA_ENC : SPECIAL_LSA_FMT<0b000101>;
858 class DLSA_ENC : SPECIAL_DLSA_FMT<0b010101>;
860 class MADD_Q_H_ENC : MSA_3RF_FMT<0b0101, 0b0, 0b011100>;
861 class MADD_Q_W_ENC : MSA_3RF_FMT<0b0101, 0b1, 0b011100>;
863 class MADDR_Q_H_ENC : MSA_3RF_FMT<0b1101, 0b0, 0b011100>;
864 class MADDR_Q_W_ENC : MSA_3RF_FMT<0b1101, 0b1, 0b011100>;
866 class MADDV_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010010>;
867 class MADDV_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010010>;
868 class MADDV_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010010>;
869 class MADDV_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010010>;
871 class MAX_A_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b001110>;
872 class MAX_A_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b001110>;
873 class MAX_A_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b001110>;
874 class MAX_A_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b001110>;
876 class MAX_S_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b001110>;
877 class MAX_S_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b001110>;
878 class MAX_S_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b001110>;
879 class MAX_S_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b001110>;
881 class MAX_U_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b001110>;
882 class MAX_U_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b001110>;
883 class MAX_U_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b001110>;
884 class MAX_U_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b001110>;
886 class MAXI_S_B_ENC : MSA_I5_FMT<0b010, 0b00, 0b000110>;
887 class MAXI_S_H_ENC : MSA_I5_FMT<0b010, 0b01, 0b000110>;
888 class MAXI_S_W_ENC : MSA_I5_FMT<0b010, 0b10, 0b000110>;
889 class MAXI_S_D_ENC : MSA_I5_FMT<0b010, 0b11, 0b000110>;
891 class MAXI_U_B_ENC : MSA_I5_FMT<0b011, 0b00, 0b000110>;
892 class MAXI_U_H_ENC : MSA_I5_FMT<0b011, 0b01, 0b000110>;
893 class MAXI_U_W_ENC : MSA_I5_FMT<0b011, 0b10, 0b000110>;
894 class MAXI_U_D_ENC : MSA_I5_FMT<0b011, 0b11, 0b000110>;
896 class MIN_A_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b001110>;
897 class MIN_A_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b001110>;
898 class MIN_A_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b001110>;
899 class MIN_A_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b001110>;
901 class MIN_S_B_ENC : MSA_3R_FMT<0b100, 0b00, 0b001110>;
902 class MIN_S_H_ENC : MSA_3R_FMT<0b100, 0b01, 0b001110>;
903 class MIN_S_W_ENC : MSA_3R_FMT<0b100, 0b10, 0b001110>;
904 class MIN_S_D_ENC : MSA_3R_FMT<0b100, 0b11, 0b001110>;
906 class MIN_U_B_ENC : MSA_3R_FMT<0b101, 0b00, 0b001110>;
907 class MIN_U_H_ENC : MSA_3R_FMT<0b101, 0b01, 0b001110>;
908 class MIN_U_W_ENC : MSA_3R_FMT<0b101, 0b10, 0b001110>;
909 class MIN_U_D_ENC : MSA_3R_FMT<0b101, 0b11, 0b001110>;
911 class MINI_S_B_ENC : MSA_I5_FMT<0b100, 0b00, 0b000110>;
912 class MINI_S_H_ENC : MSA_I5_FMT<0b100, 0b01, 0b000110>;
913 class MINI_S_W_ENC : MSA_I5_FMT<0b100, 0b10, 0b000110>;
914 class MINI_S_D_ENC : MSA_I5_FMT<0b100, 0b11, 0b000110>;
916 class MINI_U_B_ENC : MSA_I5_FMT<0b101, 0b00, 0b000110>;
917 class MINI_U_H_ENC : MSA_I5_FMT<0b101, 0b01, 0b000110>;
918 class MINI_U_W_ENC : MSA_I5_FMT<0b101, 0b10, 0b000110>;
919 class MINI_U_D_ENC : MSA_I5_FMT<0b101, 0b11, 0b000110>;
921 class MOD_S_B_ENC : MSA_3R_FMT<0b110, 0b00, 0b010010>;
922 class MOD_S_H_ENC : MSA_3R_FMT<0b110, 0b01, 0b010010>;
923 class MOD_S_W_ENC : MSA_3R_FMT<0b110, 0b10, 0b010010>;
924 class MOD_S_D_ENC : MSA_3R_FMT<0b110, 0b11, 0b010010>;
926 class MOD_U_B_ENC : MSA_3R_FMT<0b111, 0b00, 0b010010>;
927 class MOD_U_H_ENC : MSA_3R_FMT<0b111, 0b01, 0b010010>;
928 class MOD_U_W_ENC : MSA_3R_FMT<0b111, 0b10, 0b010010>;
929 class MOD_U_D_ENC : MSA_3R_FMT<0b111, 0b11, 0b010010>;
931 class MOVE_V_ENC : MSA_ELM_FMT<0b0010111110, 0b011001>;
933 class MSUB_Q_H_ENC : MSA_3RF_FMT<0b0110, 0b0, 0b011100>;
934 class MSUB_Q_W_ENC : MSA_3RF_FMT<0b0110, 0b1, 0b011100>;
936 class MSUBR_Q_H_ENC : MSA_3RF_FMT<0b1110, 0b0, 0b011100>;
937 class MSUBR_Q_W_ENC : MSA_3RF_FMT<0b1110, 0b1, 0b011100>;
939 class MSUBV_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010010>;
940 class MSUBV_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010010>;
941 class MSUBV_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010010>;
942 class MSUBV_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010010>;
944 class MUL_Q_H_ENC : MSA_3RF_FMT<0b0100, 0b0, 0b011100>;
945 class MUL_Q_W_ENC : MSA_3RF_FMT<0b0100, 0b1, 0b011100>;
947 class MULR_Q_H_ENC : MSA_3RF_FMT<0b1100, 0b0, 0b011100>;
948 class MULR_Q_W_ENC : MSA_3RF_FMT<0b1100, 0b1, 0b011100>;
950 class MULV_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010010>;
951 class MULV_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010010>;
952 class MULV_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010010>;
953 class MULV_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010010>;
955 class NLOC_B_ENC : MSA_2R_FMT<0b11000010, 0b00, 0b011110>;
956 class NLOC_H_ENC : MSA_2R_FMT<0b11000010, 0b01, 0b011110>;
957 class NLOC_W_ENC : MSA_2R_FMT<0b11000010, 0b10, 0b011110>;
958 class NLOC_D_ENC : MSA_2R_FMT<0b11000010, 0b11, 0b011110>;
960 class NLZC_B_ENC : MSA_2R_FMT<0b11000011, 0b00, 0b011110>;
961 class NLZC_H_ENC : MSA_2R_FMT<0b11000011, 0b01, 0b011110>;
962 class NLZC_W_ENC : MSA_2R_FMT<0b11000011, 0b10, 0b011110>;
963 class NLZC_D_ENC : MSA_2R_FMT<0b11000011, 0b11, 0b011110>;
965 class NOR_V_ENC : MSA_VEC_FMT<0b00010, 0b011110>;
967 class NORI_B_ENC : MSA_I8_FMT<0b10, 0b000000>;
969 class OR_V_ENC : MSA_VEC_FMT<0b00001, 0b011110>;
971 class ORI_B_ENC : MSA_I8_FMT<0b01, 0b000000>;
973 class PCKEV_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010100>;
974 class PCKEV_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010100>;
975 class PCKEV_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010100>;
976 class PCKEV_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010100>;
978 class PCKOD_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b010100>;
979 class PCKOD_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010100>;
980 class PCKOD_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010100>;
981 class PCKOD_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010100>;
983 class PCNT_B_ENC : MSA_2R_FMT<0b11000001, 0b00, 0b011110>;
984 class PCNT_H_ENC : MSA_2R_FMT<0b11000001, 0b01, 0b011110>;
985 class PCNT_W_ENC : MSA_2R_FMT<0b11000001, 0b10, 0b011110>;
986 class PCNT_D_ENC : MSA_2R_FMT<0b11000001, 0b11, 0b011110>;
988 class SAT_S_B_ENC : MSA_BIT_B_FMT<0b000, 0b001010>;
989 class SAT_S_H_ENC : MSA_BIT_H_FMT<0b000, 0b001010>;
990 class SAT_S_W_ENC : MSA_BIT_W_FMT<0b000, 0b001010>;
991 class SAT_S_D_ENC : MSA_BIT_D_FMT<0b000, 0b001010>;
993 class SAT_U_B_ENC : MSA_BIT_B_FMT<0b001, 0b001010>;
994 class SAT_U_H_ENC : MSA_BIT_H_FMT<0b001, 0b001010>;
995 class SAT_U_W_ENC : MSA_BIT_W_FMT<0b001, 0b001010>;
996 class SAT_U_D_ENC : MSA_BIT_D_FMT<0b001, 0b001010>;
998 class SHF_B_ENC : MSA_I8_FMT<0b00, 0b000010>;
999 class SHF_H_ENC : MSA_I8_FMT<0b01, 0b000010>;
1000 class SHF_W_ENC : MSA_I8_FMT<0b10, 0b000010>;
1002 class SLD_B_ENC : MSA_3R_INDEX_FMT<0b000, 0b00, 0b010100>;
1003 class SLD_H_ENC : MSA_3R_INDEX_FMT<0b000, 0b01, 0b010100>;
1004 class SLD_W_ENC : MSA_3R_INDEX_FMT<0b000, 0b10, 0b010100>;
1005 class SLD_D_ENC : MSA_3R_INDEX_FMT<0b000, 0b11, 0b010100>;
1007 class SLDI_B_ENC : MSA_ELM_B_FMT<0b0000, 0b011001>;
1008 class SLDI_H_ENC : MSA_ELM_H_FMT<0b0000, 0b011001>;
1009 class SLDI_W_ENC : MSA_ELM_W_FMT<0b0000, 0b011001>;
1010 class SLDI_D_ENC : MSA_ELM_D_FMT<0b0000, 0b011001>;
1012 class SLL_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b001101>;
1013 class SLL_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b001101>;
1014 class SLL_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b001101>;
1015 class SLL_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b001101>;
1017 class SLLI_B_ENC : MSA_BIT_B_FMT<0b000, 0b001001>;
1018 class SLLI_H_ENC : MSA_BIT_H_FMT<0b000, 0b001001>;
1019 class SLLI_W_ENC : MSA_BIT_W_FMT<0b000, 0b001001>;
1020 class SLLI_D_ENC : MSA_BIT_D_FMT<0b000, 0b001001>;
1022 class SPLAT_B_ENC : MSA_3R_INDEX_FMT<0b001, 0b00, 0b010100>;
1023 class SPLAT_H_ENC : MSA_3R_INDEX_FMT<0b001, 0b01, 0b010100>;
1024 class SPLAT_W_ENC : MSA_3R_INDEX_FMT<0b001, 0b10, 0b010100>;
1025 class SPLAT_D_ENC : MSA_3R_INDEX_FMT<0b001, 0b11, 0b010100>;
1027 class SPLATI_B_ENC : MSA_ELM_B_FMT<0b0001, 0b011001>;
1028 class SPLATI_H_ENC : MSA_ELM_H_FMT<0b0001, 0b011001>;
1029 class SPLATI_W_ENC : MSA_ELM_W_FMT<0b0001, 0b011001>;
1030 class SPLATI_D_ENC : MSA_ELM_D_FMT<0b0001, 0b011001>;
1032 class SRA_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b001101>;
1033 class SRA_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b001101>;
1034 class SRA_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b001101>;
1035 class SRA_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b001101>;
1037 class SRAI_B_ENC : MSA_BIT_B_FMT<0b001, 0b001001>;
1038 class SRAI_H_ENC : MSA_BIT_H_FMT<0b001, 0b001001>;
1039 class SRAI_W_ENC : MSA_BIT_W_FMT<0b001, 0b001001>;
1040 class SRAI_D_ENC : MSA_BIT_D_FMT<0b001, 0b001001>;
1042 class SRAR_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010101>;
1043 class SRAR_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010101>;
1044 class SRAR_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010101>;
1045 class SRAR_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010101>;
1047 class SRARI_B_ENC : MSA_BIT_B_FMT<0b010, 0b001010>;
1048 class SRARI_H_ENC : MSA_BIT_H_FMT<0b010, 0b001010>;
1049 class SRARI_W_ENC : MSA_BIT_W_FMT<0b010, 0b001010>;
1050 class SRARI_D_ENC : MSA_BIT_D_FMT<0b010, 0b001010>;
1052 class SRL_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b001101>;
1053 class SRL_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b001101>;
1054 class SRL_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b001101>;
1055 class SRL_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b001101>;
1057 class SRLI_B_ENC : MSA_BIT_B_FMT<0b010, 0b001001>;
1058 class SRLI_H_ENC : MSA_BIT_H_FMT<0b010, 0b001001>;
1059 class SRLI_W_ENC : MSA_BIT_W_FMT<0b010, 0b001001>;
1060 class SRLI_D_ENC : MSA_BIT_D_FMT<0b010, 0b001001>;
1062 class SRLR_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010101>;
1063 class SRLR_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010101>;
1064 class SRLR_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010101>;
1065 class SRLR_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010101>;
1067 class SRLRI_B_ENC : MSA_BIT_B_FMT<0b011, 0b001010>;
1068 class SRLRI_H_ENC : MSA_BIT_H_FMT<0b011, 0b001010>;
1069 class SRLRI_W_ENC : MSA_BIT_W_FMT<0b011, 0b001010>;
1070 class SRLRI_D_ENC : MSA_BIT_D_FMT<0b011, 0b001010>;
1072 class ST_B_ENC : MSA_MI10_FMT<0b00, 0b1001>;
1073 class ST_H_ENC : MSA_MI10_FMT<0b01, 0b1001>;
1074 class ST_W_ENC : MSA_MI10_FMT<0b10, 0b1001>;
1075 class ST_D_ENC : MSA_MI10_FMT<0b11, 0b1001>;
1077 class SUBS_S_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010001>;
1078 class SUBS_S_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010001>;
1079 class SUBS_S_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010001>;
1080 class SUBS_S_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010001>;
1082 class SUBS_U_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b010001>;
1083 class SUBS_U_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b010001>;
1084 class SUBS_U_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b010001>;
1085 class SUBS_U_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b010001>;
1087 class SUBSUS_U_B_ENC : MSA_3R_FMT<0b010, 0b00, 0b010001>;
1088 class SUBSUS_U_H_ENC : MSA_3R_FMT<0b010, 0b01, 0b010001>;
1089 class SUBSUS_U_W_ENC : MSA_3R_FMT<0b010, 0b10, 0b010001>;
1090 class SUBSUS_U_D_ENC : MSA_3R_FMT<0b010, 0b11, 0b010001>;
1092 class SUBSUU_S_B_ENC : MSA_3R_FMT<0b011, 0b00, 0b010001>;
1093 class SUBSUU_S_H_ENC : MSA_3R_FMT<0b011, 0b01, 0b010001>;
1094 class SUBSUU_S_W_ENC : MSA_3R_FMT<0b011, 0b10, 0b010001>;
1095 class SUBSUU_S_D_ENC : MSA_3R_FMT<0b011, 0b11, 0b010001>;
1097 class SUBV_B_ENC : MSA_3R_FMT<0b001, 0b00, 0b001110>;
1098 class SUBV_H_ENC : MSA_3R_FMT<0b001, 0b01, 0b001110>;
1099 class SUBV_W_ENC : MSA_3R_FMT<0b001, 0b10, 0b001110>;
1100 class SUBV_D_ENC : MSA_3R_FMT<0b001, 0b11, 0b001110>;
1102 class SUBVI_B_ENC : MSA_I5_FMT<0b001, 0b00, 0b000110>;
1103 class SUBVI_H_ENC : MSA_I5_FMT<0b001, 0b01, 0b000110>;
1104 class SUBVI_W_ENC : MSA_I5_FMT<0b001, 0b10, 0b000110>;
1105 class SUBVI_D_ENC : MSA_I5_FMT<0b001, 0b11, 0b000110>;
1107 class VSHF_B_ENC : MSA_3R_FMT<0b000, 0b00, 0b010101>;
1108 class VSHF_H_ENC : MSA_3R_FMT<0b000, 0b01, 0b010101>;
1109 class VSHF_W_ENC : MSA_3R_FMT<0b000, 0b10, 0b010101>;
1110 class VSHF_D_ENC : MSA_3R_FMT<0b000, 0b11, 0b010101>;
1112 class XOR_V_ENC : MSA_VEC_FMT<0b00011, 0b011110>;
1114 class XORI_B_ENC : MSA_I8_FMT<0b11, 0b000000>;
1116 // Instruction desc.
1117 class MSA_BIT_B_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1118 ComplexPattern Imm, RegisterOperand ROWD,
1119 RegisterOperand ROWS = ROWD,
1120 InstrItinClass itin = NoItinerary> {
1121 dag OutOperandList = (outs ROWD:$wd);
1122 dag InOperandList = (ins ROWS:$ws, vsplat_uimm3:$m);
1123 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1124 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, Imm:$m))];
1125 InstrItinClass Itinerary = itin;
1128 class MSA_BIT_H_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1129 ComplexPattern Imm, RegisterOperand ROWD,
1130 RegisterOperand ROWS = ROWD,
1131 InstrItinClass itin = NoItinerary> {
1132 dag OutOperandList = (outs ROWD:$wd);
1133 dag InOperandList = (ins ROWS:$ws, vsplat_uimm4:$m);
1134 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1135 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, Imm:$m))];
1136 InstrItinClass Itinerary = itin;
1139 class MSA_BIT_W_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1140 ComplexPattern Imm, RegisterOperand ROWD,
1141 RegisterOperand ROWS = ROWD,
1142 InstrItinClass itin = NoItinerary> {
1143 dag OutOperandList = (outs ROWD:$wd);
1144 dag InOperandList = (ins ROWS:$ws, vsplat_uimm5:$m);
1145 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1146 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, Imm:$m))];
1147 InstrItinClass Itinerary = itin;
1150 class MSA_BIT_D_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1151 ComplexPattern Imm, RegisterOperand ROWD,
1152 RegisterOperand ROWS = ROWD,
1153 InstrItinClass itin = NoItinerary> {
1154 dag OutOperandList = (outs ROWD:$wd);
1155 dag InOperandList = (ins ROWS:$ws, vsplat_uimm6:$m);
1156 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1157 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, Imm:$m))];
1158 InstrItinClass Itinerary = itin;
1161 class MSA_BIT_X_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1162 Operand ImmOp, ImmLeaf Imm, RegisterOperand ROWD,
1163 RegisterOperand ROWS = ROWD,
1164 InstrItinClass itin = NoItinerary> {
1165 dag OutOperandList = (outs ROWD:$wd);
1166 dag InOperandList = (ins ROWS:$ws, ImmOp:$m);
1167 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1168 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, Imm:$m))];
1169 InstrItinClass Itinerary = itin;
1172 class MSA_BIT_BINSXI_DESC_BASE<string instr_asm, ValueType Ty,
1173 SplatComplexPattern Mask, RegisterOperand ROWD,
1174 RegisterOperand ROWS = ROWD,
1175 InstrItinClass itin = NoItinerary> {
1176 dag OutOperandList = (outs ROWD:$wd);
1177 dag InOperandList = (ins ROWD:$wd_in, ROWS:$ws, Mask.OpClass:$m);
1178 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1179 // Note that binsxi and vselect treat the condition operand the opposite
1180 // way to each other.
1181 // (vselect cond, if_set, if_clear)
1182 // (BSEL_V cond, if_clear, if_set)
1183 list<dag> Pattern = [(set ROWD:$wd, (vselect (Ty Mask:$m), (Ty ROWD:$ws),
1185 InstrItinClass Itinerary = itin;
1186 string Constraints = "$wd = $wd_in";
1189 class MSA_BIT_BINSLI_DESC_BASE<string instr_asm, ValueType Ty,
1190 SplatComplexPattern ImmOp, RegisterOperand ROWD,
1191 RegisterOperand ROWS = ROWD,
1192 InstrItinClass itin = NoItinerary> :
1193 MSA_BIT_BINSXI_DESC_BASE<instr_asm, Ty, ImmOp, ROWD, ROWS, itin>;
1195 class MSA_BIT_BINSRI_DESC_BASE<string instr_asm, ValueType Ty,
1196 SplatComplexPattern ImmOp, RegisterOperand ROWD,
1197 RegisterOperand ROWS = ROWD,
1198 InstrItinClass itin = NoItinerary> :
1199 MSA_BIT_BINSXI_DESC_BASE<instr_asm, Ty, ImmOp, ROWD, ROWS, itin>;
1201 class MSA_BIT_SPLAT_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1202 SplatComplexPattern SplatImm,
1203 RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1204 InstrItinClass itin = NoItinerary> {
1205 dag OutOperandList = (outs ROWD:$wd);
1206 dag InOperandList = (ins ROWS:$ws, SplatImm.OpClass:$m);
1207 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $m");
1208 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, SplatImm:$m))];
1209 InstrItinClass Itinerary = itin;
1212 class MSA_COPY_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1213 ValueType VecTy, Operand ImmOp, ImmLeaf Imm,
1214 RegisterOperand ROD, RegisterOperand ROWS,
1215 InstrItinClass itin = NoItinerary> {
1216 dag OutOperandList = (outs ROD:$rd);
1217 dag InOperandList = (ins ROWS:$ws, ImmOp:$n);
1218 string AsmString = !strconcat(instr_asm, "\t$rd, $ws[$n]");
1219 list<dag> Pattern = [(set ROD:$rd, (OpNode (VecTy ROWS:$ws), Imm:$n))];
1220 InstrItinClass Itinerary = itin;
1223 class MSA_ELM_SLD_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1224 RegisterOperand ROWD, RegisterOperand ROWS,
1225 Operand ImmOp, ImmLeaf Imm,
1226 InstrItinClass itin = NoItinerary> {
1227 dag OutOperandList = (outs ROWD:$wd);
1228 dag InOperandList = (ins ROWD:$wd_in, ROWS:$ws, ImmOp:$n);
1229 string AsmString = !strconcat(instr_asm, "\t$wd, $ws[$n]");
1230 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWD:$wd_in, ROWS:$ws,
1232 string Constraints = "$wd = $wd_in";
1233 InstrItinClass Itinerary = itin;
1236 class MSA_COPY_PSEUDO_BASE<SDPatternOperator OpNode, ValueType VecTy,
1237 Operand ImmOp, ImmLeaf Imm, RegisterClass RCD,
1238 RegisterClass RCWS> :
1239 MSAPseudo<(outs RCD:$wd), (ins RCWS:$ws, ImmOp:$n),
1240 [(set RCD:$wd, (OpNode (VecTy RCWS:$ws), Imm:$n))]> {
1241 bit usesCustomInserter = 1;
1244 class MSA_I5_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1245 SplatComplexPattern SplatImm, RegisterOperand ROWD,
1246 RegisterOperand ROWS = ROWD,
1247 InstrItinClass itin = NoItinerary> {
1248 dag OutOperandList = (outs ROWD:$wd);
1249 dag InOperandList = (ins ROWS:$ws, SplatImm.OpClass:$imm);
1250 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $imm");
1251 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, SplatImm:$imm))];
1252 InstrItinClass Itinerary = itin;
1255 class MSA_I8_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1256 SplatComplexPattern SplatImm, RegisterOperand ROWD,
1257 RegisterOperand ROWS = ROWD,
1258 InstrItinClass itin = NoItinerary> {
1259 dag OutOperandList = (outs ROWD:$wd);
1260 dag InOperandList = (ins ROWS:$ws, SplatImm.OpClass:$u8);
1261 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u8");
1262 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, SplatImm:$u8))];
1263 InstrItinClass Itinerary = itin;
1266 class MSA_I8_SHF_DESC_BASE<string instr_asm, RegisterOperand ROWD,
1267 RegisterOperand ROWS = ROWD,
1268 InstrItinClass itin = NoItinerary> {
1269 dag OutOperandList = (outs ROWD:$wd);
1270 dag InOperandList = (ins ROWS:$ws, uimm8:$u8);
1271 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $u8");
1272 list<dag> Pattern = [(set ROWD:$wd, (MipsSHF immZExt8:$u8, ROWS:$ws))];
1273 InstrItinClass Itinerary = itin;
1276 class MSA_I10_LDI_DESC_BASE<string instr_asm, RegisterOperand ROWD,
1277 InstrItinClass itin = NoItinerary> {
1278 dag OutOperandList = (outs ROWD:$wd);
1279 dag InOperandList = (ins vsplat_simm10:$s10);
1280 string AsmString = !strconcat(instr_asm, "\t$wd, $s10");
1281 // LDI is matched using custom matching code in MipsSEISelDAGToDAG.cpp
1282 list<dag> Pattern = [];
1283 bit hasSideEffects = 0;
1284 InstrItinClass Itinerary = itin;
1287 class MSA_2R_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1288 RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1289 InstrItinClass itin = NoItinerary> {
1290 dag OutOperandList = (outs ROWD:$wd);
1291 dag InOperandList = (ins ROWS:$ws);
1292 string AsmString = !strconcat(instr_asm, "\t$wd, $ws");
1293 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws))];
1294 InstrItinClass Itinerary = itin;
1297 class MSA_2R_FILL_DESC_BASE<string instr_asm, ValueType VT,
1298 SDPatternOperator OpNode, RegisterOperand ROWD,
1299 RegisterOperand ROS = ROWD,
1300 InstrItinClass itin = NoItinerary> {
1301 dag OutOperandList = (outs ROWD:$wd);
1302 dag InOperandList = (ins ROS:$rs);
1303 string AsmString = !strconcat(instr_asm, "\t$wd, $rs");
1304 list<dag> Pattern = [(set ROWD:$wd, (VT (OpNode ROS:$rs)))];
1305 InstrItinClass Itinerary = itin;
1308 class MSA_2R_FILL_PSEUDO_BASE<ValueType VT, SDPatternOperator OpNode,
1309 RegisterClass RCWD, RegisterClass RCWS = RCWD> :
1310 MSAPseudo<(outs RCWD:$wd), (ins RCWS:$fs),
1311 [(set RCWD:$wd, (OpNode RCWS:$fs))]> {
1312 let usesCustomInserter = 1;
1315 class MSA_2RF_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1316 RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1317 InstrItinClass itin = NoItinerary> {
1318 dag OutOperandList = (outs ROWD:$wd);
1319 dag InOperandList = (ins ROWS:$ws);
1320 string AsmString = !strconcat(instr_asm, "\t$wd, $ws");
1321 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws))];
1322 InstrItinClass Itinerary = itin;
1325 class MSA_3R_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1326 RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1327 RegisterOperand ROWT = ROWD,
1328 InstrItinClass itin = NoItinerary> {
1329 dag OutOperandList = (outs ROWD:$wd);
1330 dag InOperandList = (ins ROWS:$ws, ROWT:$wt);
1331 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
1332 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, ROWT:$wt))];
1333 InstrItinClass Itinerary = itin;
1336 class MSA_3R_BINSX_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1337 RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1338 RegisterOperand ROWT = ROWD,
1339 InstrItinClass itin = NoItinerary> {
1340 dag OutOperandList = (outs ROWD:$wd);
1341 dag InOperandList = (ins ROWD:$wd_in, ROWS:$ws, ROWT:$wt);
1342 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
1343 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWD:$wd_in, ROWS:$ws,
1345 string Constraints = "$wd = $wd_in";
1346 InstrItinClass Itinerary = itin;
1349 class MSA_3R_SPLAT_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1350 RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1351 InstrItinClass itin = NoItinerary> {
1352 dag OutOperandList = (outs ROWD:$wd);
1353 dag InOperandList = (ins ROWS:$ws, GPR32Opnd:$rt);
1354 string AsmString = !strconcat(instr_asm, "\t$wd, $ws[$rt]");
1355 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, GPR32Opnd:$rt))];
1356 InstrItinClass Itinerary = itin;
1359 class MSA_3R_VSHF_DESC_BASE<string instr_asm, RegisterOperand ROWD,
1360 RegisterOperand ROWS = ROWD,
1361 RegisterOperand ROWT = ROWD,
1362 InstrItinClass itin = NoItinerary> {
1363 dag OutOperandList = (outs ROWD:$wd);
1364 dag InOperandList = (ins ROWD:$wd_in, ROWS:$ws, ROWT:$wt);
1365 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
1366 list<dag> Pattern = [(set ROWD:$wd, (MipsVSHF ROWD:$wd_in, ROWS:$ws,
1368 string Constraints = "$wd = $wd_in";
1369 InstrItinClass Itinerary = itin;
1372 class MSA_3R_SLD_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1373 RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1374 InstrItinClass itin = NoItinerary> {
1375 dag OutOperandList = (outs ROWD:$wd);
1376 dag InOperandList = (ins ROWD:$wd_in, ROWS:$ws, GPR32Opnd:$rt);
1377 string AsmString = !strconcat(instr_asm, "\t$wd, $ws[$rt]");
1378 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWD:$wd_in, ROWS:$ws,
1380 InstrItinClass Itinerary = itin;
1381 string Constraints = "$wd = $wd_in";
1384 class MSA_3R_4R_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1385 RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1386 RegisterOperand ROWT = ROWD,
1387 InstrItinClass itin = NoItinerary> {
1388 dag OutOperandList = (outs ROWD:$wd);
1389 dag InOperandList = (ins ROWD:$wd_in, ROWS:$ws, ROWT:$wt);
1390 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
1391 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWD:$wd_in, ROWS:$ws,
1393 InstrItinClass Itinerary = itin;
1394 string Constraints = "$wd = $wd_in";
1397 class MSA_3RF_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1398 RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1399 RegisterOperand ROWT = ROWD,
1400 InstrItinClass itin = NoItinerary> :
1401 MSA_3R_DESC_BASE<instr_asm, OpNode, ROWD, ROWS, ROWT, itin>;
1403 class MSA_3RF_4RF_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1404 RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1405 RegisterOperand ROWT = ROWD,
1406 InstrItinClass itin = NoItinerary> :
1407 MSA_3R_4R_DESC_BASE<instr_asm, OpNode, ROWD, ROWS, ROWT, itin>;
1409 class MSA_CBRANCH_DESC_BASE<string instr_asm, RegisterOperand ROWD> {
1410 dag OutOperandList = (outs);
1411 dag InOperandList = (ins ROWD:$wt, brtarget:$offset);
1412 string AsmString = !strconcat(instr_asm, "\t$wt, $offset");
1413 list<dag> Pattern = [];
1414 InstrItinClass Itinerary = NoItinerary;
1416 bit isTerminator = 1;
1417 bit hasDelaySlot = 1;
1418 list<Register> Defs = [AT];
1421 class MSA_INSERT_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1422 Operand ImmOp, ImmLeaf Imm, RegisterOperand ROWD,
1423 RegisterOperand ROS,
1424 InstrItinClass itin = NoItinerary> {
1425 dag OutOperandList = (outs ROWD:$wd);
1426 dag InOperandList = (ins ROWD:$wd_in, ROS:$rs, ImmOp:$n);
1427 string AsmString = !strconcat(instr_asm, "\t$wd[$n], $rs");
1428 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWD:$wd_in, ROS:$rs, Imm:$n))];
1429 InstrItinClass Itinerary = itin;
1430 string Constraints = "$wd = $wd_in";
1433 class MSA_INSERT_PSEUDO_BASE<SDPatternOperator OpNode, ValueType Ty,
1434 Operand ImmOp, ImmLeaf Imm, RegisterOperand ROWD,
1435 RegisterOperand ROFS> :
1436 MSAPseudo<(outs ROWD:$wd), (ins ROWD:$wd_in, ImmOp:$n, ROFS:$fs),
1437 [(set ROWD:$wd, (OpNode (Ty ROWD:$wd_in), ROFS:$fs, Imm:$n))]> {
1438 bit usesCustomInserter = 1;
1439 string Constraints = "$wd = $wd_in";
1442 class MSA_INSERT_VIDX_PSEUDO_BASE<SDPatternOperator OpNode, ValueType Ty,
1443 RegisterOperand ROWD, RegisterOperand ROFS,
1444 RegisterOperand ROIdx> :
1445 MSAPseudo<(outs ROWD:$wd), (ins ROWD:$wd_in, ROIdx:$n, ROFS:$fs),
1446 [(set ROWD:$wd, (OpNode (Ty ROWD:$wd_in), ROFS:$fs,
1448 bit usesCustomInserter = 1;
1449 string Constraints = "$wd = $wd_in";
1452 class MSA_INSVE_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1453 Operand ImmOp, ImmLeaf Imm, RegisterOperand ROWD,
1454 RegisterOperand ROWS = ROWD,
1455 InstrItinClass itin = NoItinerary> {
1456 dag OutOperandList = (outs ROWD:$wd);
1457 dag InOperandList = (ins ROWD:$wd_in, ImmOp:$n, ROWS:$ws, uimmz:$n2);
1458 string AsmString = !strconcat(instr_asm, "\t$wd[$n], $ws[$n2]");
1459 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWD:$wd_in,
1463 InstrItinClass Itinerary = itin;
1464 string Constraints = "$wd = $wd_in";
1467 class MSA_VEC_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
1468 RegisterOperand ROWD, RegisterOperand ROWS = ROWD,
1469 RegisterOperand ROWT = ROWD,
1470 InstrItinClass itin = NoItinerary> {
1471 dag OutOperandList = (outs ROWD:$wd);
1472 dag InOperandList = (ins ROWS:$ws, ROWT:$wt);
1473 string AsmString = !strconcat(instr_asm, "\t$wd, $ws, $wt");
1474 list<dag> Pattern = [(set ROWD:$wd, (OpNode ROWS:$ws, ROWT:$wt))];
1475 InstrItinClass Itinerary = itin;
1478 class MSA_ELM_SPLAT_DESC_BASE<string instr_asm, SplatComplexPattern SplatImm,
1479 RegisterOperand ROWD,
1480 RegisterOperand ROWS = ROWD,
1481 InstrItinClass itin = NoItinerary> {
1482 dag OutOperandList = (outs ROWD:$wd);
1483 dag InOperandList = (ins ROWS:$ws, SplatImm.OpClass:$n);
1484 string AsmString = !strconcat(instr_asm, "\t$wd, $ws[$n]");
1485 list<dag> Pattern = [(set ROWD:$wd, (MipsVSHF SplatImm:$n, ROWS:$ws,
1487 InstrItinClass Itinerary = itin;
1490 class MSA_VEC_PSEUDO_BASE<SDPatternOperator OpNode, RegisterOperand ROWD,
1491 RegisterOperand ROWS = ROWD,
1492 RegisterOperand ROWT = ROWD> :
1493 MSAPseudo<(outs ROWD:$wd), (ins ROWS:$ws, ROWT:$wt),
1494 [(set ROWD:$wd, (OpNode ROWS:$ws, ROWT:$wt))]>;
1496 class ADD_A_B_DESC : MSA_3R_DESC_BASE<"add_a.b", int_mips_add_a_b, MSA128BOpnd>,
1498 class ADD_A_H_DESC : MSA_3R_DESC_BASE<"add_a.h", int_mips_add_a_h, MSA128HOpnd>,
1500 class ADD_A_W_DESC : MSA_3R_DESC_BASE<"add_a.w", int_mips_add_a_w, MSA128WOpnd>,
1502 class ADD_A_D_DESC : MSA_3R_DESC_BASE<"add_a.d", int_mips_add_a_d, MSA128DOpnd>,
1505 class ADDS_A_B_DESC : MSA_3R_DESC_BASE<"adds_a.b", int_mips_adds_a_b,
1506 MSA128BOpnd>, IsCommutable;
1507 class ADDS_A_H_DESC : MSA_3R_DESC_BASE<"adds_a.h", int_mips_adds_a_h,
1508 MSA128HOpnd>, IsCommutable;
1509 class ADDS_A_W_DESC : MSA_3R_DESC_BASE<"adds_a.w", int_mips_adds_a_w,
1510 MSA128WOpnd>, IsCommutable;
1511 class ADDS_A_D_DESC : MSA_3R_DESC_BASE<"adds_a.d", int_mips_adds_a_d,
1512 MSA128DOpnd>, IsCommutable;
1514 class ADDS_S_B_DESC : MSA_3R_DESC_BASE<"adds_s.b", int_mips_adds_s_b,
1515 MSA128BOpnd>, IsCommutable;
1516 class ADDS_S_H_DESC : MSA_3R_DESC_BASE<"adds_s.h", int_mips_adds_s_h,
1517 MSA128HOpnd>, IsCommutable;
1518 class ADDS_S_W_DESC : MSA_3R_DESC_BASE<"adds_s.w", int_mips_adds_s_w,
1519 MSA128WOpnd>, IsCommutable;
1520 class ADDS_S_D_DESC : MSA_3R_DESC_BASE<"adds_s.d", int_mips_adds_s_d,
1521 MSA128DOpnd>, IsCommutable;
1523 class ADDS_U_B_DESC : MSA_3R_DESC_BASE<"adds_u.b", int_mips_adds_u_b,
1524 MSA128BOpnd>, IsCommutable;
1525 class ADDS_U_H_DESC : MSA_3R_DESC_BASE<"adds_u.h", int_mips_adds_u_h,
1526 MSA128HOpnd>, IsCommutable;
1527 class ADDS_U_W_DESC : MSA_3R_DESC_BASE<"adds_u.w", int_mips_adds_u_w,
1528 MSA128WOpnd>, IsCommutable;
1529 class ADDS_U_D_DESC : MSA_3R_DESC_BASE<"adds_u.d", int_mips_adds_u_d,
1530 MSA128DOpnd>, IsCommutable;
1532 class ADDV_B_DESC : MSA_3R_DESC_BASE<"addv.b", add, MSA128BOpnd>, IsCommutable;
1533 class ADDV_H_DESC : MSA_3R_DESC_BASE<"addv.h", add, MSA128HOpnd>, IsCommutable;
1534 class ADDV_W_DESC : MSA_3R_DESC_BASE<"addv.w", add, MSA128WOpnd>, IsCommutable;
1535 class ADDV_D_DESC : MSA_3R_DESC_BASE<"addv.d", add, MSA128DOpnd>, IsCommutable;
1537 class ADDVI_B_DESC : MSA_I5_DESC_BASE<"addvi.b", add, vsplati8_uimm5,
1539 class ADDVI_H_DESC : MSA_I5_DESC_BASE<"addvi.h", add, vsplati16_uimm5,
1541 class ADDVI_W_DESC : MSA_I5_DESC_BASE<"addvi.w", add, vsplati32_uimm5,
1543 class ADDVI_D_DESC : MSA_I5_DESC_BASE<"addvi.d", add, vsplati64_uimm5,
1546 class AND_V_DESC : MSA_VEC_DESC_BASE<"and.v", and, MSA128BOpnd>;
1547 class AND_V_H_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<and, MSA128HOpnd>;
1548 class AND_V_W_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<and, MSA128WOpnd>;
1549 class AND_V_D_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<and, MSA128DOpnd>;
1551 class ANDI_B_DESC : MSA_I8_DESC_BASE<"andi.b", and, vsplati8_uimm8,
1554 class ASUB_S_B_DESC : MSA_3R_DESC_BASE<"asub_s.b", int_mips_asub_s_b,
1556 class ASUB_S_H_DESC : MSA_3R_DESC_BASE<"asub_s.h", int_mips_asub_s_h,
1558 class ASUB_S_W_DESC : MSA_3R_DESC_BASE<"asub_s.w", int_mips_asub_s_w,
1560 class ASUB_S_D_DESC : MSA_3R_DESC_BASE<"asub_s.d", int_mips_asub_s_d,
1563 class ASUB_U_B_DESC : MSA_3R_DESC_BASE<"asub_u.b", int_mips_asub_u_b,
1565 class ASUB_U_H_DESC : MSA_3R_DESC_BASE<"asub_u.h", int_mips_asub_u_h,
1567 class ASUB_U_W_DESC : MSA_3R_DESC_BASE<"asub_u.w", int_mips_asub_u_w,
1569 class ASUB_U_D_DESC : MSA_3R_DESC_BASE<"asub_u.d", int_mips_asub_u_d,
1572 class AVE_S_B_DESC : MSA_3R_DESC_BASE<"ave_s.b", int_mips_ave_s_b, MSA128BOpnd>,
1574 class AVE_S_H_DESC : MSA_3R_DESC_BASE<"ave_s.h", int_mips_ave_s_h, MSA128HOpnd>,
1576 class AVE_S_W_DESC : MSA_3R_DESC_BASE<"ave_s.w", int_mips_ave_s_w, MSA128WOpnd>,
1578 class AVE_S_D_DESC : MSA_3R_DESC_BASE<"ave_s.d", int_mips_ave_s_d, MSA128DOpnd>,
1581 class AVE_U_B_DESC : MSA_3R_DESC_BASE<"ave_u.b", int_mips_ave_u_b, MSA128BOpnd>,
1583 class AVE_U_H_DESC : MSA_3R_DESC_BASE<"ave_u.h", int_mips_ave_u_h, MSA128HOpnd>,
1585 class AVE_U_W_DESC : MSA_3R_DESC_BASE<"ave_u.w", int_mips_ave_u_w, MSA128WOpnd>,
1587 class AVE_U_D_DESC : MSA_3R_DESC_BASE<"ave_u.d", int_mips_ave_u_d, MSA128DOpnd>,
1590 class AVER_S_B_DESC : MSA_3R_DESC_BASE<"aver_s.b", int_mips_aver_s_b,
1591 MSA128BOpnd>, IsCommutable;
1592 class AVER_S_H_DESC : MSA_3R_DESC_BASE<"aver_s.h", int_mips_aver_s_h,
1593 MSA128HOpnd>, IsCommutable;
1594 class AVER_S_W_DESC : MSA_3R_DESC_BASE<"aver_s.w", int_mips_aver_s_w,
1595 MSA128WOpnd>, IsCommutable;
1596 class AVER_S_D_DESC : MSA_3R_DESC_BASE<"aver_s.d", int_mips_aver_s_d,
1597 MSA128DOpnd>, IsCommutable;
1599 class AVER_U_B_DESC : MSA_3R_DESC_BASE<"aver_u.b", int_mips_aver_u_b,
1600 MSA128BOpnd>, IsCommutable;
1601 class AVER_U_H_DESC : MSA_3R_DESC_BASE<"aver_u.h", int_mips_aver_u_h,
1602 MSA128HOpnd>, IsCommutable;
1603 class AVER_U_W_DESC : MSA_3R_DESC_BASE<"aver_u.w", int_mips_aver_u_w,
1604 MSA128WOpnd>, IsCommutable;
1605 class AVER_U_D_DESC : MSA_3R_DESC_BASE<"aver_u.d", int_mips_aver_u_d,
1606 MSA128DOpnd>, IsCommutable;
1608 class BCLR_B_DESC : MSA_3R_DESC_BASE<"bclr.b", vbclr_b, MSA128BOpnd>;
1609 class BCLR_H_DESC : MSA_3R_DESC_BASE<"bclr.h", vbclr_h, MSA128HOpnd>;
1610 class BCLR_W_DESC : MSA_3R_DESC_BASE<"bclr.w", vbclr_w, MSA128WOpnd>;
1611 class BCLR_D_DESC : MSA_3R_DESC_BASE<"bclr.d", vbclr_d, MSA128DOpnd>;
1613 class BCLRI_B_DESC : MSA_BIT_B_DESC_BASE<"bclri.b", and, vsplat_uimm_inv_pow2,
1615 class BCLRI_H_DESC : MSA_BIT_H_DESC_BASE<"bclri.h", and, vsplat_uimm_inv_pow2,
1617 class BCLRI_W_DESC : MSA_BIT_W_DESC_BASE<"bclri.w", and, vsplat_uimm_inv_pow2,
1619 class BCLRI_D_DESC : MSA_BIT_D_DESC_BASE<"bclri.d", and, vsplat_uimm_inv_pow2,
1622 class BINSL_B_DESC : MSA_3R_BINSX_DESC_BASE<"binsl.b", int_mips_binsl_b,
1624 class BINSL_H_DESC : MSA_3R_BINSX_DESC_BASE<"binsl.h", int_mips_binsl_h,
1626 class BINSL_W_DESC : MSA_3R_BINSX_DESC_BASE<"binsl.w", int_mips_binsl_w,
1628 class BINSL_D_DESC : MSA_3R_BINSX_DESC_BASE<"binsl.d", int_mips_binsl_d,
1631 class BINSLI_B_DESC : MSA_BIT_BINSLI_DESC_BASE<"binsli.b", v16i8, vsplat_maskl_bits_uimm3, MSA128BOpnd>;
1632 class BINSLI_H_DESC : MSA_BIT_BINSLI_DESC_BASE<"binsli.h", v8i16, vsplat_maskl_bits_uimm4, MSA128HOpnd>;
1633 class BINSLI_W_DESC : MSA_BIT_BINSLI_DESC_BASE<"binsli.w", v4i32, vsplat_maskl_bits_uimm5, MSA128WOpnd>;
1634 class BINSLI_D_DESC : MSA_BIT_BINSLI_DESC_BASE<"binsli.d", v2i64, vsplat_maskl_bits_uimm6, MSA128DOpnd>;
1636 class BINSR_B_DESC : MSA_3R_BINSX_DESC_BASE<"binsr.b", int_mips_binsr_b,
1638 class BINSR_H_DESC : MSA_3R_BINSX_DESC_BASE<"binsr.h", int_mips_binsr_h,
1640 class BINSR_W_DESC : MSA_3R_BINSX_DESC_BASE<"binsr.w", int_mips_binsr_w,
1642 class BINSR_D_DESC : MSA_3R_BINSX_DESC_BASE<"binsr.d", int_mips_binsr_d,
1646 : MSA_BIT_BINSRI_DESC_BASE<"binsri.b", v16i8, vsplat_maskr_bits_uimm3,
1649 : MSA_BIT_BINSRI_DESC_BASE<"binsri.h", v8i16, vsplat_maskr_bits_uimm4,
1652 : MSA_BIT_BINSRI_DESC_BASE<"binsri.w", v4i32, vsplat_maskr_bits_uimm5,
1655 : MSA_BIT_BINSRI_DESC_BASE<"binsri.d", v2i64, vsplat_maskr_bits_uimm6,
1659 dag OutOperandList = (outs MSA128BOpnd:$wd);
1660 dag InOperandList = (ins MSA128BOpnd:$wd_in, MSA128BOpnd:$ws,
1662 string AsmString = "bmnz.v\t$wd, $ws, $wt";
1663 list<dag> Pattern = [(set MSA128BOpnd:$wd, (vselect MSA128BOpnd:$wt,
1665 MSA128BOpnd:$wd_in))];
1666 InstrItinClass Itinerary = NoItinerary;
1667 string Constraints = "$wd = $wd_in";
1670 class BMNZI_B_DESC {
1671 dag OutOperandList = (outs MSA128BOpnd:$wd);
1672 dag InOperandList = (ins MSA128BOpnd:$wd_in, MSA128BOpnd:$ws,
1674 string AsmString = "bmnzi.b\t$wd, $ws, $u8";
1675 list<dag> Pattern = [(set MSA128BOpnd:$wd, (vselect vsplati8_uimm8:$u8,
1677 MSA128BOpnd:$wd_in))];
1678 InstrItinClass Itinerary = NoItinerary;
1679 string Constraints = "$wd = $wd_in";
1683 dag OutOperandList = (outs MSA128BOpnd:$wd);
1684 dag InOperandList = (ins MSA128BOpnd:$wd_in, MSA128BOpnd:$ws,
1686 string AsmString = "bmz.v\t$wd, $ws, $wt";
1687 list<dag> Pattern = [(set MSA128BOpnd:$wd, (vselect MSA128BOpnd:$wt,
1690 InstrItinClass Itinerary = NoItinerary;
1691 string Constraints = "$wd = $wd_in";
1695 dag OutOperandList = (outs MSA128BOpnd:$wd);
1696 dag InOperandList = (ins MSA128BOpnd:$wd_in, MSA128BOpnd:$ws,
1698 string AsmString = "bmzi.b\t$wd, $ws, $u8";
1699 list<dag> Pattern = [(set MSA128BOpnd:$wd, (vselect vsplati8_uimm8:$u8,
1702 InstrItinClass Itinerary = NoItinerary;
1703 string Constraints = "$wd = $wd_in";
1706 class BNEG_B_DESC : MSA_3R_DESC_BASE<"bneg.b", vbneg_b, MSA128BOpnd>;
1707 class BNEG_H_DESC : MSA_3R_DESC_BASE<"bneg.h", vbneg_h, MSA128HOpnd>;
1708 class BNEG_W_DESC : MSA_3R_DESC_BASE<"bneg.w", vbneg_w, MSA128WOpnd>;
1709 class BNEG_D_DESC : MSA_3R_DESC_BASE<"bneg.d", vbneg_d, MSA128DOpnd>;
1711 class BNEGI_B_DESC : MSA_BIT_B_DESC_BASE<"bnegi.b", xor, vsplat_uimm_pow2,
1713 class BNEGI_H_DESC : MSA_BIT_H_DESC_BASE<"bnegi.h", xor, vsplat_uimm_pow2,
1715 class BNEGI_W_DESC : MSA_BIT_W_DESC_BASE<"bnegi.w", xor, vsplat_uimm_pow2,
1717 class BNEGI_D_DESC : MSA_BIT_D_DESC_BASE<"bnegi.d", xor, vsplat_uimm_pow2,
1720 class BNZ_B_DESC : MSA_CBRANCH_DESC_BASE<"bnz.b", MSA128BOpnd>;
1721 class BNZ_H_DESC : MSA_CBRANCH_DESC_BASE<"bnz.h", MSA128HOpnd>;
1722 class BNZ_W_DESC : MSA_CBRANCH_DESC_BASE<"bnz.w", MSA128WOpnd>;
1723 class BNZ_D_DESC : MSA_CBRANCH_DESC_BASE<"bnz.d", MSA128DOpnd>;
1725 class BNZ_V_DESC : MSA_CBRANCH_DESC_BASE<"bnz.v", MSA128BOpnd>;
1728 dag OutOperandList = (outs MSA128BOpnd:$wd);
1729 dag InOperandList = (ins MSA128BOpnd:$wd_in, MSA128BOpnd:$ws,
1731 string AsmString = "bsel.v\t$wd, $ws, $wt";
1732 // Note that vselect and BSEL_V treat the condition operand the opposite way
1734 // (vselect cond, if_set, if_clear)
1735 // (BSEL_V cond, if_clear, if_set)
1736 list<dag> Pattern = [(set MSA128BOpnd:$wd,
1737 (vselect MSA128BOpnd:$wd_in, MSA128BOpnd:$wt,
1739 InstrItinClass Itinerary = NoItinerary;
1740 string Constraints = "$wd = $wd_in";
1743 class BSELI_B_DESC {
1744 dag OutOperandList = (outs MSA128BOpnd:$wd);
1745 dag InOperandList = (ins MSA128BOpnd:$wd_in, MSA128BOpnd:$ws,
1747 string AsmString = "bseli.b\t$wd, $ws, $u8";
1748 // Note that vselect and BSEL_V treat the condition operand the opposite way
1750 // (vselect cond, if_set, if_clear)
1751 // (BSEL_V cond, if_clear, if_set)
1752 list<dag> Pattern = [(set MSA128BOpnd:$wd, (vselect MSA128BOpnd:$wd_in,
1755 InstrItinClass Itinerary = NoItinerary;
1756 string Constraints = "$wd = $wd_in";
1759 class BSET_B_DESC : MSA_3R_DESC_BASE<"bset.b", vbset_b, MSA128BOpnd>;
1760 class BSET_H_DESC : MSA_3R_DESC_BASE<"bset.h", vbset_h, MSA128HOpnd>;
1761 class BSET_W_DESC : MSA_3R_DESC_BASE<"bset.w", vbset_w, MSA128WOpnd>;
1762 class BSET_D_DESC : MSA_3R_DESC_BASE<"bset.d", vbset_d, MSA128DOpnd>;
1764 class BSETI_B_DESC : MSA_BIT_B_DESC_BASE<"bseti.b", or, vsplat_uimm_pow2,
1766 class BSETI_H_DESC : MSA_BIT_H_DESC_BASE<"bseti.h", or, vsplat_uimm_pow2,
1768 class BSETI_W_DESC : MSA_BIT_W_DESC_BASE<"bseti.w", or, vsplat_uimm_pow2,
1770 class BSETI_D_DESC : MSA_BIT_D_DESC_BASE<"bseti.d", or, vsplat_uimm_pow2,
1773 class BZ_B_DESC : MSA_CBRANCH_DESC_BASE<"bz.b", MSA128BOpnd>;
1774 class BZ_H_DESC : MSA_CBRANCH_DESC_BASE<"bz.h", MSA128HOpnd>;
1775 class BZ_W_DESC : MSA_CBRANCH_DESC_BASE<"bz.w", MSA128WOpnd>;
1776 class BZ_D_DESC : MSA_CBRANCH_DESC_BASE<"bz.d", MSA128DOpnd>;
1778 class BZ_V_DESC : MSA_CBRANCH_DESC_BASE<"bz.v", MSA128BOpnd>;
1780 class CEQ_B_DESC : MSA_3R_DESC_BASE<"ceq.b", vseteq_v16i8, MSA128BOpnd>,
1782 class CEQ_H_DESC : MSA_3R_DESC_BASE<"ceq.h", vseteq_v8i16, MSA128HOpnd>,
1784 class CEQ_W_DESC : MSA_3R_DESC_BASE<"ceq.w", vseteq_v4i32, MSA128WOpnd>,
1786 class CEQ_D_DESC : MSA_3R_DESC_BASE<"ceq.d", vseteq_v2i64, MSA128DOpnd>,
1789 class CEQI_B_DESC : MSA_I5_DESC_BASE<"ceqi.b", vseteq_v16i8, vsplati8_simm5,
1791 class CEQI_H_DESC : MSA_I5_DESC_BASE<"ceqi.h", vseteq_v8i16, vsplati16_simm5,
1793 class CEQI_W_DESC : MSA_I5_DESC_BASE<"ceqi.w", vseteq_v4i32, vsplati32_simm5,
1795 class CEQI_D_DESC : MSA_I5_DESC_BASE<"ceqi.d", vseteq_v2i64, vsplati64_simm5,
1799 dag OutOperandList = (outs GPR32Opnd:$rd);
1800 dag InOperandList = (ins MSA128CROpnd:$cs);
1801 string AsmString = "cfcmsa\t$rd, $cs";
1802 InstrItinClass Itinerary = NoItinerary;
1803 bit hasSideEffects = 1;
1807 class CLE_S_B_DESC : MSA_3R_DESC_BASE<"cle_s.b", vsetle_v16i8, MSA128BOpnd>;
1808 class CLE_S_H_DESC : MSA_3R_DESC_BASE<"cle_s.h", vsetle_v8i16, MSA128HOpnd>;
1809 class CLE_S_W_DESC : MSA_3R_DESC_BASE<"cle_s.w", vsetle_v4i32, MSA128WOpnd>;
1810 class CLE_S_D_DESC : MSA_3R_DESC_BASE<"cle_s.d", vsetle_v2i64, MSA128DOpnd>;
1812 class CLE_U_B_DESC : MSA_3R_DESC_BASE<"cle_u.b", vsetule_v16i8, MSA128BOpnd>;
1813 class CLE_U_H_DESC : MSA_3R_DESC_BASE<"cle_u.h", vsetule_v8i16, MSA128HOpnd>;
1814 class CLE_U_W_DESC : MSA_3R_DESC_BASE<"cle_u.w", vsetule_v4i32, MSA128WOpnd>;
1815 class CLE_U_D_DESC : MSA_3R_DESC_BASE<"cle_u.d", vsetule_v2i64, MSA128DOpnd>;
1817 class CLEI_S_B_DESC : MSA_I5_DESC_BASE<"clei_s.b", vsetle_v16i8,
1818 vsplati8_simm5, MSA128BOpnd>;
1819 class CLEI_S_H_DESC : MSA_I5_DESC_BASE<"clei_s.h", vsetle_v8i16,
1820 vsplati16_simm5, MSA128HOpnd>;
1821 class CLEI_S_W_DESC : MSA_I5_DESC_BASE<"clei_s.w", vsetle_v4i32,
1822 vsplati32_simm5, MSA128WOpnd>;
1823 class CLEI_S_D_DESC : MSA_I5_DESC_BASE<"clei_s.d", vsetle_v2i64,
1824 vsplati64_simm5, MSA128DOpnd>;
1826 class CLEI_U_B_DESC : MSA_I5_DESC_BASE<"clei_u.b", vsetule_v16i8,
1827 vsplati8_uimm5, MSA128BOpnd>;
1828 class CLEI_U_H_DESC : MSA_I5_DESC_BASE<"clei_u.h", vsetule_v8i16,
1829 vsplati16_uimm5, MSA128HOpnd>;
1830 class CLEI_U_W_DESC : MSA_I5_DESC_BASE<"clei_u.w", vsetule_v4i32,
1831 vsplati32_uimm5, MSA128WOpnd>;
1832 class CLEI_U_D_DESC : MSA_I5_DESC_BASE<"clei_u.d", vsetule_v2i64,
1833 vsplati64_uimm5, MSA128DOpnd>;
1835 class CLT_S_B_DESC : MSA_3R_DESC_BASE<"clt_s.b", vsetlt_v16i8, MSA128BOpnd>;
1836 class CLT_S_H_DESC : MSA_3R_DESC_BASE<"clt_s.h", vsetlt_v8i16, MSA128HOpnd>;
1837 class CLT_S_W_DESC : MSA_3R_DESC_BASE<"clt_s.w", vsetlt_v4i32, MSA128WOpnd>;
1838 class CLT_S_D_DESC : MSA_3R_DESC_BASE<"clt_s.d", vsetlt_v2i64, MSA128DOpnd>;
1840 class CLT_U_B_DESC : MSA_3R_DESC_BASE<"clt_u.b", vsetult_v16i8, MSA128BOpnd>;
1841 class CLT_U_H_DESC : MSA_3R_DESC_BASE<"clt_u.h", vsetult_v8i16, MSA128HOpnd>;
1842 class CLT_U_W_DESC : MSA_3R_DESC_BASE<"clt_u.w", vsetult_v4i32, MSA128WOpnd>;
1843 class CLT_U_D_DESC : MSA_3R_DESC_BASE<"clt_u.d", vsetult_v2i64, MSA128DOpnd>;
1845 class CLTI_S_B_DESC : MSA_I5_DESC_BASE<"clti_s.b", vsetlt_v16i8,
1846 vsplati8_simm5, MSA128BOpnd>;
1847 class CLTI_S_H_DESC : MSA_I5_DESC_BASE<"clti_s.h", vsetlt_v8i16,
1848 vsplati16_simm5, MSA128HOpnd>;
1849 class CLTI_S_W_DESC : MSA_I5_DESC_BASE<"clti_s.w", vsetlt_v4i32,
1850 vsplati32_simm5, MSA128WOpnd>;
1851 class CLTI_S_D_DESC : MSA_I5_DESC_BASE<"clti_s.d", vsetlt_v2i64,
1852 vsplati64_simm5, MSA128DOpnd>;
1854 class CLTI_U_B_DESC : MSA_I5_DESC_BASE<"clti_u.b", vsetult_v16i8,
1855 vsplati8_uimm5, MSA128BOpnd>;
1856 class CLTI_U_H_DESC : MSA_I5_DESC_BASE<"clti_u.h", vsetult_v8i16,
1857 vsplati16_uimm5, MSA128HOpnd>;
1858 class CLTI_U_W_DESC : MSA_I5_DESC_BASE<"clti_u.w", vsetult_v4i32,
1859 vsplati32_uimm5, MSA128WOpnd>;
1860 class CLTI_U_D_DESC : MSA_I5_DESC_BASE<"clti_u.d", vsetult_v2i64,
1861 vsplati64_uimm5, MSA128DOpnd>;
1863 class COPY_S_B_DESC : MSA_COPY_DESC_BASE<"copy_s.b", vextract_sext_i8, v16i8,
1864 uimm4_ptr, immZExt4Ptr, GPR32Opnd,
1866 class COPY_S_H_DESC : MSA_COPY_DESC_BASE<"copy_s.h", vextract_sext_i16, v8i16,
1867 uimm3_ptr, immZExt3Ptr, GPR32Opnd,
1869 class COPY_S_W_DESC : MSA_COPY_DESC_BASE<"copy_s.w", vextract_sext_i32, v4i32,
1870 uimm2_ptr, immZExt2Ptr, GPR32Opnd,
1872 class COPY_S_D_DESC : MSA_COPY_DESC_BASE<"copy_s.d", vextract_sext_i64, v2i64,
1873 uimm1_ptr, immZExt1Ptr, GPR64Opnd,
1876 class COPY_U_B_DESC : MSA_COPY_DESC_BASE<"copy_u.b", vextract_zext_i8, v16i8,
1877 uimm4_ptr, immZExt4Ptr, GPR32Opnd,
1879 class COPY_U_H_DESC : MSA_COPY_DESC_BASE<"copy_u.h", vextract_zext_i16, v8i16,
1880 uimm3_ptr, immZExt3Ptr, GPR32Opnd,
1882 class COPY_U_W_DESC : MSA_COPY_DESC_BASE<"copy_u.w", vextract_zext_i32, v4i32,
1883 uimm2_ptr, immZExt2Ptr, GPR32Opnd,
1886 class COPY_FW_PSEUDO_DESC : MSA_COPY_PSEUDO_BASE<vector_extract, v4f32,
1887 uimm2_ptr, immZExt2Ptr, FGR32,
1889 class COPY_FD_PSEUDO_DESC : MSA_COPY_PSEUDO_BASE<vector_extract, v2f64,
1890 uimm1_ptr, immZExt1Ptr, FGR64,
1894 dag OutOperandList = (outs);
1895 dag InOperandList = (ins MSA128CROpnd:$cd, GPR32Opnd:$rs);
1896 string AsmString = "ctcmsa\t$cd, $rs";
1897 InstrItinClass Itinerary = NoItinerary;
1898 bit hasSideEffects = 1;
1902 class DIV_S_B_DESC : MSA_3R_DESC_BASE<"div_s.b", sdiv, MSA128BOpnd>;
1903 class DIV_S_H_DESC : MSA_3R_DESC_BASE<"div_s.h", sdiv, MSA128HOpnd>;
1904 class DIV_S_W_DESC : MSA_3R_DESC_BASE<"div_s.w", sdiv, MSA128WOpnd>;
1905 class DIV_S_D_DESC : MSA_3R_DESC_BASE<"div_s.d", sdiv, MSA128DOpnd>;
1907 class DIV_U_B_DESC : MSA_3R_DESC_BASE<"div_u.b", udiv, MSA128BOpnd>;
1908 class DIV_U_H_DESC : MSA_3R_DESC_BASE<"div_u.h", udiv, MSA128HOpnd>;
1909 class DIV_U_W_DESC : MSA_3R_DESC_BASE<"div_u.w", udiv, MSA128WOpnd>;
1910 class DIV_U_D_DESC : MSA_3R_DESC_BASE<"div_u.d", udiv, MSA128DOpnd>;
1912 class DOTP_S_H_DESC : MSA_3R_DESC_BASE<"dotp_s.h", int_mips_dotp_s_h,
1913 MSA128HOpnd, MSA128BOpnd, MSA128BOpnd>,
1915 class DOTP_S_W_DESC : MSA_3R_DESC_BASE<"dotp_s.w", int_mips_dotp_s_w,
1916 MSA128WOpnd, MSA128HOpnd, MSA128HOpnd>,
1918 class DOTP_S_D_DESC : MSA_3R_DESC_BASE<"dotp_s.d", int_mips_dotp_s_d,
1919 MSA128DOpnd, MSA128WOpnd, MSA128WOpnd>,
1922 class DOTP_U_H_DESC : MSA_3R_DESC_BASE<"dotp_u.h", int_mips_dotp_u_h,
1923 MSA128HOpnd, MSA128BOpnd, MSA128BOpnd>,
1925 class DOTP_U_W_DESC : MSA_3R_DESC_BASE<"dotp_u.w", int_mips_dotp_u_w,
1926 MSA128WOpnd, MSA128HOpnd, MSA128HOpnd>,
1928 class DOTP_U_D_DESC : MSA_3R_DESC_BASE<"dotp_u.d", int_mips_dotp_u_d,
1929 MSA128DOpnd, MSA128WOpnd, MSA128WOpnd>,
1932 class DPADD_S_H_DESC : MSA_3R_4R_DESC_BASE<"dpadd_s.h", int_mips_dpadd_s_h,
1933 MSA128HOpnd, MSA128BOpnd,
1934 MSA128BOpnd>, IsCommutable;
1935 class DPADD_S_W_DESC : MSA_3R_4R_DESC_BASE<"dpadd_s.w", int_mips_dpadd_s_w,
1936 MSA128WOpnd, MSA128HOpnd,
1937 MSA128HOpnd>, IsCommutable;
1938 class DPADD_S_D_DESC : MSA_3R_4R_DESC_BASE<"dpadd_s.d", int_mips_dpadd_s_d,
1939 MSA128DOpnd, MSA128WOpnd,
1940 MSA128WOpnd>, IsCommutable;
1942 class DPADD_U_H_DESC : MSA_3R_4R_DESC_BASE<"dpadd_u.h", int_mips_dpadd_u_h,
1943 MSA128HOpnd, MSA128BOpnd,
1944 MSA128BOpnd>, IsCommutable;
1945 class DPADD_U_W_DESC : MSA_3R_4R_DESC_BASE<"dpadd_u.w", int_mips_dpadd_u_w,
1946 MSA128WOpnd, MSA128HOpnd,
1947 MSA128HOpnd>, IsCommutable;
1948 class DPADD_U_D_DESC : MSA_3R_4R_DESC_BASE<"dpadd_u.d", int_mips_dpadd_u_d,
1949 MSA128DOpnd, MSA128WOpnd,
1950 MSA128WOpnd>, IsCommutable;
1952 class DPSUB_S_H_DESC : MSA_3R_4R_DESC_BASE<"dpsub_s.h", int_mips_dpsub_s_h,
1953 MSA128HOpnd, MSA128BOpnd,
1955 class DPSUB_S_W_DESC : MSA_3R_4R_DESC_BASE<"dpsub_s.w", int_mips_dpsub_s_w,
1956 MSA128WOpnd, MSA128HOpnd,
1958 class DPSUB_S_D_DESC : MSA_3R_4R_DESC_BASE<"dpsub_s.d", int_mips_dpsub_s_d,
1959 MSA128DOpnd, MSA128WOpnd,
1962 class DPSUB_U_H_DESC : MSA_3R_4R_DESC_BASE<"dpsub_u.h", int_mips_dpsub_u_h,
1963 MSA128HOpnd, MSA128BOpnd,
1965 class DPSUB_U_W_DESC : MSA_3R_4R_DESC_BASE<"dpsub_u.w", int_mips_dpsub_u_w,
1966 MSA128WOpnd, MSA128HOpnd,
1968 class DPSUB_U_D_DESC : MSA_3R_4R_DESC_BASE<"dpsub_u.d", int_mips_dpsub_u_d,
1969 MSA128DOpnd, MSA128WOpnd,
1972 class FADD_W_DESC : MSA_3RF_DESC_BASE<"fadd.w", fadd, MSA128WOpnd>,
1974 class FADD_D_DESC : MSA_3RF_DESC_BASE<"fadd.d", fadd, MSA128DOpnd>,
1977 class FCAF_W_DESC : MSA_3RF_DESC_BASE<"fcaf.w", int_mips_fcaf_w, MSA128WOpnd>,
1979 class FCAF_D_DESC : MSA_3RF_DESC_BASE<"fcaf.d", int_mips_fcaf_d, MSA128DOpnd>,
1982 class FCEQ_W_DESC : MSA_3RF_DESC_BASE<"fceq.w", vfsetoeq_v4f32, MSA128WOpnd>,
1984 class FCEQ_D_DESC : MSA_3RF_DESC_BASE<"fceq.d", vfsetoeq_v2f64, MSA128DOpnd>,
1987 class FCLASS_W_DESC : MSA_2RF_DESC_BASE<"fclass.w", int_mips_fclass_w,
1989 class FCLASS_D_DESC : MSA_2RF_DESC_BASE<"fclass.d", int_mips_fclass_d,
1992 class FCLE_W_DESC : MSA_3RF_DESC_BASE<"fcle.w", vfsetole_v4f32, MSA128WOpnd>;
1993 class FCLE_D_DESC : MSA_3RF_DESC_BASE<"fcle.d", vfsetole_v2f64, MSA128DOpnd>;
1995 class FCLT_W_DESC : MSA_3RF_DESC_BASE<"fclt.w", vfsetolt_v4f32, MSA128WOpnd>;
1996 class FCLT_D_DESC : MSA_3RF_DESC_BASE<"fclt.d", vfsetolt_v2f64, MSA128DOpnd>;
1998 class FCNE_W_DESC : MSA_3RF_DESC_BASE<"fcne.w", vfsetone_v4f32, MSA128WOpnd>,
2000 class FCNE_D_DESC : MSA_3RF_DESC_BASE<"fcne.d", vfsetone_v2f64, MSA128DOpnd>,
2003 class FCOR_W_DESC : MSA_3RF_DESC_BASE<"fcor.w", vfsetord_v4f32, MSA128WOpnd>,
2005 class FCOR_D_DESC : MSA_3RF_DESC_BASE<"fcor.d", vfsetord_v2f64, MSA128DOpnd>,
2008 class FCUEQ_W_DESC : MSA_3RF_DESC_BASE<"fcueq.w", vfsetueq_v4f32, MSA128WOpnd>,
2010 class FCUEQ_D_DESC : MSA_3RF_DESC_BASE<"fcueq.d", vfsetueq_v2f64, MSA128DOpnd>,
2013 class FCULE_W_DESC : MSA_3RF_DESC_BASE<"fcule.w", vfsetule_v4f32, MSA128WOpnd>,
2015 class FCULE_D_DESC : MSA_3RF_DESC_BASE<"fcule.d", vfsetule_v2f64, MSA128DOpnd>,
2018 class FCULT_W_DESC : MSA_3RF_DESC_BASE<"fcult.w", vfsetult_v4f32, MSA128WOpnd>,
2020 class FCULT_D_DESC : MSA_3RF_DESC_BASE<"fcult.d", vfsetult_v2f64, MSA128DOpnd>,
2023 class FCUN_W_DESC : MSA_3RF_DESC_BASE<"fcun.w", vfsetun_v4f32, MSA128WOpnd>,
2025 class FCUN_D_DESC : MSA_3RF_DESC_BASE<"fcun.d", vfsetun_v2f64, MSA128DOpnd>,
2028 class FCUNE_W_DESC : MSA_3RF_DESC_BASE<"fcune.w", vfsetune_v4f32, MSA128WOpnd>,
2030 class FCUNE_D_DESC : MSA_3RF_DESC_BASE<"fcune.d", vfsetune_v2f64, MSA128DOpnd>,
2033 class FDIV_W_DESC : MSA_3RF_DESC_BASE<"fdiv.w", fdiv, MSA128WOpnd>;
2034 class FDIV_D_DESC : MSA_3RF_DESC_BASE<"fdiv.d", fdiv, MSA128DOpnd>;
2036 class FEXDO_H_DESC : MSA_3RF_DESC_BASE<"fexdo.h", int_mips_fexdo_h,
2037 MSA128HOpnd, MSA128WOpnd, MSA128WOpnd>;
2038 class FEXDO_W_DESC : MSA_3RF_DESC_BASE<"fexdo.w", int_mips_fexdo_w,
2039 MSA128WOpnd, MSA128DOpnd, MSA128DOpnd>;
2041 // The fexp2.df instruction multiplies the first operand by 2 to the power of
2042 // the second operand. We therefore need a pseudo-insn in order to invent the
2043 // 1.0 when we only need to match ISD::FEXP2.
2044 class FEXP2_W_DESC : MSA_3RF_DESC_BASE<"fexp2.w", mul_fexp2, MSA128WOpnd>;
2045 class FEXP2_D_DESC : MSA_3RF_DESC_BASE<"fexp2.d", mul_fexp2, MSA128DOpnd>;
2046 let usesCustomInserter = 1 in {
2047 class FEXP2_W_1_PSEUDO_DESC :
2048 MSAPseudo<(outs MSA128W:$wd), (ins MSA128W:$ws),
2049 [(set MSA128W:$wd, (fexp2 MSA128W:$ws))]>;
2050 class FEXP2_D_1_PSEUDO_DESC :
2051 MSAPseudo<(outs MSA128D:$wd), (ins MSA128D:$ws),
2052 [(set MSA128D:$wd, (fexp2 MSA128D:$ws))]>;
2055 class FEXUPL_W_DESC : MSA_2RF_DESC_BASE<"fexupl.w", int_mips_fexupl_w,
2056 MSA128WOpnd, MSA128HOpnd>;
2057 class FEXUPL_D_DESC : MSA_2RF_DESC_BASE<"fexupl.d", int_mips_fexupl_d,
2058 MSA128DOpnd, MSA128WOpnd>;
2060 class FEXUPR_W_DESC : MSA_2RF_DESC_BASE<"fexupr.w", int_mips_fexupr_w,
2061 MSA128WOpnd, MSA128HOpnd>;
2062 class FEXUPR_D_DESC : MSA_2RF_DESC_BASE<"fexupr.d", int_mips_fexupr_d,
2063 MSA128DOpnd, MSA128WOpnd>;
2065 class FFINT_S_W_DESC : MSA_2RF_DESC_BASE<"ffint_s.w", sint_to_fp, MSA128WOpnd>;
2066 class FFINT_S_D_DESC : MSA_2RF_DESC_BASE<"ffint_s.d", sint_to_fp, MSA128DOpnd>;
2068 class FFINT_U_W_DESC : MSA_2RF_DESC_BASE<"ffint_u.w", uint_to_fp, MSA128WOpnd>;
2069 class FFINT_U_D_DESC : MSA_2RF_DESC_BASE<"ffint_u.d", uint_to_fp, MSA128DOpnd>;
2071 class FFQL_W_DESC : MSA_2RF_DESC_BASE<"ffql.w", int_mips_ffql_w,
2072 MSA128WOpnd, MSA128HOpnd>;
2073 class FFQL_D_DESC : MSA_2RF_DESC_BASE<"ffql.d", int_mips_ffql_d,
2074 MSA128DOpnd, MSA128WOpnd>;
2076 class FFQR_W_DESC : MSA_2RF_DESC_BASE<"ffqr.w", int_mips_ffqr_w,
2077 MSA128WOpnd, MSA128HOpnd>;
2078 class FFQR_D_DESC : MSA_2RF_DESC_BASE<"ffqr.d", int_mips_ffqr_d,
2079 MSA128DOpnd, MSA128WOpnd>;
2081 class FILL_B_DESC : MSA_2R_FILL_DESC_BASE<"fill.b", v16i8, vsplati8,
2082 MSA128BOpnd, GPR32Opnd>;
2083 class FILL_H_DESC : MSA_2R_FILL_DESC_BASE<"fill.h", v8i16, vsplati16,
2084 MSA128HOpnd, GPR32Opnd>;
2085 class FILL_W_DESC : MSA_2R_FILL_DESC_BASE<"fill.w", v4i32, vsplati32,
2086 MSA128WOpnd, GPR32Opnd>;
2087 class FILL_D_DESC : MSA_2R_FILL_DESC_BASE<"fill.d", v2i64, vsplati64,
2088 MSA128DOpnd, GPR64Opnd>;
2090 class FILL_FW_PSEUDO_DESC : MSA_2R_FILL_PSEUDO_BASE<v4f32, vsplatf32, MSA128W,
2092 class FILL_FD_PSEUDO_DESC : MSA_2R_FILL_PSEUDO_BASE<v2f64, vsplatf64, MSA128D,
2095 class FLOG2_W_DESC : MSA_2RF_DESC_BASE<"flog2.w", flog2, MSA128WOpnd>;
2096 class FLOG2_D_DESC : MSA_2RF_DESC_BASE<"flog2.d", flog2, MSA128DOpnd>;
2098 class FMADD_W_DESC : MSA_3RF_4RF_DESC_BASE<"fmadd.w", fma, MSA128WOpnd>;
2099 class FMADD_D_DESC : MSA_3RF_4RF_DESC_BASE<"fmadd.d", fma, MSA128DOpnd>;
2101 class FMAX_W_DESC : MSA_3RF_DESC_BASE<"fmax.w", int_mips_fmax_w, MSA128WOpnd>;
2102 class FMAX_D_DESC : MSA_3RF_DESC_BASE<"fmax.d", int_mips_fmax_d, MSA128DOpnd>;
2104 class FMAX_A_W_DESC : MSA_3RF_DESC_BASE<"fmax_a.w", int_mips_fmax_a_w,
2106 class FMAX_A_D_DESC : MSA_3RF_DESC_BASE<"fmax_a.d", int_mips_fmax_a_d,
2109 class FMIN_W_DESC : MSA_3RF_DESC_BASE<"fmin.w", int_mips_fmin_w, MSA128WOpnd>;
2110 class FMIN_D_DESC : MSA_3RF_DESC_BASE<"fmin.d", int_mips_fmin_d, MSA128DOpnd>;
2112 class FMIN_A_W_DESC : MSA_3RF_DESC_BASE<"fmin_a.w", int_mips_fmin_a_w,
2114 class FMIN_A_D_DESC : MSA_3RF_DESC_BASE<"fmin_a.d", int_mips_fmin_a_d,
2117 class FMSUB_W_DESC : MSA_3RF_4RF_DESC_BASE<"fmsub.w", MipsFMS, MSA128WOpnd>;
2118 class FMSUB_D_DESC : MSA_3RF_4RF_DESC_BASE<"fmsub.d", MipsFMS, MSA128DOpnd>;
2120 class FMUL_W_DESC : MSA_3RF_DESC_BASE<"fmul.w", fmul, MSA128WOpnd>;
2121 class FMUL_D_DESC : MSA_3RF_DESC_BASE<"fmul.d", fmul, MSA128DOpnd>;
2123 class FRINT_W_DESC : MSA_2RF_DESC_BASE<"frint.w", frint, MSA128WOpnd>;
2124 class FRINT_D_DESC : MSA_2RF_DESC_BASE<"frint.d", frint, MSA128DOpnd>;
2126 class FRCP_W_DESC : MSA_2RF_DESC_BASE<"frcp.w", int_mips_frcp_w, MSA128WOpnd>;
2127 class FRCP_D_DESC : MSA_2RF_DESC_BASE<"frcp.d", int_mips_frcp_d, MSA128DOpnd>;
2129 class FRSQRT_W_DESC : MSA_2RF_DESC_BASE<"frsqrt.w", int_mips_frsqrt_w,
2131 class FRSQRT_D_DESC : MSA_2RF_DESC_BASE<"frsqrt.d", int_mips_frsqrt_d,
2134 class FSAF_W_DESC : MSA_3RF_DESC_BASE<"fsaf.w", int_mips_fsaf_w, MSA128WOpnd>;
2135 class FSAF_D_DESC : MSA_3RF_DESC_BASE<"fsaf.d", int_mips_fsaf_d, MSA128DOpnd>;
2137 class FSEQ_W_DESC : MSA_3RF_DESC_BASE<"fseq.w", int_mips_fseq_w, MSA128WOpnd>;
2138 class FSEQ_D_DESC : MSA_3RF_DESC_BASE<"fseq.d", int_mips_fseq_d, MSA128DOpnd>;
2140 class FSLE_W_DESC : MSA_3RF_DESC_BASE<"fsle.w", int_mips_fsle_w, MSA128WOpnd>;
2141 class FSLE_D_DESC : MSA_3RF_DESC_BASE<"fsle.d", int_mips_fsle_d, MSA128DOpnd>;
2143 class FSLT_W_DESC : MSA_3RF_DESC_BASE<"fslt.w", int_mips_fslt_w, MSA128WOpnd>;
2144 class FSLT_D_DESC : MSA_3RF_DESC_BASE<"fslt.d", int_mips_fslt_d, MSA128DOpnd>;
2146 class FSNE_W_DESC : MSA_3RF_DESC_BASE<"fsne.w", int_mips_fsne_w, MSA128WOpnd>;
2147 class FSNE_D_DESC : MSA_3RF_DESC_BASE<"fsne.d", int_mips_fsne_d, MSA128DOpnd>;
2149 class FSOR_W_DESC : MSA_3RF_DESC_BASE<"fsor.w", int_mips_fsor_w, MSA128WOpnd>;
2150 class FSOR_D_DESC : MSA_3RF_DESC_BASE<"fsor.d", int_mips_fsor_d, MSA128DOpnd>;
2152 class FSQRT_W_DESC : MSA_2RF_DESC_BASE<"fsqrt.w", fsqrt, MSA128WOpnd>;
2153 class FSQRT_D_DESC : MSA_2RF_DESC_BASE<"fsqrt.d", fsqrt, MSA128DOpnd>;
2155 class FSUB_W_DESC : MSA_3RF_DESC_BASE<"fsub.w", fsub, MSA128WOpnd>;
2156 class FSUB_D_DESC : MSA_3RF_DESC_BASE<"fsub.d", fsub, MSA128DOpnd>;
2158 class FSUEQ_W_DESC : MSA_3RF_DESC_BASE<"fsueq.w", int_mips_fsueq_w,
2160 class FSUEQ_D_DESC : MSA_3RF_DESC_BASE<"fsueq.d", int_mips_fsueq_d,
2163 class FSULE_W_DESC : MSA_3RF_DESC_BASE<"fsule.w", int_mips_fsule_w,
2165 class FSULE_D_DESC : MSA_3RF_DESC_BASE<"fsule.d", int_mips_fsule_d,
2168 class FSULT_W_DESC : MSA_3RF_DESC_BASE<"fsult.w", int_mips_fsult_w,
2170 class FSULT_D_DESC : MSA_3RF_DESC_BASE<"fsult.d", int_mips_fsult_d,
2173 class FSUN_W_DESC : MSA_3RF_DESC_BASE<"fsun.w", int_mips_fsun_w,
2175 class FSUN_D_DESC : MSA_3RF_DESC_BASE<"fsun.d", int_mips_fsun_d,
2178 class FSUNE_W_DESC : MSA_3RF_DESC_BASE<"fsune.w", int_mips_fsune_w,
2180 class FSUNE_D_DESC : MSA_3RF_DESC_BASE<"fsune.d", int_mips_fsune_d,
2183 class FTINT_S_W_DESC : MSA_2RF_DESC_BASE<"ftint_s.w", int_mips_ftint_s_w,
2185 class FTINT_S_D_DESC : MSA_2RF_DESC_BASE<"ftint_s.d", int_mips_ftint_s_d,
2188 class FTINT_U_W_DESC : MSA_2RF_DESC_BASE<"ftint_u.w", int_mips_ftint_u_w,
2190 class FTINT_U_D_DESC : MSA_2RF_DESC_BASE<"ftint_u.d", int_mips_ftint_u_d,
2193 class FTQ_H_DESC : MSA_3RF_DESC_BASE<"ftq.h", int_mips_ftq_h,
2194 MSA128HOpnd, MSA128WOpnd, MSA128WOpnd>;
2195 class FTQ_W_DESC : MSA_3RF_DESC_BASE<"ftq.w", int_mips_ftq_w,
2196 MSA128WOpnd, MSA128DOpnd, MSA128DOpnd>;
2198 class FTRUNC_S_W_DESC : MSA_2RF_DESC_BASE<"ftrunc_s.w", fp_to_sint,
2200 class FTRUNC_S_D_DESC : MSA_2RF_DESC_BASE<"ftrunc_s.d", fp_to_sint,
2203 class FTRUNC_U_W_DESC : MSA_2RF_DESC_BASE<"ftrunc_u.w", fp_to_uint,
2205 class FTRUNC_U_D_DESC : MSA_2RF_DESC_BASE<"ftrunc_u.d", fp_to_uint,
2208 class HADD_S_H_DESC : MSA_3R_DESC_BASE<"hadd_s.h", int_mips_hadd_s_h,
2209 MSA128HOpnd, MSA128BOpnd, MSA128BOpnd>;
2210 class HADD_S_W_DESC : MSA_3R_DESC_BASE<"hadd_s.w", int_mips_hadd_s_w,
2211 MSA128WOpnd, MSA128HOpnd, MSA128HOpnd>;
2212 class HADD_S_D_DESC : MSA_3R_DESC_BASE<"hadd_s.d", int_mips_hadd_s_d,
2213 MSA128DOpnd, MSA128WOpnd, MSA128WOpnd>;
2215 class HADD_U_H_DESC : MSA_3R_DESC_BASE<"hadd_u.h", int_mips_hadd_u_h,
2216 MSA128HOpnd, MSA128BOpnd, MSA128BOpnd>;
2217 class HADD_U_W_DESC : MSA_3R_DESC_BASE<"hadd_u.w", int_mips_hadd_u_w,
2218 MSA128WOpnd, MSA128HOpnd, MSA128HOpnd>;
2219 class HADD_U_D_DESC : MSA_3R_DESC_BASE<"hadd_u.d", int_mips_hadd_u_d,
2220 MSA128DOpnd, MSA128WOpnd, MSA128WOpnd>;
2222 class HSUB_S_H_DESC : MSA_3R_DESC_BASE<"hsub_s.h", int_mips_hsub_s_h,
2223 MSA128HOpnd, MSA128BOpnd, MSA128BOpnd>;
2224 class HSUB_S_W_DESC : MSA_3R_DESC_BASE<"hsub_s.w", int_mips_hsub_s_w,
2225 MSA128WOpnd, MSA128HOpnd, MSA128HOpnd>;
2226 class HSUB_S_D_DESC : MSA_3R_DESC_BASE<"hsub_s.d", int_mips_hsub_s_d,
2227 MSA128DOpnd, MSA128WOpnd, MSA128WOpnd>;
2229 class HSUB_U_H_DESC : MSA_3R_DESC_BASE<"hsub_u.h", int_mips_hsub_u_h,
2230 MSA128HOpnd, MSA128BOpnd, MSA128BOpnd>;
2231 class HSUB_U_W_DESC : MSA_3R_DESC_BASE<"hsub_u.w", int_mips_hsub_u_w,
2232 MSA128WOpnd, MSA128HOpnd, MSA128HOpnd>;
2233 class HSUB_U_D_DESC : MSA_3R_DESC_BASE<"hsub_u.d", int_mips_hsub_u_d,
2234 MSA128DOpnd, MSA128WOpnd, MSA128WOpnd>;
2236 class ILVEV_B_DESC : MSA_3R_DESC_BASE<"ilvev.b", MipsILVEV, MSA128BOpnd>;
2237 class ILVEV_H_DESC : MSA_3R_DESC_BASE<"ilvev.h", MipsILVEV, MSA128HOpnd>;
2238 class ILVEV_W_DESC : MSA_3R_DESC_BASE<"ilvev.w", MipsILVEV, MSA128WOpnd>;
2239 class ILVEV_D_DESC : MSA_3R_DESC_BASE<"ilvev.d", MipsILVEV, MSA128DOpnd>;
2241 class ILVL_B_DESC : MSA_3R_DESC_BASE<"ilvl.b", MipsILVL, MSA128BOpnd>;
2242 class ILVL_H_DESC : MSA_3R_DESC_BASE<"ilvl.h", MipsILVL, MSA128HOpnd>;
2243 class ILVL_W_DESC : MSA_3R_DESC_BASE<"ilvl.w", MipsILVL, MSA128WOpnd>;
2244 class ILVL_D_DESC : MSA_3R_DESC_BASE<"ilvl.d", MipsILVL, MSA128DOpnd>;
2246 class ILVOD_B_DESC : MSA_3R_DESC_BASE<"ilvod.b", MipsILVOD, MSA128BOpnd>;
2247 class ILVOD_H_DESC : MSA_3R_DESC_BASE<"ilvod.h", MipsILVOD, MSA128HOpnd>;
2248 class ILVOD_W_DESC : MSA_3R_DESC_BASE<"ilvod.w", MipsILVOD, MSA128WOpnd>;
2249 class ILVOD_D_DESC : MSA_3R_DESC_BASE<"ilvod.d", MipsILVOD, MSA128DOpnd>;
2251 class ILVR_B_DESC : MSA_3R_DESC_BASE<"ilvr.b", MipsILVR, MSA128BOpnd>;
2252 class ILVR_H_DESC : MSA_3R_DESC_BASE<"ilvr.h", MipsILVR, MSA128HOpnd>;
2253 class ILVR_W_DESC : MSA_3R_DESC_BASE<"ilvr.w", MipsILVR, MSA128WOpnd>;
2254 class ILVR_D_DESC : MSA_3R_DESC_BASE<"ilvr.d", MipsILVR, MSA128DOpnd>;
2256 class INSERT_B_DESC : MSA_INSERT_DESC_BASE<"insert.b", vinsert_v16i8, uimm4,
2257 immZExt4Ptr, MSA128BOpnd, GPR32Opnd>;
2258 class INSERT_H_DESC : MSA_INSERT_DESC_BASE<"insert.h", vinsert_v8i16, uimm3,
2259 immZExt3Ptr, MSA128HOpnd, GPR32Opnd>;
2260 class INSERT_W_DESC : MSA_INSERT_DESC_BASE<"insert.w", vinsert_v4i32, uimm2,
2261 immZExt2Ptr, MSA128WOpnd, GPR32Opnd>;
2262 class INSERT_D_DESC : MSA_INSERT_DESC_BASE<"insert.d", vinsert_v2i64, uimm1,
2263 immZExt1Ptr, MSA128DOpnd, GPR64Opnd>;
2265 class INSERT_B_VIDX_PSEUDO_DESC :
2266 MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v16i8, MSA128BOpnd, GPR32Opnd, GPR32Opnd>;
2267 class INSERT_H_VIDX_PSEUDO_DESC :
2268 MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v8i16, MSA128HOpnd, GPR32Opnd, GPR32Opnd>;
2269 class INSERT_W_VIDX_PSEUDO_DESC :
2270 MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v4i32, MSA128WOpnd, GPR32Opnd, GPR32Opnd>;
2271 class INSERT_D_VIDX_PSEUDO_DESC :
2272 MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v2i64, MSA128DOpnd, GPR64Opnd, GPR32Opnd>;
2274 class INSERT_FW_PSEUDO_DESC : MSA_INSERT_PSEUDO_BASE<vector_insert, v4f32,
2276 MSA128WOpnd, FGR32Opnd>;
2277 class INSERT_FD_PSEUDO_DESC : MSA_INSERT_PSEUDO_BASE<vector_insert, v2f64,
2279 MSA128DOpnd, FGR64Opnd>;
2281 class INSERT_FW_VIDX_PSEUDO_DESC :
2282 MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v4f32, MSA128WOpnd, FGR32Opnd, GPR32Opnd>;
2283 class INSERT_FD_VIDX_PSEUDO_DESC :
2284 MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v2f64, MSA128DOpnd, FGR64Opnd, GPR32Opnd>;
2286 class INSERT_B_VIDX64_PSEUDO_DESC :
2287 MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v16i8, MSA128BOpnd, GPR32Opnd, GPR64Opnd>;
2288 class INSERT_H_VIDX64_PSEUDO_DESC :
2289 MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v8i16, MSA128HOpnd, GPR32Opnd, GPR64Opnd>;
2290 class INSERT_W_VIDX64_PSEUDO_DESC :
2291 MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v4i32, MSA128WOpnd, GPR32Opnd, GPR64Opnd>;
2292 class INSERT_D_VIDX64_PSEUDO_DESC :
2293 MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v2i64, MSA128DOpnd, GPR64Opnd, GPR64Opnd>;
2295 class INSERT_FW_VIDX64_PSEUDO_DESC :
2296 MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v4f32, MSA128WOpnd, FGR32Opnd, GPR64Opnd>;
2297 class INSERT_FD_VIDX64_PSEUDO_DESC :
2298 MSA_INSERT_VIDX_PSEUDO_BASE<vector_insert, v2f64, MSA128DOpnd, FGR64Opnd, GPR64Opnd>;
2300 class INSVE_B_DESC : MSA_INSVE_DESC_BASE<"insve.b", insve_v16i8, uimm4, immZExt4,
2302 class INSVE_H_DESC : MSA_INSVE_DESC_BASE<"insve.h", insve_v8i16, uimm3, immZExt3,
2304 class INSVE_W_DESC : MSA_INSVE_DESC_BASE<"insve.w", insve_v4i32, uimm2, immZExt2,
2306 class INSVE_D_DESC : MSA_INSVE_DESC_BASE<"insve.d", insve_v2i64, uimm1, immZExt1,
2309 class LD_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
2310 ValueType TyNode, RegisterOperand ROWD,
2311 Operand MemOpnd, ComplexPattern Addr = addrimm10,
2312 InstrItinClass itin = NoItinerary> {
2313 dag OutOperandList = (outs ROWD:$wd);
2314 dag InOperandList = (ins MemOpnd:$addr);
2315 string AsmString = !strconcat(instr_asm, "\t$wd, $addr");
2316 list<dag> Pattern = [(set ROWD:$wd, (TyNode (OpNode Addr:$addr)))];
2317 InstrItinClass Itinerary = itin;
2318 string DecoderMethod = "DecodeMSA128Mem";
2321 class LD_B_DESC : LD_DESC_BASE<"ld.b", load, v16i8, MSA128BOpnd, mem_simm10>;
2322 class LD_H_DESC : LD_DESC_BASE<"ld.h", load, v8i16, MSA128HOpnd,
2323 mem_simm10_lsl1, addrimm10lsl1>;
2324 class LD_W_DESC : LD_DESC_BASE<"ld.w", load, v4i32, MSA128WOpnd,
2325 mem_simm10_lsl2, addrimm10lsl2>;
2326 class LD_D_DESC : LD_DESC_BASE<"ld.d", load, v2i64, MSA128DOpnd,
2327 mem_simm10_lsl3, addrimm10lsl3>;
2329 class LDI_B_DESC : MSA_I10_LDI_DESC_BASE<"ldi.b", MSA128BOpnd>;
2330 class LDI_H_DESC : MSA_I10_LDI_DESC_BASE<"ldi.h", MSA128HOpnd>;
2331 class LDI_W_DESC : MSA_I10_LDI_DESC_BASE<"ldi.w", MSA128WOpnd>;
2332 class LDI_D_DESC : MSA_I10_LDI_DESC_BASE<"ldi.d", MSA128DOpnd>;
2334 class LSA_DESC_BASE<string instr_asm, RegisterOperand RORD,
2335 InstrItinClass itin = NoItinerary> {
2336 dag OutOperandList = (outs RORD:$rd);
2337 dag InOperandList = (ins RORD:$rs, RORD:$rt, uimm2_plus1:$sa);
2338 string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt, $sa");
2339 list<dag> Pattern = [(set RORD:$rd, (add RORD:$rt,
2341 immZExt2Lsa:$sa)))];
2342 InstrItinClass Itinerary = itin;
2345 class LSA_DESC : LSA_DESC_BASE<"lsa", GPR32Opnd, II_LSA>;
2346 class DLSA_DESC : LSA_DESC_BASE<"dlsa", GPR64Opnd, II_DLSA>;
2348 class MADD_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"madd_q.h", int_mips_madd_q_h,
2350 class MADD_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"madd_q.w", int_mips_madd_q_w,
2353 class MADDR_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"maddr_q.h", int_mips_maddr_q_h,
2355 class MADDR_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"maddr_q.w", int_mips_maddr_q_w,
2358 class MADDV_B_DESC : MSA_3R_4R_DESC_BASE<"maddv.b", muladd, MSA128BOpnd>;
2359 class MADDV_H_DESC : MSA_3R_4R_DESC_BASE<"maddv.h", muladd, MSA128HOpnd>;
2360 class MADDV_W_DESC : MSA_3R_4R_DESC_BASE<"maddv.w", muladd, MSA128WOpnd>;
2361 class MADDV_D_DESC : MSA_3R_4R_DESC_BASE<"maddv.d", muladd, MSA128DOpnd>;
2363 class MAX_A_B_DESC : MSA_3R_DESC_BASE<"max_a.b", int_mips_max_a_b, MSA128BOpnd>;
2364 class MAX_A_H_DESC : MSA_3R_DESC_BASE<"max_a.h", int_mips_max_a_h, MSA128HOpnd>;
2365 class MAX_A_W_DESC : MSA_3R_DESC_BASE<"max_a.w", int_mips_max_a_w, MSA128WOpnd>;
2366 class MAX_A_D_DESC : MSA_3R_DESC_BASE<"max_a.d", int_mips_max_a_d, MSA128DOpnd>;
2368 class MAX_S_B_DESC : MSA_3R_DESC_BASE<"max_s.b", smax, MSA128BOpnd>;
2369 class MAX_S_H_DESC : MSA_3R_DESC_BASE<"max_s.h", smax, MSA128HOpnd>;
2370 class MAX_S_W_DESC : MSA_3R_DESC_BASE<"max_s.w", smax, MSA128WOpnd>;
2371 class MAX_S_D_DESC : MSA_3R_DESC_BASE<"max_s.d", smax, MSA128DOpnd>;
2373 class MAX_U_B_DESC : MSA_3R_DESC_BASE<"max_u.b", umax, MSA128BOpnd>;
2374 class MAX_U_H_DESC : MSA_3R_DESC_BASE<"max_u.h", umax, MSA128HOpnd>;
2375 class MAX_U_W_DESC : MSA_3R_DESC_BASE<"max_u.w", umax, MSA128WOpnd>;
2376 class MAX_U_D_DESC : MSA_3R_DESC_BASE<"max_u.d", umax, MSA128DOpnd>;
2378 class MAXI_S_B_DESC : MSA_I5_DESC_BASE<"maxi_s.b", smax, vsplati8_simm5,
2380 class MAXI_S_H_DESC : MSA_I5_DESC_BASE<"maxi_s.h", smax, vsplati16_simm5,
2382 class MAXI_S_W_DESC : MSA_I5_DESC_BASE<"maxi_s.w", smax, vsplati32_simm5,
2384 class MAXI_S_D_DESC : MSA_I5_DESC_BASE<"maxi_s.d", smax, vsplati64_simm5,
2387 class MAXI_U_B_DESC : MSA_I5_DESC_BASE<"maxi_u.b", umax, vsplati8_uimm5,
2389 class MAXI_U_H_DESC : MSA_I5_DESC_BASE<"maxi_u.h", umax, vsplati16_uimm5,
2391 class MAXI_U_W_DESC : MSA_I5_DESC_BASE<"maxi_u.w", umax, vsplati32_uimm5,
2393 class MAXI_U_D_DESC : MSA_I5_DESC_BASE<"maxi_u.d", umax, vsplati64_uimm5,
2396 class MIN_A_B_DESC : MSA_3R_DESC_BASE<"min_a.b", int_mips_min_a_b, MSA128BOpnd>;
2397 class MIN_A_H_DESC : MSA_3R_DESC_BASE<"min_a.h", int_mips_min_a_h, MSA128HOpnd>;
2398 class MIN_A_W_DESC : MSA_3R_DESC_BASE<"min_a.w", int_mips_min_a_w, MSA128WOpnd>;
2399 class MIN_A_D_DESC : MSA_3R_DESC_BASE<"min_a.d", int_mips_min_a_d, MSA128DOpnd>;
2401 class MIN_S_B_DESC : MSA_3R_DESC_BASE<"min_s.b", smin, MSA128BOpnd>;
2402 class MIN_S_H_DESC : MSA_3R_DESC_BASE<"min_s.h", smin, MSA128HOpnd>;
2403 class MIN_S_W_DESC : MSA_3R_DESC_BASE<"min_s.w", smin, MSA128WOpnd>;
2404 class MIN_S_D_DESC : MSA_3R_DESC_BASE<"min_s.d", smin, MSA128DOpnd>;
2406 class MIN_U_B_DESC : MSA_3R_DESC_BASE<"min_u.b", umin, MSA128BOpnd>;
2407 class MIN_U_H_DESC : MSA_3R_DESC_BASE<"min_u.h", umin, MSA128HOpnd>;
2408 class MIN_U_W_DESC : MSA_3R_DESC_BASE<"min_u.w", umin, MSA128WOpnd>;
2409 class MIN_U_D_DESC : MSA_3R_DESC_BASE<"min_u.d", umin, MSA128DOpnd>;
2411 class MINI_S_B_DESC : MSA_I5_DESC_BASE<"mini_s.b", smin, vsplati8_simm5,
2413 class MINI_S_H_DESC : MSA_I5_DESC_BASE<"mini_s.h", smin, vsplati16_simm5,
2415 class MINI_S_W_DESC : MSA_I5_DESC_BASE<"mini_s.w", smin, vsplati32_simm5,
2417 class MINI_S_D_DESC : MSA_I5_DESC_BASE<"mini_s.d", smin, vsplati64_simm5,
2420 class MINI_U_B_DESC : MSA_I5_DESC_BASE<"mini_u.b", umin, vsplati8_uimm5,
2422 class MINI_U_H_DESC : MSA_I5_DESC_BASE<"mini_u.h", umin, vsplati16_uimm5,
2424 class MINI_U_W_DESC : MSA_I5_DESC_BASE<"mini_u.w", umin, vsplati32_uimm5,
2426 class MINI_U_D_DESC : MSA_I5_DESC_BASE<"mini_u.d", umin, vsplati64_uimm5,
2429 class MOD_S_B_DESC : MSA_3R_DESC_BASE<"mod_s.b", srem, MSA128BOpnd>;
2430 class MOD_S_H_DESC : MSA_3R_DESC_BASE<"mod_s.h", srem, MSA128HOpnd>;
2431 class MOD_S_W_DESC : MSA_3R_DESC_BASE<"mod_s.w", srem, MSA128WOpnd>;
2432 class MOD_S_D_DESC : MSA_3R_DESC_BASE<"mod_s.d", srem, MSA128DOpnd>;
2434 class MOD_U_B_DESC : MSA_3R_DESC_BASE<"mod_u.b", urem, MSA128BOpnd>;
2435 class MOD_U_H_DESC : MSA_3R_DESC_BASE<"mod_u.h", urem, MSA128HOpnd>;
2436 class MOD_U_W_DESC : MSA_3R_DESC_BASE<"mod_u.w", urem, MSA128WOpnd>;
2437 class MOD_U_D_DESC : MSA_3R_DESC_BASE<"mod_u.d", urem, MSA128DOpnd>;
2440 dag OutOperandList = (outs MSA128BOpnd:$wd);
2441 dag InOperandList = (ins MSA128BOpnd:$ws);
2442 string AsmString = "move.v\t$wd, $ws";
2443 list<dag> Pattern = [];
2444 InstrItinClass Itinerary = NoItinerary;
2448 class MSUB_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"msub_q.h", int_mips_msub_q_h,
2450 class MSUB_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"msub_q.w", int_mips_msub_q_w,
2453 class MSUBR_Q_H_DESC : MSA_3RF_4RF_DESC_BASE<"msubr_q.h", int_mips_msubr_q_h,
2455 class MSUBR_Q_W_DESC : MSA_3RF_4RF_DESC_BASE<"msubr_q.w", int_mips_msubr_q_w,
2458 class MSUBV_B_DESC : MSA_3R_4R_DESC_BASE<"msubv.b", mulsub, MSA128BOpnd>;
2459 class MSUBV_H_DESC : MSA_3R_4R_DESC_BASE<"msubv.h", mulsub, MSA128HOpnd>;
2460 class MSUBV_W_DESC : MSA_3R_4R_DESC_BASE<"msubv.w", mulsub, MSA128WOpnd>;
2461 class MSUBV_D_DESC : MSA_3R_4R_DESC_BASE<"msubv.d", mulsub, MSA128DOpnd>;
2463 class MUL_Q_H_DESC : MSA_3RF_DESC_BASE<"mul_q.h", int_mips_mul_q_h,
2465 class MUL_Q_W_DESC : MSA_3RF_DESC_BASE<"mul_q.w", int_mips_mul_q_w,
2468 class MULR_Q_H_DESC : MSA_3RF_DESC_BASE<"mulr_q.h", int_mips_mulr_q_h,
2470 class MULR_Q_W_DESC : MSA_3RF_DESC_BASE<"mulr_q.w", int_mips_mulr_q_w,
2473 class MULV_B_DESC : MSA_3R_DESC_BASE<"mulv.b", mul, MSA128BOpnd>;
2474 class MULV_H_DESC : MSA_3R_DESC_BASE<"mulv.h", mul, MSA128HOpnd>;
2475 class MULV_W_DESC : MSA_3R_DESC_BASE<"mulv.w", mul, MSA128WOpnd>;
2476 class MULV_D_DESC : MSA_3R_DESC_BASE<"mulv.d", mul, MSA128DOpnd>;
2478 class NLOC_B_DESC : MSA_2R_DESC_BASE<"nloc.b", int_mips_nloc_b, MSA128BOpnd>;
2479 class NLOC_H_DESC : MSA_2R_DESC_BASE<"nloc.h", int_mips_nloc_h, MSA128HOpnd>;
2480 class NLOC_W_DESC : MSA_2R_DESC_BASE<"nloc.w", int_mips_nloc_w, MSA128WOpnd>;
2481 class NLOC_D_DESC : MSA_2R_DESC_BASE<"nloc.d", int_mips_nloc_d, MSA128DOpnd>;
2483 class NLZC_B_DESC : MSA_2R_DESC_BASE<"nlzc.b", ctlz, MSA128BOpnd>;
2484 class NLZC_H_DESC : MSA_2R_DESC_BASE<"nlzc.h", ctlz, MSA128HOpnd>;
2485 class NLZC_W_DESC : MSA_2R_DESC_BASE<"nlzc.w", ctlz, MSA128WOpnd>;
2486 class NLZC_D_DESC : MSA_2R_DESC_BASE<"nlzc.d", ctlz, MSA128DOpnd>;
2488 class NOR_V_DESC : MSA_VEC_DESC_BASE<"nor.v", MipsVNOR, MSA128BOpnd>;
2489 class NOR_V_H_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<MipsVNOR, MSA128HOpnd>;
2490 class NOR_V_W_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<MipsVNOR, MSA128WOpnd>;
2491 class NOR_V_D_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<MipsVNOR, MSA128DOpnd>;
2493 class NORI_B_DESC : MSA_I8_DESC_BASE<"nori.b", MipsVNOR, vsplati8_uimm8,
2496 class OR_V_DESC : MSA_VEC_DESC_BASE<"or.v", or, MSA128BOpnd>;
2497 class OR_V_H_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<or, MSA128HOpnd>;
2498 class OR_V_W_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<or, MSA128WOpnd>;
2499 class OR_V_D_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<or, MSA128DOpnd>;
2501 class ORI_B_DESC : MSA_I8_DESC_BASE<"ori.b", or, vsplati8_uimm8, MSA128BOpnd>;
2503 class PCKEV_B_DESC : MSA_3R_DESC_BASE<"pckev.b", MipsPCKEV, MSA128BOpnd>;
2504 class PCKEV_H_DESC : MSA_3R_DESC_BASE<"pckev.h", MipsPCKEV, MSA128HOpnd>;
2505 class PCKEV_W_DESC : MSA_3R_DESC_BASE<"pckev.w", MipsPCKEV, MSA128WOpnd>;
2506 class PCKEV_D_DESC : MSA_3R_DESC_BASE<"pckev.d", MipsPCKEV, MSA128DOpnd>;
2508 class PCKOD_B_DESC : MSA_3R_DESC_BASE<"pckod.b", MipsPCKOD, MSA128BOpnd>;
2509 class PCKOD_H_DESC : MSA_3R_DESC_BASE<"pckod.h", MipsPCKOD, MSA128HOpnd>;
2510 class PCKOD_W_DESC : MSA_3R_DESC_BASE<"pckod.w", MipsPCKOD, MSA128WOpnd>;
2511 class PCKOD_D_DESC : MSA_3R_DESC_BASE<"pckod.d", MipsPCKOD, MSA128DOpnd>;
2513 class PCNT_B_DESC : MSA_2R_DESC_BASE<"pcnt.b", ctpop, MSA128BOpnd>;
2514 class PCNT_H_DESC : MSA_2R_DESC_BASE<"pcnt.h", ctpop, MSA128HOpnd>;
2515 class PCNT_W_DESC : MSA_2R_DESC_BASE<"pcnt.w", ctpop, MSA128WOpnd>;
2516 class PCNT_D_DESC : MSA_2R_DESC_BASE<"pcnt.d", ctpop, MSA128DOpnd>;
2518 class SAT_S_B_DESC : MSA_BIT_X_DESC_BASE<"sat_s.b", int_mips_sat_s_b, uimm3,
2519 immZExt3, MSA128BOpnd>;
2520 class SAT_S_H_DESC : MSA_BIT_X_DESC_BASE<"sat_s.h", int_mips_sat_s_h, uimm4,
2521 immZExt4, MSA128HOpnd>;
2522 class SAT_S_W_DESC : MSA_BIT_X_DESC_BASE<"sat_s.w", int_mips_sat_s_w, uimm5,
2523 immZExt5, MSA128WOpnd>;
2524 class SAT_S_D_DESC : MSA_BIT_X_DESC_BASE<"sat_s.d", int_mips_sat_s_d, uimm6,
2525 immZExt6, MSA128DOpnd>;
2527 class SAT_U_B_DESC : MSA_BIT_X_DESC_BASE<"sat_u.b", int_mips_sat_u_b, uimm3,
2528 immZExt3, MSA128BOpnd>;
2529 class SAT_U_H_DESC : MSA_BIT_X_DESC_BASE<"sat_u.h", int_mips_sat_u_h, uimm4,
2530 immZExt4, MSA128HOpnd>;
2531 class SAT_U_W_DESC : MSA_BIT_X_DESC_BASE<"sat_u.w", int_mips_sat_u_w, uimm5,
2532 immZExt5, MSA128WOpnd>;
2533 class SAT_U_D_DESC : MSA_BIT_X_DESC_BASE<"sat_u.d", int_mips_sat_u_d, uimm6,
2534 immZExt6, MSA128DOpnd>;
2536 class SHF_B_DESC : MSA_I8_SHF_DESC_BASE<"shf.b", MSA128BOpnd>;
2537 class SHF_H_DESC : MSA_I8_SHF_DESC_BASE<"shf.h", MSA128HOpnd>;
2538 class SHF_W_DESC : MSA_I8_SHF_DESC_BASE<"shf.w", MSA128WOpnd>;
2540 class SLD_B_DESC : MSA_3R_SLD_DESC_BASE<"sld.b", int_mips_sld_b, MSA128BOpnd>;
2541 class SLD_H_DESC : MSA_3R_SLD_DESC_BASE<"sld.h", int_mips_sld_h, MSA128HOpnd>;
2542 class SLD_W_DESC : MSA_3R_SLD_DESC_BASE<"sld.w", int_mips_sld_w, MSA128WOpnd>;
2543 class SLD_D_DESC : MSA_3R_SLD_DESC_BASE<"sld.d", int_mips_sld_d, MSA128DOpnd>;
2545 class SLDI_B_DESC : MSA_ELM_SLD_DESC_BASE<"sldi.b", int_mips_sldi_b,
2546 MSA128BOpnd, MSA128BOpnd, uimm4,
2548 class SLDI_H_DESC : MSA_ELM_SLD_DESC_BASE<"sldi.h", int_mips_sldi_h,
2549 MSA128HOpnd, MSA128HOpnd, uimm3,
2551 class SLDI_W_DESC : MSA_ELM_SLD_DESC_BASE<"sldi.w", int_mips_sldi_w,
2552 MSA128WOpnd, MSA128WOpnd, uimm2,
2554 class SLDI_D_DESC : MSA_ELM_SLD_DESC_BASE<"sldi.d", int_mips_sldi_d,
2555 MSA128DOpnd, MSA128DOpnd, uimm1,
2558 class SLL_B_DESC : MSA_3R_DESC_BASE<"sll.b", shl, MSA128BOpnd>;
2559 class SLL_H_DESC : MSA_3R_DESC_BASE<"sll.h", shl, MSA128HOpnd>;
2560 class SLL_W_DESC : MSA_3R_DESC_BASE<"sll.w", shl, MSA128WOpnd>;
2561 class SLL_D_DESC : MSA_3R_DESC_BASE<"sll.d", shl, MSA128DOpnd>;
2563 class SLLI_B_DESC : MSA_BIT_SPLAT_DESC_BASE<"slli.b", shl, vsplati8_uimm3,
2565 class SLLI_H_DESC : MSA_BIT_SPLAT_DESC_BASE<"slli.h", shl, vsplati16_uimm4,
2567 class SLLI_W_DESC : MSA_BIT_SPLAT_DESC_BASE<"slli.w", shl, vsplati32_uimm5,
2569 class SLLI_D_DESC : MSA_BIT_SPLAT_DESC_BASE<"slli.d", shl, vsplati64_uimm6,
2572 class SPLAT_B_DESC : MSA_3R_SPLAT_DESC_BASE<"splat.b", vsplati8_elt,
2574 class SPLAT_H_DESC : MSA_3R_SPLAT_DESC_BASE<"splat.h", vsplati16_elt,
2576 class SPLAT_W_DESC : MSA_3R_SPLAT_DESC_BASE<"splat.w", vsplati32_elt,
2578 class SPLAT_D_DESC : MSA_3R_SPLAT_DESC_BASE<"splat.d", vsplati64_elt,
2581 class SPLATI_B_DESC : MSA_ELM_SPLAT_DESC_BASE<"splati.b", vsplati8_uimm4,
2583 class SPLATI_H_DESC : MSA_ELM_SPLAT_DESC_BASE<"splati.h", vsplati16_uimm3,
2585 class SPLATI_W_DESC : MSA_ELM_SPLAT_DESC_BASE<"splati.w", vsplati32_uimm2,
2587 class SPLATI_D_DESC : MSA_ELM_SPLAT_DESC_BASE<"splati.d", vsplati64_uimm1,
2590 class SRA_B_DESC : MSA_3R_DESC_BASE<"sra.b", sra, MSA128BOpnd>;
2591 class SRA_H_DESC : MSA_3R_DESC_BASE<"sra.h", sra, MSA128HOpnd>;
2592 class SRA_W_DESC : MSA_3R_DESC_BASE<"sra.w", sra, MSA128WOpnd>;
2593 class SRA_D_DESC : MSA_3R_DESC_BASE<"sra.d", sra, MSA128DOpnd>;
2595 class SRAI_B_DESC : MSA_BIT_SPLAT_DESC_BASE<"srai.b", sra, vsplati8_uimm3,
2597 class SRAI_H_DESC : MSA_BIT_SPLAT_DESC_BASE<"srai.h", sra, vsplati16_uimm4,
2599 class SRAI_W_DESC : MSA_BIT_SPLAT_DESC_BASE<"srai.w", sra, vsplati32_uimm5,
2601 class SRAI_D_DESC : MSA_BIT_SPLAT_DESC_BASE<"srai.d", sra, vsplati64_uimm6,
2604 class SRAR_B_DESC : MSA_3R_DESC_BASE<"srar.b", int_mips_srar_b, MSA128BOpnd>;
2605 class SRAR_H_DESC : MSA_3R_DESC_BASE<"srar.h", int_mips_srar_h, MSA128HOpnd>;
2606 class SRAR_W_DESC : MSA_3R_DESC_BASE<"srar.w", int_mips_srar_w, MSA128WOpnd>;
2607 class SRAR_D_DESC : MSA_3R_DESC_BASE<"srar.d", int_mips_srar_d, MSA128DOpnd>;
2609 class SRARI_B_DESC : MSA_BIT_X_DESC_BASE<"srari.b", int_mips_srari_b, uimm3,
2610 immZExt3, MSA128BOpnd>;
2611 class SRARI_H_DESC : MSA_BIT_X_DESC_BASE<"srari.h", int_mips_srari_h, uimm4,
2612 immZExt4, MSA128HOpnd>;
2613 class SRARI_W_DESC : MSA_BIT_X_DESC_BASE<"srari.w", int_mips_srari_w, uimm5,
2614 immZExt5, MSA128WOpnd>;
2615 class SRARI_D_DESC : MSA_BIT_X_DESC_BASE<"srari.d", int_mips_srari_d, uimm6,
2616 immZExt6, MSA128DOpnd>;
2618 class SRL_B_DESC : MSA_3R_DESC_BASE<"srl.b", srl, MSA128BOpnd>;
2619 class SRL_H_DESC : MSA_3R_DESC_BASE<"srl.h", srl, MSA128HOpnd>;
2620 class SRL_W_DESC : MSA_3R_DESC_BASE<"srl.w", srl, MSA128WOpnd>;
2621 class SRL_D_DESC : MSA_3R_DESC_BASE<"srl.d", srl, MSA128DOpnd>;
2623 class SRLI_B_DESC : MSA_BIT_SPLAT_DESC_BASE<"srli.b", srl, vsplati8_uimm3,
2625 class SRLI_H_DESC : MSA_BIT_SPLAT_DESC_BASE<"srli.h", srl, vsplati16_uimm4,
2627 class SRLI_W_DESC : MSA_BIT_SPLAT_DESC_BASE<"srli.w", srl, vsplati32_uimm5,
2629 class SRLI_D_DESC : MSA_BIT_SPLAT_DESC_BASE<"srli.d", srl, vsplati64_uimm6,
2632 class SRLR_B_DESC : MSA_3R_DESC_BASE<"srlr.b", int_mips_srlr_b, MSA128BOpnd>;
2633 class SRLR_H_DESC : MSA_3R_DESC_BASE<"srlr.h", int_mips_srlr_h, MSA128HOpnd>;
2634 class SRLR_W_DESC : MSA_3R_DESC_BASE<"srlr.w", int_mips_srlr_w, MSA128WOpnd>;
2635 class SRLR_D_DESC : MSA_3R_DESC_BASE<"srlr.d", int_mips_srlr_d, MSA128DOpnd>;
2637 class SRLRI_B_DESC : MSA_BIT_X_DESC_BASE<"srlri.b", int_mips_srlri_b, uimm3,
2638 immZExt3, MSA128BOpnd>;
2639 class SRLRI_H_DESC : MSA_BIT_X_DESC_BASE<"srlri.h", int_mips_srlri_h, uimm4,
2640 immZExt4, MSA128HOpnd>;
2641 class SRLRI_W_DESC : MSA_BIT_X_DESC_BASE<"srlri.w", int_mips_srlri_w, uimm5,
2642 immZExt5, MSA128WOpnd>;
2643 class SRLRI_D_DESC : MSA_BIT_X_DESC_BASE<"srlri.d", int_mips_srlri_d, uimm6,
2644 immZExt6, MSA128DOpnd>;
2646 class ST_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
2647 ValueType TyNode, RegisterOperand ROWD,
2648 Operand MemOpnd, ComplexPattern Addr = addrimm10,
2649 InstrItinClass itin = NoItinerary> {
2650 dag OutOperandList = (outs);
2651 dag InOperandList = (ins ROWD:$wd, MemOpnd:$addr);
2652 string AsmString = !strconcat(instr_asm, "\t$wd, $addr");
2653 list<dag> Pattern = [(OpNode (TyNode ROWD:$wd), Addr:$addr)];
2654 InstrItinClass Itinerary = itin;
2655 string DecoderMethod = "DecodeMSA128Mem";
2658 class ST_B_DESC : ST_DESC_BASE<"st.b", store, v16i8, MSA128BOpnd, mem_simm10>;
2659 class ST_H_DESC : ST_DESC_BASE<"st.h", store, v8i16, MSA128HOpnd,
2660 mem_simm10_lsl1, addrimm10lsl1>;
2661 class ST_W_DESC : ST_DESC_BASE<"st.w", store, v4i32, MSA128WOpnd,
2662 mem_simm10_lsl2, addrimm10lsl2>;
2663 class ST_D_DESC : ST_DESC_BASE<"st.d", store, v2i64, MSA128DOpnd,
2664 mem_simm10_lsl3, addrimm10lsl3>;
2666 class SUBS_S_B_DESC : MSA_3R_DESC_BASE<"subs_s.b", int_mips_subs_s_b,
2668 class SUBS_S_H_DESC : MSA_3R_DESC_BASE<"subs_s.h", int_mips_subs_s_h,
2670 class SUBS_S_W_DESC : MSA_3R_DESC_BASE<"subs_s.w", int_mips_subs_s_w,
2672 class SUBS_S_D_DESC : MSA_3R_DESC_BASE<"subs_s.d", int_mips_subs_s_d,
2675 class SUBS_U_B_DESC : MSA_3R_DESC_BASE<"subs_u.b", int_mips_subs_u_b,
2677 class SUBS_U_H_DESC : MSA_3R_DESC_BASE<"subs_u.h", int_mips_subs_u_h,
2679 class SUBS_U_W_DESC : MSA_3R_DESC_BASE<"subs_u.w", int_mips_subs_u_w,
2681 class SUBS_U_D_DESC : MSA_3R_DESC_BASE<"subs_u.d", int_mips_subs_u_d,
2684 class SUBSUS_U_B_DESC : MSA_3R_DESC_BASE<"subsus_u.b", int_mips_subsus_u_b,
2686 class SUBSUS_U_H_DESC : MSA_3R_DESC_BASE<"subsus_u.h", int_mips_subsus_u_h,
2688 class SUBSUS_U_W_DESC : MSA_3R_DESC_BASE<"subsus_u.w", int_mips_subsus_u_w,
2690 class SUBSUS_U_D_DESC : MSA_3R_DESC_BASE<"subsus_u.d", int_mips_subsus_u_d,
2693 class SUBSUU_S_B_DESC : MSA_3R_DESC_BASE<"subsuu_s.b", int_mips_subsuu_s_b,
2695 class SUBSUU_S_H_DESC : MSA_3R_DESC_BASE<"subsuu_s.h", int_mips_subsuu_s_h,
2697 class SUBSUU_S_W_DESC : MSA_3R_DESC_BASE<"subsuu_s.w", int_mips_subsuu_s_w,
2699 class SUBSUU_S_D_DESC : MSA_3R_DESC_BASE<"subsuu_s.d", int_mips_subsuu_s_d,
2702 class SUBV_B_DESC : MSA_3R_DESC_BASE<"subv.b", sub, MSA128BOpnd>;
2703 class SUBV_H_DESC : MSA_3R_DESC_BASE<"subv.h", sub, MSA128HOpnd>;
2704 class SUBV_W_DESC : MSA_3R_DESC_BASE<"subv.w", sub, MSA128WOpnd>;
2705 class SUBV_D_DESC : MSA_3R_DESC_BASE<"subv.d", sub, MSA128DOpnd>;
2707 class SUBVI_B_DESC : MSA_I5_DESC_BASE<"subvi.b", sub, vsplati8_uimm5,
2709 class SUBVI_H_DESC : MSA_I5_DESC_BASE<"subvi.h", sub, vsplati16_uimm5,
2711 class SUBVI_W_DESC : MSA_I5_DESC_BASE<"subvi.w", sub, vsplati32_uimm5,
2713 class SUBVI_D_DESC : MSA_I5_DESC_BASE<"subvi.d", sub, vsplati64_uimm5,
2716 class VSHF_B_DESC : MSA_3R_VSHF_DESC_BASE<"vshf.b", MSA128BOpnd>;
2717 class VSHF_H_DESC : MSA_3R_VSHF_DESC_BASE<"vshf.h", MSA128HOpnd>;
2718 class VSHF_W_DESC : MSA_3R_VSHF_DESC_BASE<"vshf.w", MSA128WOpnd>;
2719 class VSHF_D_DESC : MSA_3R_VSHF_DESC_BASE<"vshf.d", MSA128DOpnd>;
2721 class XOR_V_DESC : MSA_VEC_DESC_BASE<"xor.v", xor, MSA128BOpnd>;
2722 class XOR_V_H_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<xor, MSA128HOpnd>;
2723 class XOR_V_W_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<xor, MSA128WOpnd>;
2724 class XOR_V_D_PSEUDO_DESC : MSA_VEC_PSEUDO_BASE<xor, MSA128DOpnd>;
2726 class XORI_B_DESC : MSA_I8_DESC_BASE<"xori.b", xor, vsplati8_uimm8,
2729 // Instruction defs.
2730 def ADD_A_B : ADD_A_B_ENC, ADD_A_B_DESC;
2731 def ADD_A_H : ADD_A_H_ENC, ADD_A_H_DESC;
2732 def ADD_A_W : ADD_A_W_ENC, ADD_A_W_DESC;
2733 def ADD_A_D : ADD_A_D_ENC, ADD_A_D_DESC;
2735 def ADDS_A_B : ADDS_A_B_ENC, ADDS_A_B_DESC;
2736 def ADDS_A_H : ADDS_A_H_ENC, ADDS_A_H_DESC;
2737 def ADDS_A_W : ADDS_A_W_ENC, ADDS_A_W_DESC;
2738 def ADDS_A_D : ADDS_A_D_ENC, ADDS_A_D_DESC;
2740 def ADDS_S_B : ADDS_S_B_ENC, ADDS_S_B_DESC;
2741 def ADDS_S_H : ADDS_S_H_ENC, ADDS_S_H_DESC;
2742 def ADDS_S_W : ADDS_S_W_ENC, ADDS_S_W_DESC;
2743 def ADDS_S_D : ADDS_S_D_ENC, ADDS_S_D_DESC;
2745 def ADDS_U_B : ADDS_U_B_ENC, ADDS_U_B_DESC;
2746 def ADDS_U_H : ADDS_U_H_ENC, ADDS_U_H_DESC;
2747 def ADDS_U_W : ADDS_U_W_ENC, ADDS_U_W_DESC;
2748 def ADDS_U_D : ADDS_U_D_ENC, ADDS_U_D_DESC;
2750 def ADDV_B : ADDV_B_ENC, ADDV_B_DESC;
2751 def ADDV_H : ADDV_H_ENC, ADDV_H_DESC;
2752 def ADDV_W : ADDV_W_ENC, ADDV_W_DESC;
2753 def ADDV_D : ADDV_D_ENC, ADDV_D_DESC;
2755 def ADDVI_B : ADDVI_B_ENC, ADDVI_B_DESC;
2756 def ADDVI_H : ADDVI_H_ENC, ADDVI_H_DESC;
2757 def ADDVI_W : ADDVI_W_ENC, ADDVI_W_DESC;
2758 def ADDVI_D : ADDVI_D_ENC, ADDVI_D_DESC;
2760 def AND_V : AND_V_ENC, AND_V_DESC;
2761 def AND_V_H_PSEUDO : AND_V_H_PSEUDO_DESC,
2762 PseudoInstExpansion<(AND_V MSA128BOpnd:$wd,
2765 def AND_V_W_PSEUDO : AND_V_W_PSEUDO_DESC,
2766 PseudoInstExpansion<(AND_V MSA128BOpnd:$wd,
2769 def AND_V_D_PSEUDO : AND_V_D_PSEUDO_DESC,
2770 PseudoInstExpansion<(AND_V MSA128BOpnd:$wd,
2774 def ANDI_B : ANDI_B_ENC, ANDI_B_DESC;
2776 def ASUB_S_B : ASUB_S_B_ENC, ASUB_S_B_DESC;
2777 def ASUB_S_H : ASUB_S_H_ENC, ASUB_S_H_DESC;
2778 def ASUB_S_W : ASUB_S_W_ENC, ASUB_S_W_DESC;
2779 def ASUB_S_D : ASUB_S_D_ENC, ASUB_S_D_DESC;
2781 def ASUB_U_B : ASUB_U_B_ENC, ASUB_U_B_DESC;
2782 def ASUB_U_H : ASUB_U_H_ENC, ASUB_U_H_DESC;
2783 def ASUB_U_W : ASUB_U_W_ENC, ASUB_U_W_DESC;
2784 def ASUB_U_D : ASUB_U_D_ENC, ASUB_U_D_DESC;
2786 def AVE_S_B : AVE_S_B_ENC, AVE_S_B_DESC;
2787 def AVE_S_H : AVE_S_H_ENC, AVE_S_H_DESC;
2788 def AVE_S_W : AVE_S_W_ENC, AVE_S_W_DESC;
2789 def AVE_S_D : AVE_S_D_ENC, AVE_S_D_DESC;
2791 def AVE_U_B : AVE_U_B_ENC, AVE_U_B_DESC;
2792 def AVE_U_H : AVE_U_H_ENC, AVE_U_H_DESC;
2793 def AVE_U_W : AVE_U_W_ENC, AVE_U_W_DESC;
2794 def AVE_U_D : AVE_U_D_ENC, AVE_U_D_DESC;
2796 def AVER_S_B : AVER_S_B_ENC, AVER_S_B_DESC;
2797 def AVER_S_H : AVER_S_H_ENC, AVER_S_H_DESC;
2798 def AVER_S_W : AVER_S_W_ENC, AVER_S_W_DESC;
2799 def AVER_S_D : AVER_S_D_ENC, AVER_S_D_DESC;
2801 def AVER_U_B : AVER_U_B_ENC, AVER_U_B_DESC;
2802 def AVER_U_H : AVER_U_H_ENC, AVER_U_H_DESC;
2803 def AVER_U_W : AVER_U_W_ENC, AVER_U_W_DESC;
2804 def AVER_U_D : AVER_U_D_ENC, AVER_U_D_DESC;
2806 def BCLR_B : BCLR_B_ENC, BCLR_B_DESC;
2807 def BCLR_H : BCLR_H_ENC, BCLR_H_DESC;
2808 def BCLR_W : BCLR_W_ENC, BCLR_W_DESC;
2809 def BCLR_D : BCLR_D_ENC, BCLR_D_DESC;
2811 def BCLRI_B : BCLRI_B_ENC, BCLRI_B_DESC;
2812 def BCLRI_H : BCLRI_H_ENC, BCLRI_H_DESC;
2813 def BCLRI_W : BCLRI_W_ENC, BCLRI_W_DESC;
2814 def BCLRI_D : BCLRI_D_ENC, BCLRI_D_DESC;
2816 def BINSL_B : BINSL_B_ENC, BINSL_B_DESC;
2817 def BINSL_H : BINSL_H_ENC, BINSL_H_DESC;
2818 def BINSL_W : BINSL_W_ENC, BINSL_W_DESC;
2819 def BINSL_D : BINSL_D_ENC, BINSL_D_DESC;
2821 def BINSLI_B : BINSLI_B_ENC, BINSLI_B_DESC;
2822 def BINSLI_H : BINSLI_H_ENC, BINSLI_H_DESC;
2823 def BINSLI_W : BINSLI_W_ENC, BINSLI_W_DESC;
2824 def BINSLI_D : BINSLI_D_ENC, BINSLI_D_DESC;
2826 def BINSR_B : BINSR_B_ENC, BINSR_B_DESC;
2827 def BINSR_H : BINSR_H_ENC, BINSR_H_DESC;
2828 def BINSR_W : BINSR_W_ENC, BINSR_W_DESC;
2829 def BINSR_D : BINSR_D_ENC, BINSR_D_DESC;
2831 def BINSRI_B : BINSRI_B_ENC, BINSRI_B_DESC;
2832 def BINSRI_H : BINSRI_H_ENC, BINSRI_H_DESC;
2833 def BINSRI_W : BINSRI_W_ENC, BINSRI_W_DESC;
2834 def BINSRI_D : BINSRI_D_ENC, BINSRI_D_DESC;
2836 def BMNZ_V : BMNZ_V_ENC, BMNZ_V_DESC;
2838 def BMNZI_B : BMNZI_B_ENC, BMNZI_B_DESC;
2840 def BMZ_V : BMZ_V_ENC, BMZ_V_DESC;
2842 def BMZI_B : BMZI_B_ENC, BMZI_B_DESC;
2844 def BNEG_B : BNEG_B_ENC, BNEG_B_DESC;
2845 def BNEG_H : BNEG_H_ENC, BNEG_H_DESC;
2846 def BNEG_W : BNEG_W_ENC, BNEG_W_DESC;
2847 def BNEG_D : BNEG_D_ENC, BNEG_D_DESC;
2849 def BNEGI_B : BNEGI_B_ENC, BNEGI_B_DESC;
2850 def BNEGI_H : BNEGI_H_ENC, BNEGI_H_DESC;
2851 def BNEGI_W : BNEGI_W_ENC, BNEGI_W_DESC;
2852 def BNEGI_D : BNEGI_D_ENC, BNEGI_D_DESC;
2854 def BNZ_B : BNZ_B_ENC, BNZ_B_DESC;
2855 def BNZ_H : BNZ_H_ENC, BNZ_H_DESC;
2856 def BNZ_W : BNZ_W_ENC, BNZ_W_DESC;
2857 def BNZ_D : BNZ_D_ENC, BNZ_D_DESC;
2859 def BNZ_V : BNZ_V_ENC, BNZ_V_DESC;
2861 def BSEL_V : BSEL_V_ENC, BSEL_V_DESC;
2863 class MSA_BSEL_PSEUDO_BASE<RegisterOperand RO, ValueType Ty> :
2864 MSAPseudo<(outs RO:$wd), (ins RO:$wd_in, RO:$ws, RO:$wt),
2865 [(set RO:$wd, (Ty (vselect RO:$wd_in, RO:$wt, RO:$ws)))]>,
2866 // Note that vselect and BSEL_V treat the condition operand the opposite way
2868 // (vselect cond, if_set, if_clear)
2869 // (BSEL_V cond, if_clear, if_set)
2870 PseudoInstExpansion<(BSEL_V MSA128BOpnd:$wd, MSA128BOpnd:$wd_in,
2871 MSA128BOpnd:$ws, MSA128BOpnd:$wt)> {
2872 let Constraints = "$wd_in = $wd";
2875 def BSEL_H_PSEUDO : MSA_BSEL_PSEUDO_BASE<MSA128HOpnd, v8i16>;
2876 def BSEL_W_PSEUDO : MSA_BSEL_PSEUDO_BASE<MSA128WOpnd, v4i32>;
2877 def BSEL_D_PSEUDO : MSA_BSEL_PSEUDO_BASE<MSA128DOpnd, v2i64>;
2878 def BSEL_FW_PSEUDO : MSA_BSEL_PSEUDO_BASE<MSA128WOpnd, v4f32>;
2879 def BSEL_FD_PSEUDO : MSA_BSEL_PSEUDO_BASE<MSA128DOpnd, v2f64>;
2881 def BSELI_B : BSELI_B_ENC, BSELI_B_DESC;
2883 def BSET_B : BSET_B_ENC, BSET_B_DESC;
2884 def BSET_H : BSET_H_ENC, BSET_H_DESC;
2885 def BSET_W : BSET_W_ENC, BSET_W_DESC;
2886 def BSET_D : BSET_D_ENC, BSET_D_DESC;
2888 def BSETI_B : BSETI_B_ENC, BSETI_B_DESC;
2889 def BSETI_H : BSETI_H_ENC, BSETI_H_DESC;
2890 def BSETI_W : BSETI_W_ENC, BSETI_W_DESC;
2891 def BSETI_D : BSETI_D_ENC, BSETI_D_DESC;
2893 def BZ_B : BZ_B_ENC, BZ_B_DESC;
2894 def BZ_H : BZ_H_ENC, BZ_H_DESC;
2895 def BZ_W : BZ_W_ENC, BZ_W_DESC;
2896 def BZ_D : BZ_D_ENC, BZ_D_DESC;
2898 def BZ_V : BZ_V_ENC, BZ_V_DESC;
2900 def CEQ_B : CEQ_B_ENC, CEQ_B_DESC;
2901 def CEQ_H : CEQ_H_ENC, CEQ_H_DESC;
2902 def CEQ_W : CEQ_W_ENC, CEQ_W_DESC;
2903 def CEQ_D : CEQ_D_ENC, CEQ_D_DESC;
2905 def CEQI_B : CEQI_B_ENC, CEQI_B_DESC;
2906 def CEQI_H : CEQI_H_ENC, CEQI_H_DESC;
2907 def CEQI_W : CEQI_W_ENC, CEQI_W_DESC;
2908 def CEQI_D : CEQI_D_ENC, CEQI_D_DESC;
2910 def CFCMSA : CFCMSA_ENC, CFCMSA_DESC;
2912 def CLE_S_B : CLE_S_B_ENC, CLE_S_B_DESC;
2913 def CLE_S_H : CLE_S_H_ENC, CLE_S_H_DESC;
2914 def CLE_S_W : CLE_S_W_ENC, CLE_S_W_DESC;
2915 def CLE_S_D : CLE_S_D_ENC, CLE_S_D_DESC;
2917 def CLE_U_B : CLE_U_B_ENC, CLE_U_B_DESC;
2918 def CLE_U_H : CLE_U_H_ENC, CLE_U_H_DESC;
2919 def CLE_U_W : CLE_U_W_ENC, CLE_U_W_DESC;
2920 def CLE_U_D : CLE_U_D_ENC, CLE_U_D_DESC;
2922 def CLEI_S_B : CLEI_S_B_ENC, CLEI_S_B_DESC;
2923 def CLEI_S_H : CLEI_S_H_ENC, CLEI_S_H_DESC;
2924 def CLEI_S_W : CLEI_S_W_ENC, CLEI_S_W_DESC;
2925 def CLEI_S_D : CLEI_S_D_ENC, CLEI_S_D_DESC;
2927 def CLEI_U_B : CLEI_U_B_ENC, CLEI_U_B_DESC;
2928 def CLEI_U_H : CLEI_U_H_ENC, CLEI_U_H_DESC;
2929 def CLEI_U_W : CLEI_U_W_ENC, CLEI_U_W_DESC;
2930 def CLEI_U_D : CLEI_U_D_ENC, CLEI_U_D_DESC;
2932 def CLT_S_B : CLT_S_B_ENC, CLT_S_B_DESC;
2933 def CLT_S_H : CLT_S_H_ENC, CLT_S_H_DESC;
2934 def CLT_S_W : CLT_S_W_ENC, CLT_S_W_DESC;
2935 def CLT_S_D : CLT_S_D_ENC, CLT_S_D_DESC;
2937 def CLT_U_B : CLT_U_B_ENC, CLT_U_B_DESC;
2938 def CLT_U_H : CLT_U_H_ENC, CLT_U_H_DESC;
2939 def CLT_U_W : CLT_U_W_ENC, CLT_U_W_DESC;
2940 def CLT_U_D : CLT_U_D_ENC, CLT_U_D_DESC;
2942 def CLTI_S_B : CLTI_S_B_ENC, CLTI_S_B_DESC;
2943 def CLTI_S_H : CLTI_S_H_ENC, CLTI_S_H_DESC;
2944 def CLTI_S_W : CLTI_S_W_ENC, CLTI_S_W_DESC;
2945 def CLTI_S_D : CLTI_S_D_ENC, CLTI_S_D_DESC;
2947 def CLTI_U_B : CLTI_U_B_ENC, CLTI_U_B_DESC;
2948 def CLTI_U_H : CLTI_U_H_ENC, CLTI_U_H_DESC;
2949 def CLTI_U_W : CLTI_U_W_ENC, CLTI_U_W_DESC;
2950 def CLTI_U_D : CLTI_U_D_ENC, CLTI_U_D_DESC;
2952 def COPY_S_B : COPY_S_B_ENC, COPY_S_B_DESC;
2953 def COPY_S_H : COPY_S_H_ENC, COPY_S_H_DESC;
2954 def COPY_S_W : COPY_S_W_ENC, COPY_S_W_DESC;
2955 def COPY_S_D : COPY_S_D_ENC, COPY_S_D_DESC, ASE_MSA64;
2957 def COPY_U_B : COPY_U_B_ENC, COPY_U_B_DESC;
2958 def COPY_U_H : COPY_U_H_ENC, COPY_U_H_DESC;
2959 def COPY_U_W : COPY_U_W_ENC, COPY_U_W_DESC, ASE_MSA64;
2961 def COPY_FW_PSEUDO : COPY_FW_PSEUDO_DESC;
2962 def COPY_FD_PSEUDO : COPY_FD_PSEUDO_DESC;
2964 def CTCMSA : CTCMSA_ENC, CTCMSA_DESC;
2966 def DIV_S_B : DIV_S_B_ENC, DIV_S_B_DESC;
2967 def DIV_S_H : DIV_S_H_ENC, DIV_S_H_DESC;
2968 def DIV_S_W : DIV_S_W_ENC, DIV_S_W_DESC;
2969 def DIV_S_D : DIV_S_D_ENC, DIV_S_D_DESC;
2971 def DIV_U_B : DIV_U_B_ENC, DIV_U_B_DESC;
2972 def DIV_U_H : DIV_U_H_ENC, DIV_U_H_DESC;
2973 def DIV_U_W : DIV_U_W_ENC, DIV_U_W_DESC;
2974 def DIV_U_D : DIV_U_D_ENC, DIV_U_D_DESC;
2976 def DOTP_S_H : DOTP_S_H_ENC, DOTP_S_H_DESC;
2977 def DOTP_S_W : DOTP_S_W_ENC, DOTP_S_W_DESC;
2978 def DOTP_S_D : DOTP_S_D_ENC, DOTP_S_D_DESC;
2980 def DOTP_U_H : DOTP_U_H_ENC, DOTP_U_H_DESC;
2981 def DOTP_U_W : DOTP_U_W_ENC, DOTP_U_W_DESC;
2982 def DOTP_U_D : DOTP_U_D_ENC, DOTP_U_D_DESC;
2984 def DPADD_S_H : DPADD_S_H_ENC, DPADD_S_H_DESC;
2985 def DPADD_S_W : DPADD_S_W_ENC, DPADD_S_W_DESC;
2986 def DPADD_S_D : DPADD_S_D_ENC, DPADD_S_D_DESC;
2988 def DPADD_U_H : DPADD_U_H_ENC, DPADD_U_H_DESC;
2989 def DPADD_U_W : DPADD_U_W_ENC, DPADD_U_W_DESC;
2990 def DPADD_U_D : DPADD_U_D_ENC, DPADD_U_D_DESC;
2992 def DPSUB_S_H : DPSUB_S_H_ENC, DPSUB_S_H_DESC;
2993 def DPSUB_S_W : DPSUB_S_W_ENC, DPSUB_S_W_DESC;
2994 def DPSUB_S_D : DPSUB_S_D_ENC, DPSUB_S_D_DESC;
2996 def DPSUB_U_H : DPSUB_U_H_ENC, DPSUB_U_H_DESC;
2997 def DPSUB_U_W : DPSUB_U_W_ENC, DPSUB_U_W_DESC;
2998 def DPSUB_U_D : DPSUB_U_D_ENC, DPSUB_U_D_DESC;
3000 def FADD_W : FADD_W_ENC, FADD_W_DESC;
3001 def FADD_D : FADD_D_ENC, FADD_D_DESC;
3003 def FCAF_W : FCAF_W_ENC, FCAF_W_DESC;
3004 def FCAF_D : FCAF_D_ENC, FCAF_D_DESC;
3006 def FCEQ_W : FCEQ_W_ENC, FCEQ_W_DESC;
3007 def FCEQ_D : FCEQ_D_ENC, FCEQ_D_DESC;
3009 def FCLE_W : FCLE_W_ENC, FCLE_W_DESC;
3010 def FCLE_D : FCLE_D_ENC, FCLE_D_DESC;
3012 def FCLT_W : FCLT_W_ENC, FCLT_W_DESC;
3013 def FCLT_D : FCLT_D_ENC, FCLT_D_DESC;
3015 def FCLASS_W : FCLASS_W_ENC, FCLASS_W_DESC;
3016 def FCLASS_D : FCLASS_D_ENC, FCLASS_D_DESC;
3018 def FCNE_W : FCNE_W_ENC, FCNE_W_DESC;
3019 def FCNE_D : FCNE_D_ENC, FCNE_D_DESC;
3021 def FCOR_W : FCOR_W_ENC, FCOR_W_DESC;
3022 def FCOR_D : FCOR_D_ENC, FCOR_D_DESC;
3024 def FCUEQ_W : FCUEQ_W_ENC, FCUEQ_W_DESC;
3025 def FCUEQ_D : FCUEQ_D_ENC, FCUEQ_D_DESC;
3027 def FCULE_W : FCULE_W_ENC, FCULE_W_DESC;
3028 def FCULE_D : FCULE_D_ENC, FCULE_D_DESC;
3030 def FCULT_W : FCULT_W_ENC, FCULT_W_DESC;
3031 def FCULT_D : FCULT_D_ENC, FCULT_D_DESC;
3033 def FCUN_W : FCUN_W_ENC, FCUN_W_DESC;
3034 def FCUN_D : FCUN_D_ENC, FCUN_D_DESC;
3036 def FCUNE_W : FCUNE_W_ENC, FCUNE_W_DESC;
3037 def FCUNE_D : FCUNE_D_ENC, FCUNE_D_DESC;
3039 def FDIV_W : FDIV_W_ENC, FDIV_W_DESC;
3040 def FDIV_D : FDIV_D_ENC, FDIV_D_DESC;
3042 def FEXDO_H : FEXDO_H_ENC, FEXDO_H_DESC;
3043 def FEXDO_W : FEXDO_W_ENC, FEXDO_W_DESC;
3045 def FEXP2_W : FEXP2_W_ENC, FEXP2_W_DESC;
3046 def FEXP2_D : FEXP2_D_ENC, FEXP2_D_DESC;
3047 def FEXP2_W_1_PSEUDO : FEXP2_W_1_PSEUDO_DESC;
3048 def FEXP2_D_1_PSEUDO : FEXP2_D_1_PSEUDO_DESC;
3050 def FEXUPL_W : FEXUPL_W_ENC, FEXUPL_W_DESC;
3051 def FEXUPL_D : FEXUPL_D_ENC, FEXUPL_D_DESC;
3053 def FEXUPR_W : FEXUPR_W_ENC, FEXUPR_W_DESC;
3054 def FEXUPR_D : FEXUPR_D_ENC, FEXUPR_D_DESC;
3056 def FFINT_S_W : FFINT_S_W_ENC, FFINT_S_W_DESC;
3057 def FFINT_S_D : FFINT_S_D_ENC, FFINT_S_D_DESC;
3059 def FFINT_U_W : FFINT_U_W_ENC, FFINT_U_W_DESC;
3060 def FFINT_U_D : FFINT_U_D_ENC, FFINT_U_D_DESC;
3062 def FFQL_W : FFQL_W_ENC, FFQL_W_DESC;
3063 def FFQL_D : FFQL_D_ENC, FFQL_D_DESC;
3065 def FFQR_W : FFQR_W_ENC, FFQR_W_DESC;
3066 def FFQR_D : FFQR_D_ENC, FFQR_D_DESC;
3068 def FILL_B : FILL_B_ENC, FILL_B_DESC;
3069 def FILL_H : FILL_H_ENC, FILL_H_DESC;
3070 def FILL_W : FILL_W_ENC, FILL_W_DESC;
3071 def FILL_D : FILL_D_ENC, FILL_D_DESC, ASE_MSA64;
3072 def FILL_FW_PSEUDO : FILL_FW_PSEUDO_DESC;
3073 def FILL_FD_PSEUDO : FILL_FD_PSEUDO_DESC;
3075 def FLOG2_W : FLOG2_W_ENC, FLOG2_W_DESC;
3076 def FLOG2_D : FLOG2_D_ENC, FLOG2_D_DESC;
3078 def FMADD_W : FMADD_W_ENC, FMADD_W_DESC;
3079 def FMADD_D : FMADD_D_ENC, FMADD_D_DESC;
3081 def FMAX_W : FMAX_W_ENC, FMAX_W_DESC;
3082 def FMAX_D : FMAX_D_ENC, FMAX_D_DESC;
3084 def FMAX_A_W : FMAX_A_W_ENC, FMAX_A_W_DESC;
3085 def FMAX_A_D : FMAX_A_D_ENC, FMAX_A_D_DESC;
3087 def FMIN_W : FMIN_W_ENC, FMIN_W_DESC;
3088 def FMIN_D : FMIN_D_ENC, FMIN_D_DESC;
3090 def FMIN_A_W : FMIN_A_W_ENC, FMIN_A_W_DESC;
3091 def FMIN_A_D : FMIN_A_D_ENC, FMIN_A_D_DESC;
3093 def FMSUB_W : FMSUB_W_ENC, FMSUB_W_DESC;
3094 def FMSUB_D : FMSUB_D_ENC, FMSUB_D_DESC;
3096 def FMUL_W : FMUL_W_ENC, FMUL_W_DESC;
3097 def FMUL_D : FMUL_D_ENC, FMUL_D_DESC;
3099 def FRINT_W : FRINT_W_ENC, FRINT_W_DESC;
3100 def FRINT_D : FRINT_D_ENC, FRINT_D_DESC;
3102 def FRCP_W : FRCP_W_ENC, FRCP_W_DESC;
3103 def FRCP_D : FRCP_D_ENC, FRCP_D_DESC;
3105 def FRSQRT_W : FRSQRT_W_ENC, FRSQRT_W_DESC;
3106 def FRSQRT_D : FRSQRT_D_ENC, FRSQRT_D_DESC;
3108 def FSAF_W : FSAF_W_ENC, FSAF_W_DESC;
3109 def FSAF_D : FSAF_D_ENC, FSAF_D_DESC;
3111 def FSEQ_W : FSEQ_W_ENC, FSEQ_W_DESC;
3112 def FSEQ_D : FSEQ_D_ENC, FSEQ_D_DESC;
3114 def FSLE_W : FSLE_W_ENC, FSLE_W_DESC;
3115 def FSLE_D : FSLE_D_ENC, FSLE_D_DESC;
3117 def FSLT_W : FSLT_W_ENC, FSLT_W_DESC;
3118 def FSLT_D : FSLT_D_ENC, FSLT_D_DESC;
3120 def FSNE_W : FSNE_W_ENC, FSNE_W_DESC;
3121 def FSNE_D : FSNE_D_ENC, FSNE_D_DESC;
3123 def FSOR_W : FSOR_W_ENC, FSOR_W_DESC;
3124 def FSOR_D : FSOR_D_ENC, FSOR_D_DESC;
3126 def FSQRT_W : FSQRT_W_ENC, FSQRT_W_DESC;
3127 def FSQRT_D : FSQRT_D_ENC, FSQRT_D_DESC;
3129 def FSUB_W : FSUB_W_ENC, FSUB_W_DESC;
3130 def FSUB_D : FSUB_D_ENC, FSUB_D_DESC;
3132 def FSUEQ_W : FSUEQ_W_ENC, FSUEQ_W_DESC;
3133 def FSUEQ_D : FSUEQ_D_ENC, FSUEQ_D_DESC;
3135 def FSULE_W : FSULE_W_ENC, FSULE_W_DESC;
3136 def FSULE_D : FSULE_D_ENC, FSULE_D_DESC;
3138 def FSULT_W : FSULT_W_ENC, FSULT_W_DESC;
3139 def FSULT_D : FSULT_D_ENC, FSULT_D_DESC;
3141 def FSUN_W : FSUN_W_ENC, FSUN_W_DESC;
3142 def FSUN_D : FSUN_D_ENC, FSUN_D_DESC;
3144 def FSUNE_W : FSUNE_W_ENC, FSUNE_W_DESC;
3145 def FSUNE_D : FSUNE_D_ENC, FSUNE_D_DESC;
3147 def FTINT_S_W : FTINT_S_W_ENC, FTINT_S_W_DESC;
3148 def FTINT_S_D : FTINT_S_D_ENC, FTINT_S_D_DESC;
3150 def FTINT_U_W : FTINT_U_W_ENC, FTINT_U_W_DESC;
3151 def FTINT_U_D : FTINT_U_D_ENC, FTINT_U_D_DESC;
3153 def FTQ_H : FTQ_H_ENC, FTQ_H_DESC;
3154 def FTQ_W : FTQ_W_ENC, FTQ_W_DESC;
3156 def FTRUNC_S_W : FTRUNC_S_W_ENC, FTRUNC_S_W_DESC;
3157 def FTRUNC_S_D : FTRUNC_S_D_ENC, FTRUNC_S_D_DESC;
3159 def FTRUNC_U_W : FTRUNC_U_W_ENC, FTRUNC_U_W_DESC;
3160 def FTRUNC_U_D : FTRUNC_U_D_ENC, FTRUNC_U_D_DESC;
3162 def : MipsPat<(fsub MSA128WOpnd:$wd, (fmul MSA128WOpnd:$ws, MSA128WOpnd:$wt)),
3163 (FMSUB_W MSA128WOpnd:$wd, MSA128WOpnd:$ws, MSA128WOpnd:$wt)>,
3164 ISA_MIPS1, ASE_MSA, FPOP_FUSION_FAST;
3165 def : MipsPat<(fsub MSA128DOpnd:$wd, (fmul MSA128DOpnd:$ws, MSA128DOpnd:$wt)),
3166 (FMSUB_D MSA128DOpnd:$wd, MSA128DOpnd:$ws, MSA128DOpnd:$wt)>,
3167 ISA_MIPS1, ASE_MSA, FPOP_FUSION_FAST;
3169 def : MipsPat<(fadd MSA128WOpnd:$wd, (fmul MSA128WOpnd:$ws, MSA128WOpnd:$wt)),
3170 (FMADD_W MSA128WOpnd:$wd, MSA128WOpnd:$ws, MSA128WOpnd:$wt)>,
3171 ISA_MIPS1, ASE_MSA, FPOP_FUSION_FAST;
3172 def : MipsPat<(fadd MSA128DOpnd:$wd, (fmul MSA128DOpnd:$ws, MSA128DOpnd:$wt)),
3173 (FMADD_D MSA128DOpnd:$wd, MSA128DOpnd:$ws, MSA128DOpnd:$wt)>,
3174 ISA_MIPS1, ASE_MSA, FPOP_FUSION_FAST;
3176 def HADD_S_H : HADD_S_H_ENC, HADD_S_H_DESC;
3177 def HADD_S_W : HADD_S_W_ENC, HADD_S_W_DESC;
3178 def HADD_S_D : HADD_S_D_ENC, HADD_S_D_DESC;
3180 def HADD_U_H : HADD_U_H_ENC, HADD_U_H_DESC;
3181 def HADD_U_W : HADD_U_W_ENC, HADD_U_W_DESC;
3182 def HADD_U_D : HADD_U_D_ENC, HADD_U_D_DESC;
3184 def HSUB_S_H : HSUB_S_H_ENC, HSUB_S_H_DESC;
3185 def HSUB_S_W : HSUB_S_W_ENC, HSUB_S_W_DESC;
3186 def HSUB_S_D : HSUB_S_D_ENC, HSUB_S_D_DESC;
3188 def HSUB_U_H : HSUB_U_H_ENC, HSUB_U_H_DESC;
3189 def HSUB_U_W : HSUB_U_W_ENC, HSUB_U_W_DESC;
3190 def HSUB_U_D : HSUB_U_D_ENC, HSUB_U_D_DESC;
3192 def ILVEV_B : ILVEV_B_ENC, ILVEV_B_DESC;
3193 def ILVEV_H : ILVEV_H_ENC, ILVEV_H_DESC;
3194 def ILVEV_W : ILVEV_W_ENC, ILVEV_W_DESC;
3195 def ILVEV_D : ILVEV_D_ENC, ILVEV_D_DESC;
3197 def ILVL_B : ILVL_B_ENC, ILVL_B_DESC;
3198 def ILVL_H : ILVL_H_ENC, ILVL_H_DESC;
3199 def ILVL_W : ILVL_W_ENC, ILVL_W_DESC;
3200 def ILVL_D : ILVL_D_ENC, ILVL_D_DESC;
3202 def ILVOD_B : ILVOD_B_ENC, ILVOD_B_DESC;
3203 def ILVOD_H : ILVOD_H_ENC, ILVOD_H_DESC;
3204 def ILVOD_W : ILVOD_W_ENC, ILVOD_W_DESC;
3205 def ILVOD_D : ILVOD_D_ENC, ILVOD_D_DESC;
3207 def ILVR_B : ILVR_B_ENC, ILVR_B_DESC;
3208 def ILVR_H : ILVR_H_ENC, ILVR_H_DESC;
3209 def ILVR_W : ILVR_W_ENC, ILVR_W_DESC;
3210 def ILVR_D : ILVR_D_ENC, ILVR_D_DESC;
3212 def INSERT_B : INSERT_B_ENC, INSERT_B_DESC;
3213 def INSERT_H : INSERT_H_ENC, INSERT_H_DESC;
3214 def INSERT_W : INSERT_W_ENC, INSERT_W_DESC;
3215 def INSERT_D : INSERT_D_ENC, INSERT_D_DESC, ASE_MSA64;
3217 // INSERT_FW_PSEUDO defined after INSVE_W
3218 // INSERT_FD_PSEUDO defined after INSVE_D
3220 // There is a fourth operand that is not present in the encoding. Use a
3221 // custom decoder to get a chance to add it.
3222 let DecoderMethod = "DecodeINSVE_DF" in {
3223 def INSVE_B : INSVE_B_ENC, INSVE_B_DESC;
3224 def INSVE_H : INSVE_H_ENC, INSVE_H_DESC;
3225 def INSVE_W : INSVE_W_ENC, INSVE_W_DESC;
3226 def INSVE_D : INSVE_D_ENC, INSVE_D_DESC;
3229 def INSERT_FW_PSEUDO : INSERT_FW_PSEUDO_DESC;
3230 def INSERT_FD_PSEUDO : INSERT_FD_PSEUDO_DESC;
3232 def INSERT_B_VIDX_PSEUDO : INSERT_B_VIDX_PSEUDO_DESC;
3233 def INSERT_H_VIDX_PSEUDO : INSERT_H_VIDX_PSEUDO_DESC;
3234 def INSERT_W_VIDX_PSEUDO : INSERT_W_VIDX_PSEUDO_DESC;
3235 def INSERT_D_VIDX_PSEUDO : INSERT_D_VIDX_PSEUDO_DESC;
3236 def INSERT_FW_VIDX_PSEUDO : INSERT_FW_VIDX_PSEUDO_DESC;
3237 def INSERT_FD_VIDX_PSEUDO : INSERT_FD_VIDX_PSEUDO_DESC;
3239 def INSERT_B_VIDX64_PSEUDO : INSERT_B_VIDX64_PSEUDO_DESC;
3240 def INSERT_H_VIDX64_PSEUDO : INSERT_H_VIDX64_PSEUDO_DESC;
3241 def INSERT_W_VIDX64_PSEUDO : INSERT_W_VIDX64_PSEUDO_DESC;
3242 def INSERT_D_VIDX64_PSEUDO : INSERT_D_VIDX64_PSEUDO_DESC;
3243 def INSERT_FW_VIDX64_PSEUDO : INSERT_FW_VIDX64_PSEUDO_DESC;
3244 def INSERT_FD_VIDX64_PSEUDO : INSERT_FD_VIDX64_PSEUDO_DESC;
3246 def LD_B: LD_B_ENC, LD_B_DESC;
3247 def LD_H: LD_H_ENC, LD_H_DESC;
3248 def LD_W: LD_W_ENC, LD_W_DESC;
3249 def LD_D: LD_D_ENC, LD_D_DESC;
3251 def LDI_B : LDI_B_ENC, LDI_B_DESC;
3252 def LDI_H : LDI_H_ENC, LDI_H_DESC;
3253 def LDI_W : LDI_W_ENC, LDI_W_DESC;
3254 def LDI_D : LDI_D_ENC, LDI_D_DESC;
3256 def LSA : LSA_ENC, LSA_DESC;
3257 def DLSA : DLSA_ENC, DLSA_DESC, ASE_MSA64;
3259 def MADD_Q_H : MADD_Q_H_ENC, MADD_Q_H_DESC;
3260 def MADD_Q_W : MADD_Q_W_ENC, MADD_Q_W_DESC;
3262 def MADDR_Q_H : MADDR_Q_H_ENC, MADDR_Q_H_DESC;
3263 def MADDR_Q_W : MADDR_Q_W_ENC, MADDR_Q_W_DESC;
3265 def MADDV_B : MADDV_B_ENC, MADDV_B_DESC;
3266 def MADDV_H : MADDV_H_ENC, MADDV_H_DESC;
3267 def MADDV_W : MADDV_W_ENC, MADDV_W_DESC;
3268 def MADDV_D : MADDV_D_ENC, MADDV_D_DESC;
3270 def MAX_A_B : MAX_A_B_ENC, MAX_A_B_DESC;
3271 def MAX_A_H : MAX_A_H_ENC, MAX_A_H_DESC;
3272 def MAX_A_W : MAX_A_W_ENC, MAX_A_W_DESC;
3273 def MAX_A_D : MAX_A_D_ENC, MAX_A_D_DESC;
3275 def MAX_S_B : MAX_S_B_ENC, MAX_S_B_DESC;
3276 def MAX_S_H : MAX_S_H_ENC, MAX_S_H_DESC;
3277 def MAX_S_W : MAX_S_W_ENC, MAX_S_W_DESC;
3278 def MAX_S_D : MAX_S_D_ENC, MAX_S_D_DESC;
3280 def MAX_U_B : MAX_U_B_ENC, MAX_U_B_DESC;
3281 def MAX_U_H : MAX_U_H_ENC, MAX_U_H_DESC;
3282 def MAX_U_W : MAX_U_W_ENC, MAX_U_W_DESC;
3283 def MAX_U_D : MAX_U_D_ENC, MAX_U_D_DESC;
3285 def MAXI_S_B : MAXI_S_B_ENC, MAXI_S_B_DESC;
3286 def MAXI_S_H : MAXI_S_H_ENC, MAXI_S_H_DESC;
3287 def MAXI_S_W : MAXI_S_W_ENC, MAXI_S_W_DESC;
3288 def MAXI_S_D : MAXI_S_D_ENC, MAXI_S_D_DESC;
3290 def MAXI_U_B : MAXI_U_B_ENC, MAXI_U_B_DESC;
3291 def MAXI_U_H : MAXI_U_H_ENC, MAXI_U_H_DESC;
3292 def MAXI_U_W : MAXI_U_W_ENC, MAXI_U_W_DESC;
3293 def MAXI_U_D : MAXI_U_D_ENC, MAXI_U_D_DESC;
3295 def MIN_A_B : MIN_A_B_ENC, MIN_A_B_DESC;
3296 def MIN_A_H : MIN_A_H_ENC, MIN_A_H_DESC;
3297 def MIN_A_W : MIN_A_W_ENC, MIN_A_W_DESC;
3298 def MIN_A_D : MIN_A_D_ENC, MIN_A_D_DESC;
3300 def MIN_S_B : MIN_S_B_ENC, MIN_S_B_DESC;
3301 def MIN_S_H : MIN_S_H_ENC, MIN_S_H_DESC;
3302 def MIN_S_W : MIN_S_W_ENC, MIN_S_W_DESC;
3303 def MIN_S_D : MIN_S_D_ENC, MIN_S_D_DESC;
3305 def MIN_U_B : MIN_U_B_ENC, MIN_U_B_DESC;
3306 def MIN_U_H : MIN_U_H_ENC, MIN_U_H_DESC;
3307 def MIN_U_W : MIN_U_W_ENC, MIN_U_W_DESC;
3308 def MIN_U_D : MIN_U_D_ENC, MIN_U_D_DESC;
3310 def MINI_S_B : MINI_S_B_ENC, MINI_S_B_DESC;
3311 def MINI_S_H : MINI_S_H_ENC, MINI_S_H_DESC;
3312 def MINI_S_W : MINI_S_W_ENC, MINI_S_W_DESC;
3313 def MINI_S_D : MINI_S_D_ENC, MINI_S_D_DESC;
3315 def MINI_U_B : MINI_U_B_ENC, MINI_U_B_DESC;
3316 def MINI_U_H : MINI_U_H_ENC, MINI_U_H_DESC;
3317 def MINI_U_W : MINI_U_W_ENC, MINI_U_W_DESC;
3318 def MINI_U_D : MINI_U_D_ENC, MINI_U_D_DESC;
3320 def MOD_S_B : MOD_S_B_ENC, MOD_S_B_DESC;
3321 def MOD_S_H : MOD_S_H_ENC, MOD_S_H_DESC;
3322 def MOD_S_W : MOD_S_W_ENC, MOD_S_W_DESC;
3323 def MOD_S_D : MOD_S_D_ENC, MOD_S_D_DESC;
3325 def MOD_U_B : MOD_U_B_ENC, MOD_U_B_DESC;
3326 def MOD_U_H : MOD_U_H_ENC, MOD_U_H_DESC;
3327 def MOD_U_W : MOD_U_W_ENC, MOD_U_W_DESC;
3328 def MOD_U_D : MOD_U_D_ENC, MOD_U_D_DESC;
3330 def MOVE_V : MOVE_V_ENC, MOVE_V_DESC;
3332 def MSUB_Q_H : MSUB_Q_H_ENC, MSUB_Q_H_DESC;
3333 def MSUB_Q_W : MSUB_Q_W_ENC, MSUB_Q_W_DESC;
3335 def MSUBR_Q_H : MSUBR_Q_H_ENC, MSUBR_Q_H_DESC;
3336 def MSUBR_Q_W : MSUBR_Q_W_ENC, MSUBR_Q_W_DESC;
3338 def MSUBV_B : MSUBV_B_ENC, MSUBV_B_DESC;
3339 def MSUBV_H : MSUBV_H_ENC, MSUBV_H_DESC;
3340 def MSUBV_W : MSUBV_W_ENC, MSUBV_W_DESC;
3341 def MSUBV_D : MSUBV_D_ENC, MSUBV_D_DESC;
3343 def MUL_Q_H : MUL_Q_H_ENC, MUL_Q_H_DESC;
3344 def MUL_Q_W : MUL_Q_W_ENC, MUL_Q_W_DESC;
3346 def MULR_Q_H : MULR_Q_H_ENC, MULR_Q_H_DESC;
3347 def MULR_Q_W : MULR_Q_W_ENC, MULR_Q_W_DESC;
3349 def MULV_B : MULV_B_ENC, MULV_B_DESC;
3350 def MULV_H : MULV_H_ENC, MULV_H_DESC;
3351 def MULV_W : MULV_W_ENC, MULV_W_DESC;
3352 def MULV_D : MULV_D_ENC, MULV_D_DESC;
3354 def NLOC_B : NLOC_B_ENC, NLOC_B_DESC;
3355 def NLOC_H : NLOC_H_ENC, NLOC_H_DESC;
3356 def NLOC_W : NLOC_W_ENC, NLOC_W_DESC;
3357 def NLOC_D : NLOC_D_ENC, NLOC_D_DESC;
3359 def NLZC_B : NLZC_B_ENC, NLZC_B_DESC;
3360 def NLZC_H : NLZC_H_ENC, NLZC_H_DESC;
3361 def NLZC_W : NLZC_W_ENC, NLZC_W_DESC;
3362 def NLZC_D : NLZC_D_ENC, NLZC_D_DESC;
3364 def NOR_V : NOR_V_ENC, NOR_V_DESC;
3365 def NOR_V_H_PSEUDO : NOR_V_H_PSEUDO_DESC,
3366 PseudoInstExpansion<(NOR_V MSA128BOpnd:$wd,
3369 def NOR_V_W_PSEUDO : NOR_V_W_PSEUDO_DESC,
3370 PseudoInstExpansion<(NOR_V MSA128BOpnd:$wd,
3373 def NOR_V_D_PSEUDO : NOR_V_D_PSEUDO_DESC,
3374 PseudoInstExpansion<(NOR_V MSA128BOpnd:$wd,
3378 def NORI_B : NORI_B_ENC, NORI_B_DESC;
3380 def OR_V : OR_V_ENC, OR_V_DESC;
3381 def OR_V_H_PSEUDO : OR_V_H_PSEUDO_DESC,
3382 PseudoInstExpansion<(OR_V MSA128BOpnd:$wd,
3385 def OR_V_W_PSEUDO : OR_V_W_PSEUDO_DESC,
3386 PseudoInstExpansion<(OR_V MSA128BOpnd:$wd,
3389 def OR_V_D_PSEUDO : OR_V_D_PSEUDO_DESC,
3390 PseudoInstExpansion<(OR_V MSA128BOpnd:$wd,
3394 def ORI_B : ORI_B_ENC, ORI_B_DESC;
3396 def PCKEV_B : PCKEV_B_ENC, PCKEV_B_DESC;
3397 def PCKEV_H : PCKEV_H_ENC, PCKEV_H_DESC;
3398 def PCKEV_W : PCKEV_W_ENC, PCKEV_W_DESC;
3399 def PCKEV_D : PCKEV_D_ENC, PCKEV_D_DESC;
3401 def PCKOD_B : PCKOD_B_ENC, PCKOD_B_DESC;
3402 def PCKOD_H : PCKOD_H_ENC, PCKOD_H_DESC;
3403 def PCKOD_W : PCKOD_W_ENC, PCKOD_W_DESC;
3404 def PCKOD_D : PCKOD_D_ENC, PCKOD_D_DESC;
3406 def PCNT_B : PCNT_B_ENC, PCNT_B_DESC;
3407 def PCNT_H : PCNT_H_ENC, PCNT_H_DESC;
3408 def PCNT_W : PCNT_W_ENC, PCNT_W_DESC;
3409 def PCNT_D : PCNT_D_ENC, PCNT_D_DESC;
3411 def SAT_S_B : SAT_S_B_ENC, SAT_S_B_DESC;
3412 def SAT_S_H : SAT_S_H_ENC, SAT_S_H_DESC;
3413 def SAT_S_W : SAT_S_W_ENC, SAT_S_W_DESC;
3414 def SAT_S_D : SAT_S_D_ENC, SAT_S_D_DESC;
3416 def SAT_U_B : SAT_U_B_ENC, SAT_U_B_DESC;
3417 def SAT_U_H : SAT_U_H_ENC, SAT_U_H_DESC;
3418 def SAT_U_W : SAT_U_W_ENC, SAT_U_W_DESC;
3419 def SAT_U_D : SAT_U_D_ENC, SAT_U_D_DESC;
3421 def SHF_B : SHF_B_ENC, SHF_B_DESC;
3422 def SHF_H : SHF_H_ENC, SHF_H_DESC;
3423 def SHF_W : SHF_W_ENC, SHF_W_DESC;
3425 def SLD_B : SLD_B_ENC, SLD_B_DESC;
3426 def SLD_H : SLD_H_ENC, SLD_H_DESC;
3427 def SLD_W : SLD_W_ENC, SLD_W_DESC;
3428 def SLD_D : SLD_D_ENC, SLD_D_DESC;
3430 def SLDI_B : SLDI_B_ENC, SLDI_B_DESC;
3431 def SLDI_H : SLDI_H_ENC, SLDI_H_DESC;
3432 def SLDI_W : SLDI_W_ENC, SLDI_W_DESC;
3433 def SLDI_D : SLDI_D_ENC, SLDI_D_DESC;
3435 def SLL_B : SLL_B_ENC, SLL_B_DESC;
3436 def SLL_H : SLL_H_ENC, SLL_H_DESC;
3437 def SLL_W : SLL_W_ENC, SLL_W_DESC;
3438 def SLL_D : SLL_D_ENC, SLL_D_DESC;
3440 def SLLI_B : SLLI_B_ENC, SLLI_B_DESC;
3441 def SLLI_H : SLLI_H_ENC, SLLI_H_DESC;
3442 def SLLI_W : SLLI_W_ENC, SLLI_W_DESC;
3443 def SLLI_D : SLLI_D_ENC, SLLI_D_DESC;
3445 def SPLAT_B : SPLAT_B_ENC, SPLAT_B_DESC;
3446 def SPLAT_H : SPLAT_H_ENC, SPLAT_H_DESC;
3447 def SPLAT_W : SPLAT_W_ENC, SPLAT_W_DESC;
3448 def SPLAT_D : SPLAT_D_ENC, SPLAT_D_DESC;
3450 def SPLATI_B : SPLATI_B_ENC, SPLATI_B_DESC;
3451 def SPLATI_H : SPLATI_H_ENC, SPLATI_H_DESC;
3452 def SPLATI_W : SPLATI_W_ENC, SPLATI_W_DESC;
3453 def SPLATI_D : SPLATI_D_ENC, SPLATI_D_DESC;
3455 def SRA_B : SRA_B_ENC, SRA_B_DESC;
3456 def SRA_H : SRA_H_ENC, SRA_H_DESC;
3457 def SRA_W : SRA_W_ENC, SRA_W_DESC;
3458 def SRA_D : SRA_D_ENC, SRA_D_DESC;
3460 def SRAI_B : SRAI_B_ENC, SRAI_B_DESC;
3461 def SRAI_H : SRAI_H_ENC, SRAI_H_DESC;
3462 def SRAI_W : SRAI_W_ENC, SRAI_W_DESC;
3463 def SRAI_D : SRAI_D_ENC, SRAI_D_DESC;
3465 def SRAR_B : SRAR_B_ENC, SRAR_B_DESC;
3466 def SRAR_H : SRAR_H_ENC, SRAR_H_DESC;
3467 def SRAR_W : SRAR_W_ENC, SRAR_W_DESC;
3468 def SRAR_D : SRAR_D_ENC, SRAR_D_DESC;
3470 def SRARI_B : SRARI_B_ENC, SRARI_B_DESC;
3471 def SRARI_H : SRARI_H_ENC, SRARI_H_DESC;
3472 def SRARI_W : SRARI_W_ENC, SRARI_W_DESC;
3473 def SRARI_D : SRARI_D_ENC, SRARI_D_DESC;
3475 def SRL_B : SRL_B_ENC, SRL_B_DESC;
3476 def SRL_H : SRL_H_ENC, SRL_H_DESC;
3477 def SRL_W : SRL_W_ENC, SRL_W_DESC;
3478 def SRL_D : SRL_D_ENC, SRL_D_DESC;
3480 def SRLI_B : SRLI_B_ENC, SRLI_B_DESC;
3481 def SRLI_H : SRLI_H_ENC, SRLI_H_DESC;
3482 def SRLI_W : SRLI_W_ENC, SRLI_W_DESC;
3483 def SRLI_D : SRLI_D_ENC, SRLI_D_DESC;
3485 def SRLR_B : SRLR_B_ENC, SRLR_B_DESC;
3486 def SRLR_H : SRLR_H_ENC, SRLR_H_DESC;
3487 def SRLR_W : SRLR_W_ENC, SRLR_W_DESC;
3488 def SRLR_D : SRLR_D_ENC, SRLR_D_DESC;
3490 def SRLRI_B : SRLRI_B_ENC, SRLRI_B_DESC;
3491 def SRLRI_H : SRLRI_H_ENC, SRLRI_H_DESC;
3492 def SRLRI_W : SRLRI_W_ENC, SRLRI_W_DESC;
3493 def SRLRI_D : SRLRI_D_ENC, SRLRI_D_DESC;
3495 def ST_B: ST_B_ENC, ST_B_DESC;
3496 def ST_H: ST_H_ENC, ST_H_DESC;
3497 def ST_W: ST_W_ENC, ST_W_DESC;
3498 def ST_D: ST_D_ENC, ST_D_DESC;
3500 def SUBS_S_B : SUBS_S_B_ENC, SUBS_S_B_DESC;
3501 def SUBS_S_H : SUBS_S_H_ENC, SUBS_S_H_DESC;
3502 def SUBS_S_W : SUBS_S_W_ENC, SUBS_S_W_DESC;
3503 def SUBS_S_D : SUBS_S_D_ENC, SUBS_S_D_DESC;
3505 def SUBS_U_B : SUBS_U_B_ENC, SUBS_U_B_DESC;
3506 def SUBS_U_H : SUBS_U_H_ENC, SUBS_U_H_DESC;
3507 def SUBS_U_W : SUBS_U_W_ENC, SUBS_U_W_DESC;
3508 def SUBS_U_D : SUBS_U_D_ENC, SUBS_U_D_DESC;
3510 def SUBSUS_U_B : SUBSUS_U_B_ENC, SUBSUS_U_B_DESC;
3511 def SUBSUS_U_H : SUBSUS_U_H_ENC, SUBSUS_U_H_DESC;
3512 def SUBSUS_U_W : SUBSUS_U_W_ENC, SUBSUS_U_W_DESC;
3513 def SUBSUS_U_D : SUBSUS_U_D_ENC, SUBSUS_U_D_DESC;
3515 def SUBSUU_S_B : SUBSUU_S_B_ENC, SUBSUU_S_B_DESC;
3516 def SUBSUU_S_H : SUBSUU_S_H_ENC, SUBSUU_S_H_DESC;
3517 def SUBSUU_S_W : SUBSUU_S_W_ENC, SUBSUU_S_W_DESC;
3518 def SUBSUU_S_D : SUBSUU_S_D_ENC, SUBSUU_S_D_DESC;
3520 def SUBV_B : SUBV_B_ENC, SUBV_B_DESC;
3521 def SUBV_H : SUBV_H_ENC, SUBV_H_DESC;
3522 def SUBV_W : SUBV_W_ENC, SUBV_W_DESC;
3523 def SUBV_D : SUBV_D_ENC, SUBV_D_DESC;
3525 def SUBVI_B : SUBVI_B_ENC, SUBVI_B_DESC;
3526 def SUBVI_H : SUBVI_H_ENC, SUBVI_H_DESC;
3527 def SUBVI_W : SUBVI_W_ENC, SUBVI_W_DESC;
3528 def SUBVI_D : SUBVI_D_ENC, SUBVI_D_DESC;
3530 def VSHF_B : VSHF_B_ENC, VSHF_B_DESC;
3531 def VSHF_H : VSHF_H_ENC, VSHF_H_DESC;
3532 def VSHF_W : VSHF_W_ENC, VSHF_W_DESC;
3533 def VSHF_D : VSHF_D_ENC, VSHF_D_DESC;
3535 def XOR_V : XOR_V_ENC, XOR_V_DESC;
3536 def XOR_V_H_PSEUDO : XOR_V_H_PSEUDO_DESC,
3537 PseudoInstExpansion<(XOR_V MSA128BOpnd:$wd,
3540 def XOR_V_W_PSEUDO : XOR_V_W_PSEUDO_DESC,
3541 PseudoInstExpansion<(XOR_V MSA128BOpnd:$wd,
3544 def XOR_V_D_PSEUDO : XOR_V_D_PSEUDO_DESC,
3545 PseudoInstExpansion<(XOR_V MSA128BOpnd:$wd,
3549 def XORI_B : XORI_B_ENC, XORI_B_DESC;
3552 class MSAPat<dag pattern, dag result, list<Predicate> pred = [HasMSA]> :
3553 Pat<pattern, result>, Requires<pred>;
3555 def : MSAPat<(extractelt (v4i32 MSA128W:$ws), immZExt4:$idx),
3556 (COPY_S_W MSA128W:$ws, immZExt4:$idx)>;
3558 def : MSAPat<(v8f16 (load addrimm10lsl1:$addr)), (LD_H addrimm10lsl1:$addr)>;
3559 def : MSAPat<(v4f32 (load addrimm10lsl2:$addr)), (LD_W addrimm10lsl2:$addr)>;
3560 def : MSAPat<(v2f64 (load addrimm10lsl3:$addr)), (LD_D addrimm10lsl3:$addr)>;
3562 def ST_FH : MSAPat<(store (v8f16 MSA128H:$ws), addrimm10lsl1:$addr),
3563 (ST_H MSA128H:$ws, addrimm10lsl1:$addr)>;
3564 def ST_FW : MSAPat<(store (v4f32 MSA128W:$ws), addrimm10lsl2:$addr),
3565 (ST_W MSA128W:$ws, addrimm10lsl2:$addr)>;
3566 def ST_FD : MSAPat<(store (v2f64 MSA128D:$ws), addrimm10lsl3:$addr),
3567 (ST_D MSA128D:$ws, addrimm10lsl3:$addr)>;
3569 class MSA_FABS_PSEUDO_DESC_BASE<RegisterOperand ROWD,
3570 RegisterOperand ROWS = ROWD,
3571 InstrItinClass itin = NoItinerary> :
3572 MSAPseudo<(outs ROWD:$wd),
3574 [(set ROWD:$wd, (fabs ROWS:$ws))]> {
3575 InstrItinClass Itinerary = itin;
3577 def FABS_W : MSA_FABS_PSEUDO_DESC_BASE<MSA128WOpnd>,
3578 PseudoInstExpansion<(FMAX_A_W MSA128WOpnd:$wd, MSA128WOpnd:$ws,
3580 def FABS_D : MSA_FABS_PSEUDO_DESC_BASE<MSA128DOpnd>,
3581 PseudoInstExpansion<(FMAX_A_D MSA128DOpnd:$wd, MSA128DOpnd:$ws,
3584 class MSABitconvertPat<ValueType DstVT, ValueType SrcVT,
3585 RegisterClass DstRC, list<Predicate> preds = [HasMSA]> :
3586 MSAPat<(DstVT (bitconvert SrcVT:$src)),
3587 (COPY_TO_REGCLASS SrcVT:$src, DstRC), preds>;
3589 // These are endian-independent because the element size doesnt change
3590 def : MSABitconvertPat<v8i16, v8f16, MSA128H>;
3591 def : MSABitconvertPat<v4i32, v4f32, MSA128W>;
3592 def : MSABitconvertPat<v2i64, v2f64, MSA128D>;
3593 def : MSABitconvertPat<v8f16, v8i16, MSA128H>;
3594 def : MSABitconvertPat<v4f32, v4i32, MSA128W>;
3595 def : MSABitconvertPat<v2f64, v2i64, MSA128D>;
3597 // Little endian bitcasts are always no-ops
3598 def : MSABitconvertPat<v16i8, v8i16, MSA128B, [HasMSA, IsLE]>;
3599 def : MSABitconvertPat<v16i8, v4i32, MSA128B, [HasMSA, IsLE]>;
3600 def : MSABitconvertPat<v16i8, v2i64, MSA128B, [HasMSA, IsLE]>;
3601 def : MSABitconvertPat<v16i8, v8f16, MSA128B, [HasMSA, IsLE]>;
3602 def : MSABitconvertPat<v16i8, v4f32, MSA128B, [HasMSA, IsLE]>;
3603 def : MSABitconvertPat<v16i8, v2f64, MSA128B, [HasMSA, IsLE]>;
3605 def : MSABitconvertPat<v8i16, v16i8, MSA128H, [HasMSA, IsLE]>;
3606 def : MSABitconvertPat<v8i16, v4i32, MSA128H, [HasMSA, IsLE]>;
3607 def : MSABitconvertPat<v8i16, v2i64, MSA128H, [HasMSA, IsLE]>;
3608 def : MSABitconvertPat<v8i16, v4f32, MSA128H, [HasMSA, IsLE]>;
3609 def : MSABitconvertPat<v8i16, v2f64, MSA128H, [HasMSA, IsLE]>;
3611 def : MSABitconvertPat<v4i32, v16i8, MSA128W, [HasMSA, IsLE]>;
3612 def : MSABitconvertPat<v4i32, v8i16, MSA128W, [HasMSA, IsLE]>;
3613 def : MSABitconvertPat<v4i32, v2i64, MSA128W, [HasMSA, IsLE]>;
3614 def : MSABitconvertPat<v4i32, v8f16, MSA128W, [HasMSA, IsLE]>;
3615 def : MSABitconvertPat<v4i32, v2f64, MSA128W, [HasMSA, IsLE]>;
3617 def : MSABitconvertPat<v2i64, v16i8, MSA128D, [HasMSA, IsLE]>;
3618 def : MSABitconvertPat<v2i64, v8i16, MSA128D, [HasMSA, IsLE]>;
3619 def : MSABitconvertPat<v2i64, v4i32, MSA128D, [HasMSA, IsLE]>;
3620 def : MSABitconvertPat<v2i64, v8f16, MSA128D, [HasMSA, IsLE]>;
3621 def : MSABitconvertPat<v2i64, v4f32, MSA128D, [HasMSA, IsLE]>;
3623 def : MSABitconvertPat<v4f32, v16i8, MSA128W, [HasMSA, IsLE]>;
3624 def : MSABitconvertPat<v4f32, v8i16, MSA128W, [HasMSA, IsLE]>;
3625 def : MSABitconvertPat<v4f32, v2i64, MSA128W, [HasMSA, IsLE]>;
3626 def : MSABitconvertPat<v4f32, v8f16, MSA128W, [HasMSA, IsLE]>;
3627 def : MSABitconvertPat<v4f32, v2f64, MSA128W, [HasMSA, IsLE]>;
3629 def : MSABitconvertPat<v2f64, v16i8, MSA128D, [HasMSA, IsLE]>;
3630 def : MSABitconvertPat<v2f64, v8i16, MSA128D, [HasMSA, IsLE]>;
3631 def : MSABitconvertPat<v2f64, v4i32, MSA128D, [HasMSA, IsLE]>;
3632 def : MSABitconvertPat<v2f64, v8f16, MSA128D, [HasMSA, IsLE]>;
3633 def : MSABitconvertPat<v2f64, v4f32, MSA128D, [HasMSA, IsLE]>;
3635 // Big endian bitcasts expand to shuffle instructions.
3636 // This is because bitcast is defined to be a store/load sequence and the
3637 // vector store/load instructions are mixed-endian with respect to the vector
3638 // as a whole (little endian with respect to element order, but big endian
3641 class MSABitconvertReverseQuartersPat<ValueType DstVT, ValueType SrcVT,
3642 RegisterClass DstRC, MSAInst Insn,
3643 RegisterClass ViaRC> :
3644 MSAPat<(DstVT (bitconvert SrcVT:$src)),
3645 (COPY_TO_REGCLASS (Insn (COPY_TO_REGCLASS SrcVT:$src, ViaRC), 27),
3649 class MSABitconvertReverseHalvesPat<ValueType DstVT, ValueType SrcVT,
3650 RegisterClass DstRC, MSAInst Insn,
3651 RegisterClass ViaRC> :
3652 MSAPat<(DstVT (bitconvert SrcVT:$src)),
3653 (COPY_TO_REGCLASS (Insn (COPY_TO_REGCLASS SrcVT:$src, ViaRC), 177),
3657 class MSABitconvertReverseBInHPat<ValueType DstVT, ValueType SrcVT,
3658 RegisterClass DstRC> :
3659 MSABitconvertReverseHalvesPat<DstVT, SrcVT, DstRC, SHF_B, MSA128B>;
3661 class MSABitconvertReverseBInWPat<ValueType DstVT, ValueType SrcVT,
3662 RegisterClass DstRC> :
3663 MSABitconvertReverseQuartersPat<DstVT, SrcVT, DstRC, SHF_B, MSA128B>;
3665 class MSABitconvertReverseBInDPat<ValueType DstVT, ValueType SrcVT,
3666 RegisterClass DstRC> :
3667 MSAPat<(DstVT (bitconvert SrcVT:$src)),
3671 (SHF_B (COPY_TO_REGCLASS SrcVT:$src, MSA128B), 27),
3676 class MSABitconvertReverseHInWPat<ValueType DstVT, ValueType SrcVT,
3677 RegisterClass DstRC> :
3678 MSABitconvertReverseHalvesPat<DstVT, SrcVT, DstRC, SHF_H, MSA128H>;
3680 class MSABitconvertReverseHInDPat<ValueType DstVT, ValueType SrcVT,
3681 RegisterClass DstRC> :
3682 MSABitconvertReverseQuartersPat<DstVT, SrcVT, DstRC, SHF_H, MSA128H>;
3684 class MSABitconvertReverseWInDPat<ValueType DstVT, ValueType SrcVT,
3685 RegisterClass DstRC> :
3686 MSABitconvertReverseHalvesPat<DstVT, SrcVT, DstRC, SHF_W, MSA128W>;
3688 def : MSABitconvertReverseBInHPat<v8i16, v16i8, MSA128H>;
3689 def : MSABitconvertReverseBInHPat<v8f16, v16i8, MSA128H>;
3690 def : MSABitconvertReverseBInWPat<v4i32, v16i8, MSA128W>;
3691 def : MSABitconvertReverseBInWPat<v4f32, v16i8, MSA128W>;
3692 def : MSABitconvertReverseBInDPat<v2i64, v16i8, MSA128D>;
3693 def : MSABitconvertReverseBInDPat<v2f64, v16i8, MSA128D>;
3695 def : MSABitconvertReverseBInHPat<v16i8, v8i16, MSA128B>;
3696 def : MSABitconvertReverseHInWPat<v4i32, v8i16, MSA128W>;
3697 def : MSABitconvertReverseHInWPat<v4f32, v8i16, MSA128W>;
3698 def : MSABitconvertReverseHInDPat<v2i64, v8i16, MSA128D>;
3699 def : MSABitconvertReverseHInDPat<v2f64, v8i16, MSA128D>;
3701 def : MSABitconvertReverseBInHPat<v16i8, v8f16, MSA128B>;
3702 def : MSABitconvertReverseHInWPat<v4i32, v8f16, MSA128W>;
3703 def : MSABitconvertReverseHInWPat<v4f32, v8f16, MSA128W>;
3704 def : MSABitconvertReverseHInDPat<v2i64, v8f16, MSA128D>;
3705 def : MSABitconvertReverseHInDPat<v2f64, v8f16, MSA128D>;
3707 def : MSABitconvertReverseBInWPat<v16i8, v4i32, MSA128B>;
3708 def : MSABitconvertReverseHInWPat<v8i16, v4i32, MSA128H>;
3709 def : MSABitconvertReverseHInWPat<v8f16, v4i32, MSA128H>;
3710 def : MSABitconvertReverseWInDPat<v2i64, v4i32, MSA128D>;
3711 def : MSABitconvertReverseWInDPat<v2f64, v4i32, MSA128D>;
3713 def : MSABitconvertReverseBInWPat<v16i8, v4f32, MSA128B>;
3714 def : MSABitconvertReverseHInWPat<v8i16, v4f32, MSA128H>;
3715 def : MSABitconvertReverseHInWPat<v8f16, v4f32, MSA128H>;
3716 def : MSABitconvertReverseWInDPat<v2i64, v4f32, MSA128D>;
3717 def : MSABitconvertReverseWInDPat<v2f64, v4f32, MSA128D>;
3719 def : MSABitconvertReverseBInDPat<v16i8, v2i64, MSA128B>;
3720 def : MSABitconvertReverseHInDPat<v8i16, v2i64, MSA128H>;
3721 def : MSABitconvertReverseHInDPat<v8f16, v2i64, MSA128H>;
3722 def : MSABitconvertReverseWInDPat<v4i32, v2i64, MSA128W>;
3723 def : MSABitconvertReverseWInDPat<v4f32, v2i64, MSA128W>;
3725 def : MSABitconvertReverseBInDPat<v16i8, v2f64, MSA128B>;
3726 def : MSABitconvertReverseHInDPat<v8i16, v2f64, MSA128H>;
3727 def : MSABitconvertReverseHInDPat<v8f16, v2f64, MSA128H>;
3728 def : MSABitconvertReverseWInDPat<v4i32, v2f64, MSA128W>;
3729 def : MSABitconvertReverseWInDPat<v4f32, v2f64, MSA128W>;
3731 // Pseudos used to implement BNZ.df, and BZ.df
3733 class MSA_CBRANCH_PSEUDO_DESC_BASE<SDPatternOperator OpNode, ValueType TyNode,
3735 InstrItinClass itin = NoItinerary> :
3736 MipsPseudo<(outs GPR32:$dst),
3738 [(set GPR32:$dst, (OpNode (TyNode RCWS:$ws)))]> {
3739 bit usesCustomInserter = 1;
3742 def SNZ_B_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v16i8,
3743 MSA128B, NoItinerary>;
3744 def SNZ_H_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v8i16,
3745 MSA128H, NoItinerary>;
3746 def SNZ_W_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v4i32,
3747 MSA128W, NoItinerary>;
3748 def SNZ_D_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllNonZero, v2i64,
3749 MSA128D, NoItinerary>;
3750 def SNZ_V_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAnyNonZero, v16i8,
3751 MSA128B, NoItinerary>;
3753 def SZ_B_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v16i8,
3754 MSA128B, NoItinerary>;
3755 def SZ_H_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v8i16,
3756 MSA128H, NoItinerary>;
3757 def SZ_W_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v4i32,
3758 MSA128W, NoItinerary>;
3759 def SZ_D_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAllZero, v2i64,
3760 MSA128D, NoItinerary>;
3761 def SZ_V_PSEUDO : MSA_CBRANCH_PSEUDO_DESC_BASE<MipsVAnyZero, v16i8,
3762 MSA128B, NoItinerary>;
3764 // Pseudoes used to implement transparent fp16 support.
3766 let ASEPredicate = [HasMSA] in {
3767 def ST_F16 : MipsPseudo<(outs), (ins MSA128F16:$ws, mem_simm10:$addr),
3768 [(store (f16 MSA128F16:$ws), (addrimm10:$addr))]> {
3769 let usesCustomInserter = 1;
3772 def LD_F16 : MipsPseudo<(outs MSA128F16:$ws), (ins mem_simm10:$addr),
3773 [(set MSA128F16:$ws, (f16 (load addrimm10:$addr)))]> {
3774 let usesCustomInserter = 1;
3777 def MSA_FP_EXTEND_W_PSEUDO : MipsPseudo<(outs FGR32Opnd:$fd),
3778 (ins MSA128F16:$ws),
3779 [(set FGR32Opnd:$fd,
3780 (f32 (fpextend MSA128F16:$ws)))]> {
3781 let usesCustomInserter = 1;
3784 def MSA_FP_ROUND_W_PSEUDO : MipsPseudo<(outs MSA128F16:$wd),
3785 (ins FGR32Opnd:$fs),
3786 [(set MSA128F16:$wd,
3787 (f16 (fpround FGR32Opnd:$fs)))]> {
3788 let usesCustomInserter = 1;
3791 def MSA_FP_EXTEND_D_PSEUDO : MipsPseudo<(outs FGR64Opnd:$fd),
3792 (ins MSA128F16:$ws),
3793 [(set FGR64Opnd:$fd,
3794 (f64 (fpextend MSA128F16:$ws)))]> {
3795 let usesCustomInserter = 1;
3798 def MSA_FP_ROUND_D_PSEUDO : MipsPseudo<(outs MSA128F16:$wd),
3799 (ins FGR64Opnd:$fs),
3800 [(set MSA128F16:$wd,
3801 (f16 (fpround FGR64Opnd:$fs)))]> {
3802 let usesCustomInserter = 1;
3805 def : MipsPat<(MipsTruncIntFP MSA128F16:$ws),
3806 (TRUNC_W_D64 (MSA_FP_EXTEND_D_PSEUDO MSA128F16:$ws))>, ISA_MIPS1,
3809 def : MipsPat<(MipsFPCmp MSA128F16:$ws, MSA128F16:$wt, imm:$cond),
3810 (FCMP_S32 (MSA_FP_EXTEND_W_PSEUDO MSA128F16:$ws),
3811 (MSA_FP_EXTEND_W_PSEUDO MSA128F16:$wt), imm:$cond)>,
3812 ISA_MIPS1_NOT_32R6_64R6, ASE_MSA;
3815 def vsplati64_imm_eq_63 : PatLeaf<(bitconvert (v4i32 (build_vector))), [{
3817 SDNode *BV = N->getOperand(0).getNode();
3818 EVT EltTy = N->getValueType(0).getVectorElementType();
3820 return selectVSplat(BV, Imm, EltTy.getSizeInBits()) &&
3821 Imm.getBitWidth() == EltTy.getSizeInBits() && Imm == 63;
3824 def immi32Cst7 : ImmLeaf<i32, [{return isUInt<32>(Imm) && Imm == 7;}]>;
3825 def immi32Cst15 : ImmLeaf<i32, [{return isUInt<32>(Imm) && Imm == 15;}]>;
3826 def immi32Cst31 : ImmLeaf<i32, [{return isUInt<32>(Imm) && Imm == 31;}]>;
3828 def vsplati8imm7 : PatFrag<(ops node:$wt),
3829 (and node:$wt, (vsplati8 immi32Cst7))>;
3830 def vsplati16imm15 : PatFrag<(ops node:$wt),
3831 (and node:$wt, (vsplati16 immi32Cst15))>;
3832 def vsplati32imm31 : PatFrag<(ops node:$wt),
3833 (and node:$wt, (vsplati32 immi32Cst31))>;
3834 def vsplati64imm63 : PatFrag<(ops node:$wt),
3835 (and node:$wt, vsplati64_imm_eq_63)>;
3837 class MSAShiftPat<SDNode Node, ValueType VT, MSAInst Insn, dag Vec> :
3838 MSAPat<(VT (Node VT:$ws, (VT (and VT:$wt, Vec)))),
3839 (VT (Insn VT:$ws, VT:$wt))>;
3841 class MSABitPat<SDNode Node, ValueType VT, MSAInst Insn, PatFrag Frag> :
3842 MSAPat<(VT (Node VT:$ws, (shl vsplat_imm_eq_1, (Frag VT:$wt)))),
3843 (VT (Insn VT:$ws, VT:$wt))>;
3845 multiclass MSAShiftPats<SDNode Node, string Insn> {
3846 def : MSAShiftPat<Node, v16i8, !cast<MSAInst>(Insn#_B),
3847 (vsplati8 immi32Cst7)>;
3848 def : MSAShiftPat<Node, v8i16, !cast<MSAInst>(Insn#_H),
3849 (vsplati16 immi32Cst15)>;
3850 def : MSAShiftPat<Node, v4i32, !cast<MSAInst>(Insn#_W),
3851 (vsplati32 immi32Cst31)>;
3852 def : MSAPat<(v2i64 (Node v2i64:$ws, (v2i64 (and v2i64:$wt,
3853 vsplati64_imm_eq_63)))),
3854 (v2i64 (!cast<MSAInst>(Insn#_D) v2i64:$ws, v2i64:$wt))>;
3857 multiclass MSABitPats<SDNode Node, string Insn> {
3858 def : MSABitPat<Node, v16i8, !cast<MSAInst>(Insn#_B), vsplati8imm7>;
3859 def : MSABitPat<Node, v8i16, !cast<MSAInst>(Insn#_H), vsplati16imm15>;
3860 def : MSABitPat<Node, v4i32, !cast<MSAInst>(Insn#_W), vsplati32imm31>;
3861 def : MSAPat<(Node v2i64:$ws, (shl (v2i64 vsplati64_imm_eq_1),
3862 (vsplati64imm63 v2i64:$wt))),
3863 (v2i64 (!cast<MSAInst>(Insn#_D) v2i64:$ws, v2i64:$wt))>;
3866 defm : MSAShiftPats<shl, "SLL">;
3867 defm : MSAShiftPats<srl, "SRL">;
3868 defm : MSAShiftPats<sra, "SRA">;
3869 defm : MSABitPats<xor, "BNEG">;
3870 defm : MSABitPats<or, "BSET">;
3872 def : MSAPat<(and v16i8:$ws, (xor (shl vsplat_imm_eq_1,
3873 (vsplati8imm7 v16i8:$wt)),
3875 (v16i8 (BCLR_B v16i8:$ws, v16i8:$wt))>;
3876 def : MSAPat<(and v8i16:$ws, (xor (shl vsplat_imm_eq_1,
3877 (vsplati16imm15 v8i16:$wt)),
3879 (v8i16 (BCLR_H v8i16:$ws, v8i16:$wt))>;
3880 def : MSAPat<(and v4i32:$ws, (xor (shl vsplat_imm_eq_1,
3881 (vsplati32imm31 v4i32:$wt)),
3883 (v4i32 (BCLR_W v4i32:$ws, v4i32:$wt))>;
3884 def : MSAPat<(and v2i64:$ws, (xor (shl (v2i64 vsplati64_imm_eq_1),
3885 (vsplati64imm63 v2i64:$wt)),
3886 (bitconvert (v4i32 immAllOnesV)))),
3887 (v2i64 (BCLR_D v2i64:$ws, v2i64:$wt))>;
3889 // Vector extraction with fixed index.
3891 // Extracting 32-bit values on MSA32 should always use COPY_S_W rather than
3892 // COPY_U_W, even for the zero-extended case. This is because our forward
3893 // compatibility strategy is to consider registers to be infinitely
3894 // sign-extended so that a MIPS64 can execute MIPS32 code without getting
3895 // different register values.
3896 def : MSAPat<(vextract_zext_i32 (v4i32 MSA128W:$ws), immZExt2Ptr:$idx),
3897 (COPY_S_W MSA128W:$ws, immZExt2:$idx)>, ASE_MSA_NOT_MSA64;
3898 def : MSAPat<(vextract_zext_i32 (v4f32 MSA128W:$ws), immZExt2Ptr:$idx),
3899 (COPY_S_W MSA128W:$ws, immZExt2:$idx)>, ASE_MSA_NOT_MSA64;
3901 // Extracting 64-bit values on MSA64 should always use COPY_S_D rather than
3902 // COPY_U_D, even for the zero-extended case. This is because our forward
3903 // compatibility strategy is to consider registers to be infinitely
3904 // sign-extended so that a hypothetical MIPS128 would be able to execute MIPS64
3905 // code without getting different register values.
3906 def : MSAPat<(vextract_zext_i64 (v2i64 MSA128D:$ws), immZExt1Ptr:$idx),
3907 (COPY_S_D MSA128D:$ws, immZExt1:$idx)>, ASE_MSA64;
3908 def : MSAPat<(vextract_zext_i64 (v2f64 MSA128D:$ws), immZExt1Ptr:$idx),
3909 (COPY_S_D MSA128D:$ws, immZExt1:$idx)>, ASE_MSA64;
3911 // Vector extraction with variable index
3912 def : MSAPat<(i32 (vextract_sext_i8 v16i8:$ws, i32:$idx)),
3913 (SRA (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG (SPLAT_B v16i8:$ws,
3917 def : MSAPat<(i32 (vextract_sext_i16 v8i16:$ws, i32:$idx)),
3918 (SRA (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG (SPLAT_H v8i16:$ws,
3922 def : MSAPat<(i32 (vextract_sext_i32 v4i32:$ws, i32:$idx)),
3923 (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG (SPLAT_W v4i32:$ws,
3927 def : MSAPat<(i64 (vextract_sext_i64 v2i64:$ws, i32:$idx)),
3928 (COPY_TO_REGCLASS (i64 (EXTRACT_SUBREG (SPLAT_D v2i64:$ws,
3931 GPR64), [HasMSA, IsGP64bit]>;
3933 def : MSAPat<(i32 (vextract_zext_i8 v16i8:$ws, i32:$idx)),
3934 (SRL (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG (SPLAT_B v16i8:$ws,
3938 def : MSAPat<(i32 (vextract_zext_i16 v8i16:$ws, i32:$idx)),
3939 (SRL (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG (SPLAT_H v8i16:$ws,
3943 def : MSAPat<(i32 (vextract_zext_i32 v4i32:$ws, i32:$idx)),
3944 (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG (SPLAT_W v4i32:$ws,
3948 def : MSAPat<(i64 (vextract_zext_i64 v2i64:$ws, i32:$idx)),
3949 (COPY_TO_REGCLASS (i64 (EXTRACT_SUBREG (SPLAT_D v2i64:$ws,
3952 GPR64), [HasMSA, IsGP64bit]>;
3954 def : MSAPat<(f32 (vector_extract v4f32:$ws, i32:$idx)),
3955 (f32 (EXTRACT_SUBREG (SPLAT_W v4f32:$ws,
3958 def : MSAPat<(f64 (vector_extract v2f64:$ws, i32:$idx)),
3959 (f64 (EXTRACT_SUBREG (SPLAT_D v2f64:$ws,
3963 // Vector extraction with variable index (N64 ABI)
3965 (i32 (vextract_sext_i8 v16i8:$ws, i64:$idx)),
3966 (SRA (COPY_TO_REGCLASS
3967 (i32 (EXTRACT_SUBREG
3970 (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
3975 (i32 (vextract_sext_i16 v8i16:$ws, i64:$idx)),
3976 (SRA (COPY_TO_REGCLASS
3977 (i32 (EXTRACT_SUBREG
3980 (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
3985 (i32 (vextract_sext_i32 v4i32:$ws, i64:$idx)),
3987 (i32 (EXTRACT_SUBREG
3990 (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
3994 (i64 (vextract_sext_i64 v2i64:$ws, i64:$idx)),
3996 (i64 (EXTRACT_SUBREG
3998 (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
4000 GPR64), [HasMSA, IsGP64bit]>;
4003 (i32 (vextract_zext_i8 v16i8:$ws, i64:$idx)),
4004 (SRL (COPY_TO_REGCLASS
4005 (i32 (EXTRACT_SUBREG
4008 (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
4013 (i32 (vextract_zext_i16 v8i16:$ws, i64:$idx)),
4014 (SRL (COPY_TO_REGCLASS
4015 (i32 (EXTRACT_SUBREG
4018 (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
4023 (i32 (vextract_zext_i32 v4i32:$ws, i64:$idx)),
4025 (i32 (EXTRACT_SUBREG
4027 (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
4031 (i64 (vextract_zext_i64 v2i64:$ws, i64:$idx)),
4033 (i64 (EXTRACT_SUBREG
4035 (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
4038 [HasMSA, IsGP64bit]>;
4041 (f32 (vector_extract v4f32:$ws, i64:$idx)),
4042 (f32 (EXTRACT_SUBREG
4044 (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
4047 (f64 (vector_extract v2f64:$ws, i64:$idx)),
4048 (f64 (EXTRACT_SUBREG
4050 (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG i64:$idx, sub_32)), GPR32)),
4053 def : MSAPat<(vfseteq_v4f32 MSA128WOpnd:$a, MSA128WOpnd:$b),
4054 (FCEQ_W MSA128WOpnd:$a, MSA128WOpnd:$b)>;
4055 def : MSAPat<(vfseteq_v2f64 MSA128DOpnd:$a, MSA128DOpnd:$b),
4056 (FCEQ_D MSA128DOpnd:$a, MSA128DOpnd:$b)>;
4057 def : MSAPat<(vfsetle_v4f32 MSA128WOpnd:$a, MSA128WOpnd:$b),
4058 (FCLE_W MSA128WOpnd:$a, MSA128WOpnd:$b)>;
4059 def : MSAPat<(vfsetle_v2f64 MSA128DOpnd:$a, MSA128DOpnd:$b),
4060 (FCLE_D MSA128DOpnd:$a, MSA128DOpnd:$b)>;
4061 def : MSAPat<(vfsetlt_v4f32 MSA128WOpnd:$a, MSA128WOpnd:$b),
4062 (FCLT_W MSA128WOpnd:$a, MSA128WOpnd:$b)>;
4063 def : MSAPat<(vfsetlt_v2f64 MSA128DOpnd:$a, MSA128DOpnd:$b),
4064 (FCLT_D MSA128DOpnd:$a, MSA128DOpnd:$b)>;
4065 def : MSAPat<(vfsetne_v4f32 MSA128WOpnd:$a, MSA128WOpnd:$b),
4066 (FCNE_W MSA128WOpnd:$a, MSA128WOpnd:$b)>;
4067 def : MSAPat<(vfsetne_v2f64 MSA128DOpnd:$a, MSA128DOpnd:$b),
4068 (FCNE_D MSA128DOpnd:$a, MSA128DOpnd:$b)>;