1 //===- CodeGenTarget.h - Target Class Wrapper -------------------*- C++ -*-===//
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
7 //===----------------------------------------------------------------------===//
9 // This file defines wrappers for the Target class and related global
10 // functionality. This makes it easier to access the data and provides a single
11 // place that needs to check it for validity. All of these classes abort
12 // on error conditions.
14 //===----------------------------------------------------------------------===//
16 #ifndef LLVM_UTILS_TABLEGEN_CODEGENTARGET_H
17 #define LLVM_UTILS_TABLEGEN_CODEGENTARGET_H
19 #include "CodeGenHwModes.h"
20 #include "CodeGenInstruction.h"
21 #include "CodeGenRegisters.h"
22 #include "InfoByHwMode.h"
23 #include "SDNodeProperties.h"
24 #include "llvm/Support/raw_ostream.h"
25 #include "llvm/TableGen/Record.h"
30 struct CodeGenRegister
;
31 class CodeGenSchedModels
;
34 /// getValueType - Return the MVT::SimpleValueType that the specified TableGen
35 /// record corresponds to.
36 MVT::SimpleValueType
getValueType(Record
*Rec
);
38 StringRef
getName(MVT::SimpleValueType T
);
39 StringRef
getEnumName(MVT::SimpleValueType T
);
41 /// getQualifiedName - Return the name of the specified record, with a
42 /// namespace qualifier if the record contains one.
43 std::string
getQualifiedName(const Record
*R
);
45 /// CodeGenTarget - This class corresponds to the Target class in the .td files.
48 RecordKeeper
&Records
;
51 mutable DenseMap
<const Record
*,
52 std::unique_ptr
<CodeGenInstruction
>> Instructions
;
53 mutable std::unique_ptr
<CodeGenRegBank
> RegBank
;
54 mutable std::vector
<Record
*> RegAltNameIndices
;
55 mutable SmallVector
<ValueTypeByHwMode
, 8> LegalValueTypes
;
57 void ReadRegAltNameIndices() const;
58 void ReadInstructions() const;
59 void ReadLegalValueTypes() const;
61 mutable std::unique_ptr
<CodeGenSchedModels
> SchedModels
;
63 mutable std::vector
<const CodeGenInstruction
*> InstrsByEnum
;
64 mutable unsigned NumPseudoInstructions
= 0;
66 CodeGenTarget(RecordKeeper
&Records
);
69 Record
*getTargetRecord() const { return TargetRec
; }
70 const StringRef
getName() const;
72 /// getInstNamespace - Return the target-specific instruction namespace.
74 StringRef
getInstNamespace() const;
76 /// getInstructionSet - Return the InstructionSet object.
78 Record
*getInstructionSet() const;
80 /// getAllowRegisterRenaming - Return the AllowRegisterRenaming flag value for
83 bool getAllowRegisterRenaming() const;
85 /// getAsmParser - Return the AssemblyParser definition for this target.
87 Record
*getAsmParser() const;
89 /// getAsmParserVariant - Return the AssmblyParserVariant definition for
92 Record
*getAsmParserVariant(unsigned i
) const;
94 /// getAsmParserVariantCount - Return the AssmblyParserVariant definition
95 /// available for this target.
97 unsigned getAsmParserVariantCount() const;
99 /// getAsmWriter - Return the AssemblyWriter definition for this target.
101 Record
*getAsmWriter() const;
103 /// getRegBank - Return the register bank description.
104 CodeGenRegBank
&getRegBank() const;
106 /// Return the largest register class on \p RegBank which supports \p Ty and
107 /// covers \p SubIdx if it exists.
108 Optional
<CodeGenRegisterClass
*>
109 getSuperRegForSubReg(const ValueTypeByHwMode
&Ty
, CodeGenRegBank
&RegBank
,
110 const CodeGenSubRegIndex
*SubIdx
) const;
112 /// getRegisterByName - If there is a register with the specific AsmName,
114 const CodeGenRegister
*getRegisterByName(StringRef Name
) const;
116 const std::vector
<Record
*> &getRegAltNameIndices() const {
117 if (RegAltNameIndices
.empty()) ReadRegAltNameIndices();
118 return RegAltNameIndices
;
121 const CodeGenRegisterClass
&getRegisterClass(Record
*R
) const {
122 return *getRegBank().getRegClass(R
);
125 /// getRegisterVTs - Find the union of all possible SimpleValueTypes for the
126 /// specified physical register.
127 std::vector
<ValueTypeByHwMode
> getRegisterVTs(Record
*R
) const;
129 ArrayRef
<ValueTypeByHwMode
> getLegalValueTypes() const {
130 if (LegalValueTypes
.empty())
131 ReadLegalValueTypes();
132 return LegalValueTypes
;
135 CodeGenSchedModels
&getSchedModels() const;
137 const CodeGenHwModes
&getHwModes() const { return CGH
; }
140 DenseMap
<const Record
*, std::unique_ptr
<CodeGenInstruction
>> &
141 getInstructions() const {
142 if (Instructions
.empty()) ReadInstructions();
147 CodeGenInstruction
&getInstruction(const Record
*InstRec
) const {
148 if (Instructions
.empty()) ReadInstructions();
149 auto I
= Instructions
.find(InstRec
);
150 assert(I
!= Instructions
.end() && "Not an instruction");
154 /// Returns the number of predefined instructions.
155 static unsigned getNumFixedInstructions();
157 /// Returns the number of pseudo instructions.
158 unsigned getNumPseudoInstructions() const {
159 if (InstrsByEnum
.empty())
160 ComputeInstrsByEnum();
161 return NumPseudoInstructions
;
164 /// Return all of the instructions defined by the target, ordered by their
166 /// The following order of instructions is also guaranteed:
167 /// - fixed / generic instructions as declared in TargetOpcodes.def, in order;
168 /// - pseudo instructions in lexicographical order sorted by name;
169 /// - other instructions in lexicographical order sorted by name.
170 ArrayRef
<const CodeGenInstruction
*> getInstructionsByEnumValue() const {
171 if (InstrsByEnum
.empty())
172 ComputeInstrsByEnum();
176 typedef ArrayRef
<const CodeGenInstruction
*>::const_iterator inst_iterator
;
177 inst_iterator
inst_begin() const{return getInstructionsByEnumValue().begin();}
178 inst_iterator
inst_end() const { return getInstructionsByEnumValue().end(); }
181 /// isLittleEndianEncoding - are instruction bit patterns defined as [0..n]?
183 bool isLittleEndianEncoding() const;
185 /// reverseBitsForLittleEndianEncoding - For little-endian instruction bit
186 /// encodings, reverse the bit order of all instructions.
187 void reverseBitsForLittleEndianEncoding();
189 /// guessInstructionProperties - should we just guess unset instruction
191 bool guessInstructionProperties() const;
194 void ComputeInstrsByEnum() const;
197 /// ComplexPattern - ComplexPattern info, corresponding to the ComplexPattern
198 /// tablegen class in TargetSelectionDAG.td
199 class ComplexPattern
{
200 MVT::SimpleValueType Ty
;
201 unsigned NumOperands
;
202 std::string SelectFunc
;
203 std::vector
<Record
*> RootNodes
;
204 unsigned Properties
; // Node properties
207 ComplexPattern(Record
*R
);
209 MVT::SimpleValueType
getValueType() const { return Ty
; }
210 unsigned getNumOperands() const { return NumOperands
; }
211 const std::string
&getSelectFunc() const { return SelectFunc
; }
212 const std::vector
<Record
*> &getRootNodes() const {
215 bool hasProperty(enum SDNP Prop
) const { return Properties
& (1 << Prop
); }
216 unsigned getComplexity() const { return Complexity
; }
219 } // End llvm namespace