[yaml2obj/obj2yaml] - Add support for .stack_sizes sections.
[llvm-complete.git] / lib / Target / AArch64 / AArch64AsmPrinter.cpp
blobc9ab3e37b57daa3aeb2152b14de85379c2a97be0
1 //===- AArch64AsmPrinter.cpp - AArch64 LLVM assembly writer ---------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This file contains a printer that converts from our internal representation
10 // of machine-dependent LLVM code to the AArch64 assembly language.
12 //===----------------------------------------------------------------------===//
14 #include "AArch64.h"
15 #include "AArch64MCInstLower.h"
16 #include "AArch64MachineFunctionInfo.h"
17 #include "AArch64RegisterInfo.h"
18 #include "AArch64Subtarget.h"
19 #include "AArch64TargetObjectFile.h"
20 #include "MCTargetDesc/AArch64AddressingModes.h"
21 #include "MCTargetDesc/AArch64InstPrinter.h"
22 #include "MCTargetDesc/AArch64MCExpr.h"
23 #include "MCTargetDesc/AArch64MCTargetDesc.h"
24 #include "MCTargetDesc/AArch64TargetStreamer.h"
25 #include "TargetInfo/AArch64TargetInfo.h"
26 #include "Utils/AArch64BaseInfo.h"
27 #include "llvm/ADT/SmallString.h"
28 #include "llvm/ADT/SmallVector.h"
29 #include "llvm/ADT/StringRef.h"
30 #include "llvm/ADT/Triple.h"
31 #include "llvm/ADT/Twine.h"
32 #include "llvm/BinaryFormat/COFF.h"
33 #include "llvm/BinaryFormat/ELF.h"
34 #include "llvm/CodeGen/AsmPrinter.h"
35 #include "llvm/CodeGen/MachineBasicBlock.h"
36 #include "llvm/CodeGen/MachineFunction.h"
37 #include "llvm/CodeGen/MachineInstr.h"
38 #include "llvm/CodeGen/MachineJumpTableInfo.h"
39 #include "llvm/CodeGen/MachineModuleInfoImpls.h"
40 #include "llvm/CodeGen/MachineOperand.h"
41 #include "llvm/CodeGen/StackMaps.h"
42 #include "llvm/CodeGen/TargetRegisterInfo.h"
43 #include "llvm/IR/DataLayout.h"
44 #include "llvm/IR/DebugInfoMetadata.h"
45 #include "llvm/MC/MCAsmInfo.h"
46 #include "llvm/MC/MCContext.h"
47 #include "llvm/MC/MCInst.h"
48 #include "llvm/MC/MCInstBuilder.h"
49 #include "llvm/MC/MCSectionELF.h"
50 #include "llvm/MC/MCStreamer.h"
51 #include "llvm/MC/MCSymbol.h"
52 #include "llvm/Support/Casting.h"
53 #include "llvm/Support/ErrorHandling.h"
54 #include "llvm/Support/TargetRegistry.h"
55 #include "llvm/Support/raw_ostream.h"
56 #include "llvm/Target/TargetMachine.h"
57 #include <algorithm>
58 #include <cassert>
59 #include <cstdint>
60 #include <map>
61 #include <memory>
63 using namespace llvm;
65 #define DEBUG_TYPE "asm-printer"
67 namespace {
69 class AArch64AsmPrinter : public AsmPrinter {
70 AArch64MCInstLower MCInstLowering;
71 StackMaps SM;
72 const AArch64Subtarget *STI;
74 public:
75 AArch64AsmPrinter(TargetMachine &TM, std::unique_ptr<MCStreamer> Streamer)
76 : AsmPrinter(TM, std::move(Streamer)), MCInstLowering(OutContext, *this),
77 SM(*this) {}
79 StringRef getPassName() const override { return "AArch64 Assembly Printer"; }
81 /// Wrapper for MCInstLowering.lowerOperand() for the
82 /// tblgen'erated pseudo lowering.
83 bool lowerOperand(const MachineOperand &MO, MCOperand &MCOp) const {
84 return MCInstLowering.lowerOperand(MO, MCOp);
87 void EmitJumpTableInfo() override;
88 void emitJumpTableEntry(const MachineJumpTableInfo *MJTI,
89 const MachineBasicBlock *MBB, unsigned JTI);
91 void LowerJumpTableDestSmall(MCStreamer &OutStreamer, const MachineInstr &MI);
93 void LowerSTACKMAP(MCStreamer &OutStreamer, StackMaps &SM,
94 const MachineInstr &MI);
95 void LowerPATCHPOINT(MCStreamer &OutStreamer, StackMaps &SM,
96 const MachineInstr &MI);
98 void LowerPATCHABLE_FUNCTION_ENTER(const MachineInstr &MI);
99 void LowerPATCHABLE_FUNCTION_EXIT(const MachineInstr &MI);
100 void LowerPATCHABLE_TAIL_CALL(const MachineInstr &MI);
102 std::map<std::pair<unsigned, uint32_t>, MCSymbol *> HwasanMemaccessSymbols;
103 void LowerHWASAN_CHECK_MEMACCESS(const MachineInstr &MI);
104 void EmitHwasanMemaccessSymbols(Module &M);
106 void EmitSled(const MachineInstr &MI, SledKind Kind);
108 /// tblgen'erated driver function for lowering simple MI->MC
109 /// pseudo instructions.
110 bool emitPseudoExpansionLowering(MCStreamer &OutStreamer,
111 const MachineInstr *MI);
113 void EmitInstruction(const MachineInstr *MI) override;
115 void getAnalysisUsage(AnalysisUsage &AU) const override {
116 AsmPrinter::getAnalysisUsage(AU);
117 AU.setPreservesAll();
120 bool runOnMachineFunction(MachineFunction &MF) override {
121 AArch64FI = MF.getInfo<AArch64FunctionInfo>();
122 STI = static_cast<const AArch64Subtarget*>(&MF.getSubtarget());
124 SetupMachineFunction(MF);
126 if (STI->isTargetCOFF()) {
127 bool Internal = MF.getFunction().hasInternalLinkage();
128 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
129 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
130 int Type =
131 COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
133 OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
134 OutStreamer->EmitCOFFSymbolStorageClass(Scl);
135 OutStreamer->EmitCOFFSymbolType(Type);
136 OutStreamer->EndCOFFSymbolDef();
139 // Emit the rest of the function body.
140 EmitFunctionBody();
142 // Emit the XRay table for this function.
143 emitXRayTable();
145 // We didn't modify anything.
146 return false;
149 private:
150 void printOperand(const MachineInstr *MI, unsigned OpNum, raw_ostream &O);
151 bool printAsmMRegister(const MachineOperand &MO, char Mode, raw_ostream &O);
152 bool printAsmRegInClass(const MachineOperand &MO,
153 const TargetRegisterClass *RC, unsigned AltName,
154 raw_ostream &O);
156 bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
157 const char *ExtraCode, raw_ostream &O) override;
158 bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
159 const char *ExtraCode, raw_ostream &O) override;
161 void PrintDebugValueComment(const MachineInstr *MI, raw_ostream &OS);
163 void EmitFunctionBodyEnd() override;
165 MCSymbol *GetCPISymbol(unsigned CPID) const override;
166 void EmitEndOfAsmFile(Module &M) override;
168 AArch64FunctionInfo *AArch64FI = nullptr;
170 /// Emit the LOHs contained in AArch64FI.
171 void EmitLOHs();
173 /// Emit instruction to set float register to zero.
174 void EmitFMov0(const MachineInstr &MI);
176 using MInstToMCSymbol = std::map<const MachineInstr *, MCSymbol *>;
178 MInstToMCSymbol LOHInstToLabel;
181 } // end anonymous namespace
183 void AArch64AsmPrinter::LowerPATCHABLE_FUNCTION_ENTER(const MachineInstr &MI)
185 EmitSled(MI, SledKind::FUNCTION_ENTER);
188 void AArch64AsmPrinter::LowerPATCHABLE_FUNCTION_EXIT(const MachineInstr &MI)
190 EmitSled(MI, SledKind::FUNCTION_EXIT);
193 void AArch64AsmPrinter::LowerPATCHABLE_TAIL_CALL(const MachineInstr &MI)
195 EmitSled(MI, SledKind::TAIL_CALL);
198 void AArch64AsmPrinter::EmitSled(const MachineInstr &MI, SledKind Kind)
200 static const int8_t NoopsInSledCount = 7;
201 // We want to emit the following pattern:
203 // .Lxray_sled_N:
204 // ALIGN
205 // B #32
206 // ; 7 NOP instructions (28 bytes)
207 // .tmpN
209 // We need the 28 bytes (7 instructions) because at runtime, we'd be patching
210 // over the full 32 bytes (8 instructions) with the following pattern:
212 // STP X0, X30, [SP, #-16]! ; push X0 and the link register to the stack
213 // LDR W0, #12 ; W0 := function ID
214 // LDR X16,#12 ; X16 := addr of __xray_FunctionEntry or __xray_FunctionExit
215 // BLR X16 ; call the tracing trampoline
216 // ;DATA: 32 bits of function ID
217 // ;DATA: lower 32 bits of the address of the trampoline
218 // ;DATA: higher 32 bits of the address of the trampoline
219 // LDP X0, X30, [SP], #16 ; pop X0 and the link register from the stack
221 OutStreamer->EmitCodeAlignment(4);
222 auto CurSled = OutContext.createTempSymbol("xray_sled_", true);
223 OutStreamer->EmitLabel(CurSled);
224 auto Target = OutContext.createTempSymbol();
226 // Emit "B #32" instruction, which jumps over the next 28 bytes.
227 // The operand has to be the number of 4-byte instructions to jump over,
228 // including the current instruction.
229 EmitToStreamer(*OutStreamer, MCInstBuilder(AArch64::B).addImm(8));
231 for (int8_t I = 0; I < NoopsInSledCount; I++)
232 EmitToStreamer(*OutStreamer, MCInstBuilder(AArch64::HINT).addImm(0));
234 OutStreamer->EmitLabel(Target);
235 recordSled(CurSled, MI, Kind);
238 void AArch64AsmPrinter::LowerHWASAN_CHECK_MEMACCESS(const MachineInstr &MI) {
239 Register Reg = MI.getOperand(0).getReg();
240 uint32_t AccessInfo = MI.getOperand(1).getImm();
241 MCSymbol *&Sym = HwasanMemaccessSymbols[{Reg, AccessInfo}];
242 if (!Sym) {
243 // FIXME: Make this work on non-ELF.
244 if (!TM.getTargetTriple().isOSBinFormatELF())
245 report_fatal_error("llvm.hwasan.check.memaccess only supported on ELF");
247 std::string SymName = "__hwasan_check_x" + utostr(Reg - AArch64::X0) + "_" +
248 utostr(AccessInfo);
249 Sym = OutContext.getOrCreateSymbol(SymName);
252 EmitToStreamer(*OutStreamer,
253 MCInstBuilder(AArch64::BL)
254 .addExpr(MCSymbolRefExpr::create(Sym, OutContext)));
257 void AArch64AsmPrinter::EmitHwasanMemaccessSymbols(Module &M) {
258 if (HwasanMemaccessSymbols.empty())
259 return;
261 const Triple &TT = TM.getTargetTriple();
262 assert(TT.isOSBinFormatELF());
263 std::unique_ptr<MCSubtargetInfo> STI(
264 TM.getTarget().createMCSubtargetInfo(TT.str(), "", ""));
266 MCSymbol *HwasanTagMismatchSym =
267 OutContext.getOrCreateSymbol("__hwasan_tag_mismatch");
269 const MCSymbolRefExpr *HwasanTagMismatchRef =
270 MCSymbolRefExpr::create(HwasanTagMismatchSym, OutContext);
272 for (auto &P : HwasanMemaccessSymbols) {
273 unsigned Reg = P.first.first;
274 uint32_t AccessInfo = P.first.second;
275 MCSymbol *Sym = P.second;
277 OutStreamer->SwitchSection(OutContext.getELFSection(
278 ".text.hot", ELF::SHT_PROGBITS,
279 ELF::SHF_EXECINSTR | ELF::SHF_ALLOC | ELF::SHF_GROUP, 0,
280 Sym->getName()));
282 OutStreamer->EmitSymbolAttribute(Sym, MCSA_ELF_TypeFunction);
283 OutStreamer->EmitSymbolAttribute(Sym, MCSA_Weak);
284 OutStreamer->EmitSymbolAttribute(Sym, MCSA_Hidden);
285 OutStreamer->EmitLabel(Sym);
287 OutStreamer->EmitInstruction(MCInstBuilder(AArch64::UBFMXri)
288 .addReg(AArch64::X16)
289 .addReg(Reg)
290 .addImm(4)
291 .addImm(55),
292 *STI);
293 OutStreamer->EmitInstruction(MCInstBuilder(AArch64::LDRBBroX)
294 .addReg(AArch64::W16)
295 .addReg(AArch64::X9)
296 .addReg(AArch64::X16)
297 .addImm(0)
298 .addImm(0),
299 *STI);
300 OutStreamer->EmitInstruction(
301 MCInstBuilder(AArch64::SUBSXrs)
302 .addReg(AArch64::XZR)
303 .addReg(AArch64::X16)
304 .addReg(Reg)
305 .addImm(AArch64_AM::getShifterImm(AArch64_AM::LSR, 56)),
306 *STI);
307 MCSymbol *HandlePartialSym = OutContext.createTempSymbol();
308 OutStreamer->EmitInstruction(
309 MCInstBuilder(AArch64::Bcc)
310 .addImm(AArch64CC::NE)
311 .addExpr(MCSymbolRefExpr::create(HandlePartialSym, OutContext)),
312 *STI);
313 MCSymbol *ReturnSym = OutContext.createTempSymbol();
314 OutStreamer->EmitLabel(ReturnSym);
315 OutStreamer->EmitInstruction(
316 MCInstBuilder(AArch64::RET).addReg(AArch64::LR), *STI);
318 OutStreamer->EmitLabel(HandlePartialSym);
319 OutStreamer->EmitInstruction(MCInstBuilder(AArch64::SUBSWri)
320 .addReg(AArch64::WZR)
321 .addReg(AArch64::W16)
322 .addImm(15)
323 .addImm(0),
324 *STI);
325 MCSymbol *HandleMismatchSym = OutContext.createTempSymbol();
326 OutStreamer->EmitInstruction(
327 MCInstBuilder(AArch64::Bcc)
328 .addImm(AArch64CC::HI)
329 .addExpr(MCSymbolRefExpr::create(HandleMismatchSym, OutContext)),
330 *STI);
332 OutStreamer->EmitInstruction(
333 MCInstBuilder(AArch64::ANDXri)
334 .addReg(AArch64::X17)
335 .addReg(Reg)
336 .addImm(AArch64_AM::encodeLogicalImmediate(0xf, 64)),
337 *STI);
338 unsigned Size = 1 << (AccessInfo & 0xf);
339 if (Size != 1)
340 OutStreamer->EmitInstruction(MCInstBuilder(AArch64::ADDXri)
341 .addReg(AArch64::X17)
342 .addReg(AArch64::X17)
343 .addImm(Size - 1)
344 .addImm(0),
345 *STI);
346 OutStreamer->EmitInstruction(MCInstBuilder(AArch64::SUBSWrs)
347 .addReg(AArch64::WZR)
348 .addReg(AArch64::W16)
349 .addReg(AArch64::W17)
350 .addImm(0),
351 *STI);
352 OutStreamer->EmitInstruction(
353 MCInstBuilder(AArch64::Bcc)
354 .addImm(AArch64CC::LS)
355 .addExpr(MCSymbolRefExpr::create(HandleMismatchSym, OutContext)),
356 *STI);
358 OutStreamer->EmitInstruction(
359 MCInstBuilder(AArch64::ORRXri)
360 .addReg(AArch64::X16)
361 .addReg(Reg)
362 .addImm(AArch64_AM::encodeLogicalImmediate(0xf, 64)),
363 *STI);
364 OutStreamer->EmitInstruction(MCInstBuilder(AArch64::LDRBBui)
365 .addReg(AArch64::W16)
366 .addReg(AArch64::X16)
367 .addImm(0),
368 *STI);
369 OutStreamer->EmitInstruction(
370 MCInstBuilder(AArch64::SUBSXrs)
371 .addReg(AArch64::XZR)
372 .addReg(AArch64::X16)
373 .addReg(Reg)
374 .addImm(AArch64_AM::getShifterImm(AArch64_AM::LSR, 56)),
375 *STI);
376 OutStreamer->EmitInstruction(
377 MCInstBuilder(AArch64::Bcc)
378 .addImm(AArch64CC::EQ)
379 .addExpr(MCSymbolRefExpr::create(ReturnSym, OutContext)),
380 *STI);
382 OutStreamer->EmitLabel(HandleMismatchSym);
383 OutStreamer->EmitInstruction(MCInstBuilder(AArch64::STPXpre)
384 .addReg(AArch64::SP)
385 .addReg(AArch64::X0)
386 .addReg(AArch64::X1)
387 .addReg(AArch64::SP)
388 .addImm(-32),
389 *STI);
390 OutStreamer->EmitInstruction(MCInstBuilder(AArch64::STPXi)
391 .addReg(AArch64::FP)
392 .addReg(AArch64::LR)
393 .addReg(AArch64::SP)
394 .addImm(29),
395 *STI);
397 if (Reg != AArch64::X0)
398 OutStreamer->EmitInstruction(MCInstBuilder(AArch64::ORRXrs)
399 .addReg(AArch64::X0)
400 .addReg(AArch64::XZR)
401 .addReg(Reg)
402 .addImm(0),
403 *STI);
404 OutStreamer->EmitInstruction(MCInstBuilder(AArch64::MOVZXi)
405 .addReg(AArch64::X1)
406 .addImm(AccessInfo)
407 .addImm(0),
408 *STI);
410 // Intentionally load the GOT entry and branch to it, rather than possibly
411 // late binding the function, which may clobber the registers before we have
412 // a chance to save them.
413 OutStreamer->EmitInstruction(
414 MCInstBuilder(AArch64::ADRP)
415 .addReg(AArch64::X16)
416 .addExpr(AArch64MCExpr::create(
417 HwasanTagMismatchRef,
418 AArch64MCExpr::VariantKind::VK_GOT_PAGE, OutContext)),
419 *STI);
420 OutStreamer->EmitInstruction(
421 MCInstBuilder(AArch64::LDRXui)
422 .addReg(AArch64::X16)
423 .addReg(AArch64::X16)
424 .addExpr(AArch64MCExpr::create(
425 HwasanTagMismatchRef,
426 AArch64MCExpr::VariantKind::VK_GOT_LO12, OutContext)),
427 *STI);
428 OutStreamer->EmitInstruction(
429 MCInstBuilder(AArch64::BR).addReg(AArch64::X16), *STI);
433 void AArch64AsmPrinter::EmitEndOfAsmFile(Module &M) {
434 EmitHwasanMemaccessSymbols(M);
436 const Triple &TT = TM.getTargetTriple();
437 if (TT.isOSBinFormatMachO()) {
438 // Funny Darwin hack: This flag tells the linker that no global symbols
439 // contain code that falls through to other global symbols (e.g. the obvious
440 // implementation of multiple entry points). If this doesn't occur, the
441 // linker can safely perform dead code stripping. Since LLVM never
442 // generates code that does this, it is always safe to set.
443 OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
444 emitStackMaps(SM);
448 void AArch64AsmPrinter::EmitLOHs() {
449 SmallVector<MCSymbol *, 3> MCArgs;
451 for (const auto &D : AArch64FI->getLOHContainer()) {
452 for (const MachineInstr *MI : D.getArgs()) {
453 MInstToMCSymbol::iterator LabelIt = LOHInstToLabel.find(MI);
454 assert(LabelIt != LOHInstToLabel.end() &&
455 "Label hasn't been inserted for LOH related instruction");
456 MCArgs.push_back(LabelIt->second);
458 OutStreamer->EmitLOHDirective(D.getKind(), MCArgs);
459 MCArgs.clear();
463 void AArch64AsmPrinter::EmitFunctionBodyEnd() {
464 if (!AArch64FI->getLOHRelated().empty())
465 EmitLOHs();
468 /// GetCPISymbol - Return the symbol for the specified constant pool entry.
469 MCSymbol *AArch64AsmPrinter::GetCPISymbol(unsigned CPID) const {
470 // Darwin uses a linker-private symbol name for constant-pools (to
471 // avoid addends on the relocation?), ELF has no such concept and
472 // uses a normal private symbol.
473 if (!getDataLayout().getLinkerPrivateGlobalPrefix().empty())
474 return OutContext.getOrCreateSymbol(
475 Twine(getDataLayout().getLinkerPrivateGlobalPrefix()) + "CPI" +
476 Twine(getFunctionNumber()) + "_" + Twine(CPID));
478 return AsmPrinter::GetCPISymbol(CPID);
481 void AArch64AsmPrinter::printOperand(const MachineInstr *MI, unsigned OpNum,
482 raw_ostream &O) {
483 const MachineOperand &MO = MI->getOperand(OpNum);
484 switch (MO.getType()) {
485 default:
486 llvm_unreachable("<unknown operand type>");
487 case MachineOperand::MO_Register: {
488 Register Reg = MO.getReg();
489 assert(Register::isPhysicalRegister(Reg));
490 assert(!MO.getSubReg() && "Subregs should be eliminated!");
491 O << AArch64InstPrinter::getRegisterName(Reg);
492 break;
494 case MachineOperand::MO_Immediate: {
495 O << MO.getImm();
496 break;
498 case MachineOperand::MO_GlobalAddress: {
499 PrintSymbolOperand(MO, O);
500 break;
502 case MachineOperand::MO_BlockAddress: {
503 MCSymbol *Sym = GetBlockAddressSymbol(MO.getBlockAddress());
504 Sym->print(O, MAI);
505 break;
510 bool AArch64AsmPrinter::printAsmMRegister(const MachineOperand &MO, char Mode,
511 raw_ostream &O) {
512 Register Reg = MO.getReg();
513 switch (Mode) {
514 default:
515 return true; // Unknown mode.
516 case 'w':
517 Reg = getWRegFromXReg(Reg);
518 break;
519 case 'x':
520 Reg = getXRegFromWReg(Reg);
521 break;
524 O << AArch64InstPrinter::getRegisterName(Reg);
525 return false;
528 // Prints the register in MO using class RC using the offset in the
529 // new register class. This should not be used for cross class
530 // printing.
531 bool AArch64AsmPrinter::printAsmRegInClass(const MachineOperand &MO,
532 const TargetRegisterClass *RC,
533 unsigned AltName, raw_ostream &O) {
534 assert(MO.isReg() && "Should only get here with a register!");
535 const TargetRegisterInfo *RI = STI->getRegisterInfo();
536 Register Reg = MO.getReg();
537 unsigned RegToPrint = RC->getRegister(RI->getEncodingValue(Reg));
538 assert(RI->regsOverlap(RegToPrint, Reg));
539 O << AArch64InstPrinter::getRegisterName(RegToPrint, AltName);
540 return false;
543 bool AArch64AsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
544 const char *ExtraCode, raw_ostream &O) {
545 const MachineOperand &MO = MI->getOperand(OpNum);
547 // First try the generic code, which knows about modifiers like 'c' and 'n'.
548 if (!AsmPrinter::PrintAsmOperand(MI, OpNum, ExtraCode, O))
549 return false;
551 // Does this asm operand have a single letter operand modifier?
552 if (ExtraCode && ExtraCode[0]) {
553 if (ExtraCode[1] != 0)
554 return true; // Unknown modifier.
556 switch (ExtraCode[0]) {
557 default:
558 return true; // Unknown modifier.
559 case 'w': // Print W register
560 case 'x': // Print X register
561 if (MO.isReg())
562 return printAsmMRegister(MO, ExtraCode[0], O);
563 if (MO.isImm() && MO.getImm() == 0) {
564 unsigned Reg = ExtraCode[0] == 'w' ? AArch64::WZR : AArch64::XZR;
565 O << AArch64InstPrinter::getRegisterName(Reg);
566 return false;
568 printOperand(MI, OpNum, O);
569 return false;
570 case 'b': // Print B register.
571 case 'h': // Print H register.
572 case 's': // Print S register.
573 case 'd': // Print D register.
574 case 'q': // Print Q register.
575 case 'z': // Print Z register.
576 if (MO.isReg()) {
577 const TargetRegisterClass *RC;
578 switch (ExtraCode[0]) {
579 case 'b':
580 RC = &AArch64::FPR8RegClass;
581 break;
582 case 'h':
583 RC = &AArch64::FPR16RegClass;
584 break;
585 case 's':
586 RC = &AArch64::FPR32RegClass;
587 break;
588 case 'd':
589 RC = &AArch64::FPR64RegClass;
590 break;
591 case 'q':
592 RC = &AArch64::FPR128RegClass;
593 break;
594 case 'z':
595 RC = &AArch64::ZPRRegClass;
596 break;
597 default:
598 return true;
600 return printAsmRegInClass(MO, RC, AArch64::NoRegAltName, O);
602 printOperand(MI, OpNum, O);
603 return false;
607 // According to ARM, we should emit x and v registers unless we have a
608 // modifier.
609 if (MO.isReg()) {
610 Register Reg = MO.getReg();
612 // If this is a w or x register, print an x register.
613 if (AArch64::GPR32allRegClass.contains(Reg) ||
614 AArch64::GPR64allRegClass.contains(Reg))
615 return printAsmMRegister(MO, 'x', O);
617 unsigned AltName = AArch64::NoRegAltName;
618 const TargetRegisterClass *RegClass;
619 if (AArch64::ZPRRegClass.contains(Reg)) {
620 RegClass = &AArch64::ZPRRegClass;
621 } else if (AArch64::PPRRegClass.contains(Reg)) {
622 RegClass = &AArch64::PPRRegClass;
623 } else {
624 RegClass = &AArch64::FPR128RegClass;
625 AltName = AArch64::vreg;
628 // If this is a b, h, s, d, or q register, print it as a v register.
629 return printAsmRegInClass(MO, RegClass, AltName, O);
632 printOperand(MI, OpNum, O);
633 return false;
636 bool AArch64AsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
637 unsigned OpNum,
638 const char *ExtraCode,
639 raw_ostream &O) {
640 if (ExtraCode && ExtraCode[0] && ExtraCode[0] != 'a')
641 return true; // Unknown modifier.
643 const MachineOperand &MO = MI->getOperand(OpNum);
644 assert(MO.isReg() && "unexpected inline asm memory operand");
645 O << "[" << AArch64InstPrinter::getRegisterName(MO.getReg()) << "]";
646 return false;
649 void AArch64AsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
650 raw_ostream &OS) {
651 unsigned NOps = MI->getNumOperands();
652 assert(NOps == 4);
653 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
654 // cast away const; DIetc do not take const operands for some reason.
655 OS << cast<DILocalVariable>(MI->getOperand(NOps - 2).getMetadata())
656 ->getName();
657 OS << " <- ";
658 // Frame address. Currently handles register +- offset only.
659 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
660 OS << '[';
661 printOperand(MI, 0, OS);
662 OS << '+';
663 printOperand(MI, 1, OS);
664 OS << ']';
665 OS << "+";
666 printOperand(MI, NOps - 2, OS);
669 void AArch64AsmPrinter::EmitJumpTableInfo() {
670 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
671 if (!MJTI) return;
673 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
674 if (JT.empty()) return;
676 const Function &F = MF->getFunction();
677 const TargetLoweringObjectFile &TLOF = getObjFileLowering();
678 bool JTInDiffSection =
679 !STI->isTargetCOFF() ||
680 !TLOF.shouldPutJumpTableInFunctionSection(
681 MJTI->getEntryKind() == MachineJumpTableInfo::EK_LabelDifference32,
683 if (JTInDiffSection) {
684 // Drop it in the readonly section.
685 MCSection *ReadOnlySec = TLOF.getSectionForJumpTable(F, TM);
686 OutStreamer->SwitchSection(ReadOnlySec);
689 auto AFI = MF->getInfo<AArch64FunctionInfo>();
690 for (unsigned JTI = 0, e = JT.size(); JTI != e; ++JTI) {
691 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
693 // If this jump table was deleted, ignore it.
694 if (JTBBs.empty()) continue;
696 unsigned Size = AFI->getJumpTableEntrySize(JTI);
697 EmitAlignment(llvm::Align(Size));
698 OutStreamer->EmitLabel(GetJTISymbol(JTI));
700 for (auto *JTBB : JTBBs)
701 emitJumpTableEntry(MJTI, JTBB, JTI);
705 void AArch64AsmPrinter::emitJumpTableEntry(const MachineJumpTableInfo *MJTI,
706 const MachineBasicBlock *MBB,
707 unsigned JTI) {
708 const MCExpr *Value = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
709 auto AFI = MF->getInfo<AArch64FunctionInfo>();
710 unsigned Size = AFI->getJumpTableEntrySize(JTI);
712 if (Size == 4) {
713 // .word LBB - LJTI
714 const TargetLowering *TLI = MF->getSubtarget().getTargetLowering();
715 const MCExpr *Base = TLI->getPICJumpTableRelocBaseExpr(MF, JTI, OutContext);
716 Value = MCBinaryExpr::createSub(Value, Base, OutContext);
717 } else {
718 // .byte (LBB - LBB) >> 2 (or .hword)
719 const MCSymbol *BaseSym = AFI->getJumpTableEntryPCRelSymbol(JTI);
720 const MCExpr *Base = MCSymbolRefExpr::create(BaseSym, OutContext);
721 Value = MCBinaryExpr::createSub(Value, Base, OutContext);
722 Value = MCBinaryExpr::createLShr(
723 Value, MCConstantExpr::create(2, OutContext), OutContext);
726 OutStreamer->EmitValue(Value, Size);
729 /// Small jump tables contain an unsigned byte or half, representing the offset
730 /// from the lowest-addressed possible destination to the desired basic
731 /// block. Since all instructions are 4-byte aligned, this is further compressed
732 /// by counting in instructions rather than bytes (i.e. divided by 4). So, to
733 /// materialize the correct destination we need:
735 /// adr xDest, .LBB0_0
736 /// ldrb wScratch, [xTable, xEntry] (with "lsl #1" for ldrh).
737 /// add xDest, xDest, xScratch, lsl #2
738 void AArch64AsmPrinter::LowerJumpTableDestSmall(llvm::MCStreamer &OutStreamer,
739 const llvm::MachineInstr &MI) {
740 Register DestReg = MI.getOperand(0).getReg();
741 Register ScratchReg = MI.getOperand(1).getReg();
742 Register ScratchRegW =
743 STI->getRegisterInfo()->getSubReg(ScratchReg, AArch64::sub_32);
744 Register TableReg = MI.getOperand(2).getReg();
745 Register EntryReg = MI.getOperand(3).getReg();
746 int JTIdx = MI.getOperand(4).getIndex();
747 bool IsByteEntry = MI.getOpcode() == AArch64::JumpTableDest8;
749 // This has to be first because the compression pass based its reachability
750 // calculations on the start of the JumpTableDest instruction.
751 auto Label =
752 MF->getInfo<AArch64FunctionInfo>()->getJumpTableEntryPCRelSymbol(JTIdx);
753 EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::ADR)
754 .addReg(DestReg)
755 .addExpr(MCSymbolRefExpr::create(
756 Label, MF->getContext())));
758 // Load the number of instruction-steps to offset from the label.
759 unsigned LdrOpcode = IsByteEntry ? AArch64::LDRBBroX : AArch64::LDRHHroX;
760 EmitToStreamer(OutStreamer, MCInstBuilder(LdrOpcode)
761 .addReg(ScratchRegW)
762 .addReg(TableReg)
763 .addReg(EntryReg)
764 .addImm(0)
765 .addImm(IsByteEntry ? 0 : 1));
767 // Multiply the steps by 4 and add to the already materialized base label
768 // address.
769 EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::ADDXrs)
770 .addReg(DestReg)
771 .addReg(DestReg)
772 .addReg(ScratchReg)
773 .addImm(2));
776 void AArch64AsmPrinter::LowerSTACKMAP(MCStreamer &OutStreamer, StackMaps &SM,
777 const MachineInstr &MI) {
778 unsigned NumNOPBytes = StackMapOpers(&MI).getNumPatchBytes();
780 SM.recordStackMap(MI);
781 assert(NumNOPBytes % 4 == 0 && "Invalid number of NOP bytes requested!");
783 // Scan ahead to trim the shadow.
784 const MachineBasicBlock &MBB = *MI.getParent();
785 MachineBasicBlock::const_iterator MII(MI);
786 ++MII;
787 while (NumNOPBytes > 0) {
788 if (MII == MBB.end() || MII->isCall() ||
789 MII->getOpcode() == AArch64::DBG_VALUE ||
790 MII->getOpcode() == TargetOpcode::PATCHPOINT ||
791 MII->getOpcode() == TargetOpcode::STACKMAP)
792 break;
793 ++MII;
794 NumNOPBytes -= 4;
797 // Emit nops.
798 for (unsigned i = 0; i < NumNOPBytes; i += 4)
799 EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::HINT).addImm(0));
802 // Lower a patchpoint of the form:
803 // [<def>], <id>, <numBytes>, <target>, <numArgs>
804 void AArch64AsmPrinter::LowerPATCHPOINT(MCStreamer &OutStreamer, StackMaps &SM,
805 const MachineInstr &MI) {
806 SM.recordPatchPoint(MI);
808 PatchPointOpers Opers(&MI);
810 int64_t CallTarget = Opers.getCallTarget().getImm();
811 unsigned EncodedBytes = 0;
812 if (CallTarget) {
813 assert((CallTarget & 0xFFFFFFFFFFFF) == CallTarget &&
814 "High 16 bits of call target should be zero.");
815 Register ScratchReg = MI.getOperand(Opers.getNextScratchIdx()).getReg();
816 EncodedBytes = 16;
817 // Materialize the jump address:
818 EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::MOVZXi)
819 .addReg(ScratchReg)
820 .addImm((CallTarget >> 32) & 0xFFFF)
821 .addImm(32));
822 EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::MOVKXi)
823 .addReg(ScratchReg)
824 .addReg(ScratchReg)
825 .addImm((CallTarget >> 16) & 0xFFFF)
826 .addImm(16));
827 EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::MOVKXi)
828 .addReg(ScratchReg)
829 .addReg(ScratchReg)
830 .addImm(CallTarget & 0xFFFF)
831 .addImm(0));
832 EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::BLR).addReg(ScratchReg));
834 // Emit padding.
835 unsigned NumBytes = Opers.getNumPatchBytes();
836 assert(NumBytes >= EncodedBytes &&
837 "Patchpoint can't request size less than the length of a call.");
838 assert((NumBytes - EncodedBytes) % 4 == 0 &&
839 "Invalid number of NOP bytes requested!");
840 for (unsigned i = EncodedBytes; i < NumBytes; i += 4)
841 EmitToStreamer(OutStreamer, MCInstBuilder(AArch64::HINT).addImm(0));
844 void AArch64AsmPrinter::EmitFMov0(const MachineInstr &MI) {
845 Register DestReg = MI.getOperand(0).getReg();
846 if (STI->hasZeroCycleZeroingFP() && !STI->hasZeroCycleZeroingFPWorkaround()) {
847 // Convert H/S/D register to corresponding Q register
848 if (AArch64::H0 <= DestReg && DestReg <= AArch64::H31)
849 DestReg = AArch64::Q0 + (DestReg - AArch64::H0);
850 else if (AArch64::S0 <= DestReg && DestReg <= AArch64::S31)
851 DestReg = AArch64::Q0 + (DestReg - AArch64::S0);
852 else {
853 assert(AArch64::D0 <= DestReg && DestReg <= AArch64::D31);
854 DestReg = AArch64::Q0 + (DestReg - AArch64::D0);
856 MCInst MOVI;
857 MOVI.setOpcode(AArch64::MOVIv2d_ns);
858 MOVI.addOperand(MCOperand::createReg(DestReg));
859 MOVI.addOperand(MCOperand::createImm(0));
860 EmitToStreamer(*OutStreamer, MOVI);
861 } else {
862 MCInst FMov;
863 switch (MI.getOpcode()) {
864 default: llvm_unreachable("Unexpected opcode");
865 case AArch64::FMOVH0:
866 FMov.setOpcode(AArch64::FMOVWHr);
867 FMov.addOperand(MCOperand::createReg(DestReg));
868 FMov.addOperand(MCOperand::createReg(AArch64::WZR));
869 break;
870 case AArch64::FMOVS0:
871 FMov.setOpcode(AArch64::FMOVWSr);
872 FMov.addOperand(MCOperand::createReg(DestReg));
873 FMov.addOperand(MCOperand::createReg(AArch64::WZR));
874 break;
875 case AArch64::FMOVD0:
876 FMov.setOpcode(AArch64::FMOVXDr);
877 FMov.addOperand(MCOperand::createReg(DestReg));
878 FMov.addOperand(MCOperand::createReg(AArch64::XZR));
879 break;
881 EmitToStreamer(*OutStreamer, FMov);
885 // Simple pseudo-instructions have their lowering (with expansion to real
886 // instructions) auto-generated.
887 #include "AArch64GenMCPseudoLowering.inc"
889 void AArch64AsmPrinter::EmitInstruction(const MachineInstr *MI) {
890 // Do any auto-generated pseudo lowerings.
891 if (emitPseudoExpansionLowering(*OutStreamer, MI))
892 return;
894 if (AArch64FI->getLOHRelated().count(MI)) {
895 // Generate a label for LOH related instruction
896 MCSymbol *LOHLabel = createTempSymbol("loh");
897 // Associate the instruction with the label
898 LOHInstToLabel[MI] = LOHLabel;
899 OutStreamer->EmitLabel(LOHLabel);
902 AArch64TargetStreamer *TS =
903 static_cast<AArch64TargetStreamer *>(OutStreamer->getTargetStreamer());
904 // Do any manual lowerings.
905 switch (MI->getOpcode()) {
906 default:
907 break;
908 case AArch64::MOVMCSym: {
909 Register DestReg = MI->getOperand(0).getReg();
910 const MachineOperand &MO_Sym = MI->getOperand(1);
911 MachineOperand Hi_MOSym(MO_Sym), Lo_MOSym(MO_Sym);
912 MCOperand Hi_MCSym, Lo_MCSym;
914 Hi_MOSym.setTargetFlags(AArch64II::MO_G1 | AArch64II::MO_S);
915 Lo_MOSym.setTargetFlags(AArch64II::MO_G0 | AArch64II::MO_NC);
917 MCInstLowering.lowerOperand(Hi_MOSym, Hi_MCSym);
918 MCInstLowering.lowerOperand(Lo_MOSym, Lo_MCSym);
920 MCInst MovZ;
921 MovZ.setOpcode(AArch64::MOVZXi);
922 MovZ.addOperand(MCOperand::createReg(DestReg));
923 MovZ.addOperand(Hi_MCSym);
924 MovZ.addOperand(MCOperand::createImm(16));
925 EmitToStreamer(*OutStreamer, MovZ);
927 MCInst MovK;
928 MovK.setOpcode(AArch64::MOVKXi);
929 MovK.addOperand(MCOperand::createReg(DestReg));
930 MovK.addOperand(MCOperand::createReg(DestReg));
931 MovK.addOperand(Lo_MCSym);
932 MovK.addOperand(MCOperand::createImm(0));
933 EmitToStreamer(*OutStreamer, MovK);
934 return;
936 case AArch64::MOVIv2d_ns:
937 // If the target has <rdar://problem/16473581>, lower this
938 // instruction to movi.16b instead.
939 if (STI->hasZeroCycleZeroingFPWorkaround() &&
940 MI->getOperand(1).getImm() == 0) {
941 MCInst TmpInst;
942 TmpInst.setOpcode(AArch64::MOVIv16b_ns);
943 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
944 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(1).getImm()));
945 EmitToStreamer(*OutStreamer, TmpInst);
946 return;
948 break;
950 case AArch64::DBG_VALUE: {
951 if (isVerbose() && OutStreamer->hasRawTextSupport()) {
952 SmallString<128> TmpStr;
953 raw_svector_ostream OS(TmpStr);
954 PrintDebugValueComment(MI, OS);
955 OutStreamer->EmitRawText(StringRef(OS.str()));
957 return;
959 case AArch64::EMITBKEY: {
960 ExceptionHandling ExceptionHandlingType = MAI->getExceptionHandlingType();
961 if (ExceptionHandlingType != ExceptionHandling::DwarfCFI &&
962 ExceptionHandlingType != ExceptionHandling::ARM)
963 return;
965 if (needsCFIMoves() == CFI_M_None)
966 return;
968 OutStreamer->EmitCFIBKeyFrame();
969 return;
973 // Tail calls use pseudo instructions so they have the proper code-gen
974 // attributes (isCall, isReturn, etc.). We lower them to the real
975 // instruction here.
976 case AArch64::TCRETURNri:
977 case AArch64::TCRETURNriBTI:
978 case AArch64::TCRETURNriALL: {
979 MCInst TmpInst;
980 TmpInst.setOpcode(AArch64::BR);
981 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
982 EmitToStreamer(*OutStreamer, TmpInst);
983 return;
985 case AArch64::TCRETURNdi: {
986 MCOperand Dest;
987 MCInstLowering.lowerOperand(MI->getOperand(0), Dest);
988 MCInst TmpInst;
989 TmpInst.setOpcode(AArch64::B);
990 TmpInst.addOperand(Dest);
991 EmitToStreamer(*OutStreamer, TmpInst);
992 return;
994 case AArch64::TLSDESC_CALLSEQ: {
995 /// lower this to:
996 /// adrp x0, :tlsdesc:var
997 /// ldr x1, [x0, #:tlsdesc_lo12:var]
998 /// add x0, x0, #:tlsdesc_lo12:var
999 /// .tlsdesccall var
1000 /// blr x1
1001 /// (TPIDR_EL0 offset now in x0)
1002 const MachineOperand &MO_Sym = MI->getOperand(0);
1003 MachineOperand MO_TLSDESC_LO12(MO_Sym), MO_TLSDESC(MO_Sym);
1004 MCOperand Sym, SymTLSDescLo12, SymTLSDesc;
1005 MO_TLSDESC_LO12.setTargetFlags(AArch64II::MO_TLS | AArch64II::MO_PAGEOFF);
1006 MO_TLSDESC.setTargetFlags(AArch64II::MO_TLS | AArch64II::MO_PAGE);
1007 MCInstLowering.lowerOperand(MO_Sym, Sym);
1008 MCInstLowering.lowerOperand(MO_TLSDESC_LO12, SymTLSDescLo12);
1009 MCInstLowering.lowerOperand(MO_TLSDESC, SymTLSDesc);
1011 MCInst Adrp;
1012 Adrp.setOpcode(AArch64::ADRP);
1013 Adrp.addOperand(MCOperand::createReg(AArch64::X0));
1014 Adrp.addOperand(SymTLSDesc);
1015 EmitToStreamer(*OutStreamer, Adrp);
1017 MCInst Ldr;
1018 Ldr.setOpcode(AArch64::LDRXui);
1019 Ldr.addOperand(MCOperand::createReg(AArch64::X1));
1020 Ldr.addOperand(MCOperand::createReg(AArch64::X0));
1021 Ldr.addOperand(SymTLSDescLo12);
1022 Ldr.addOperand(MCOperand::createImm(0));
1023 EmitToStreamer(*OutStreamer, Ldr);
1025 MCInst Add;
1026 Add.setOpcode(AArch64::ADDXri);
1027 Add.addOperand(MCOperand::createReg(AArch64::X0));
1028 Add.addOperand(MCOperand::createReg(AArch64::X0));
1029 Add.addOperand(SymTLSDescLo12);
1030 Add.addOperand(MCOperand::createImm(AArch64_AM::getShiftValue(0)));
1031 EmitToStreamer(*OutStreamer, Add);
1033 // Emit a relocation-annotation. This expands to no code, but requests
1034 // the following instruction gets an R_AARCH64_TLSDESC_CALL.
1035 MCInst TLSDescCall;
1036 TLSDescCall.setOpcode(AArch64::TLSDESCCALL);
1037 TLSDescCall.addOperand(Sym);
1038 EmitToStreamer(*OutStreamer, TLSDescCall);
1040 MCInst Blr;
1041 Blr.setOpcode(AArch64::BLR);
1042 Blr.addOperand(MCOperand::createReg(AArch64::X1));
1043 EmitToStreamer(*OutStreamer, Blr);
1045 return;
1048 case AArch64::JumpTableDest32: {
1049 // We want:
1050 // ldrsw xScratch, [xTable, xEntry, lsl #2]
1051 // add xDest, xTable, xScratch
1052 unsigned DestReg = MI->getOperand(0).getReg(),
1053 ScratchReg = MI->getOperand(1).getReg(),
1054 TableReg = MI->getOperand(2).getReg(),
1055 EntryReg = MI->getOperand(3).getReg();
1056 EmitToStreamer(*OutStreamer, MCInstBuilder(AArch64::LDRSWroX)
1057 .addReg(ScratchReg)
1058 .addReg(TableReg)
1059 .addReg(EntryReg)
1060 .addImm(0)
1061 .addImm(1));
1062 EmitToStreamer(*OutStreamer, MCInstBuilder(AArch64::ADDXrs)
1063 .addReg(DestReg)
1064 .addReg(TableReg)
1065 .addReg(ScratchReg)
1066 .addImm(0));
1067 return;
1069 case AArch64::JumpTableDest16:
1070 case AArch64::JumpTableDest8:
1071 LowerJumpTableDestSmall(*OutStreamer, *MI);
1072 return;
1074 case AArch64::FMOVH0:
1075 case AArch64::FMOVS0:
1076 case AArch64::FMOVD0:
1077 EmitFMov0(*MI);
1078 return;
1080 case TargetOpcode::STACKMAP:
1081 return LowerSTACKMAP(*OutStreamer, SM, *MI);
1083 case TargetOpcode::PATCHPOINT:
1084 return LowerPATCHPOINT(*OutStreamer, SM, *MI);
1086 case TargetOpcode::PATCHABLE_FUNCTION_ENTER:
1087 LowerPATCHABLE_FUNCTION_ENTER(*MI);
1088 return;
1090 case TargetOpcode::PATCHABLE_FUNCTION_EXIT:
1091 LowerPATCHABLE_FUNCTION_EXIT(*MI);
1092 return;
1094 case TargetOpcode::PATCHABLE_TAIL_CALL:
1095 LowerPATCHABLE_TAIL_CALL(*MI);
1096 return;
1098 case AArch64::HWASAN_CHECK_MEMACCESS:
1099 LowerHWASAN_CHECK_MEMACCESS(*MI);
1100 return;
1102 case AArch64::SEH_StackAlloc:
1103 TS->EmitARM64WinCFIAllocStack(MI->getOperand(0).getImm());
1104 return;
1106 case AArch64::SEH_SaveFPLR:
1107 TS->EmitARM64WinCFISaveFPLR(MI->getOperand(0).getImm());
1108 return;
1110 case AArch64::SEH_SaveFPLR_X:
1111 assert(MI->getOperand(0).getImm() < 0 &&
1112 "Pre increment SEH opcode must have a negative offset");
1113 TS->EmitARM64WinCFISaveFPLRX(-MI->getOperand(0).getImm());
1114 return;
1116 case AArch64::SEH_SaveReg:
1117 TS->EmitARM64WinCFISaveReg(MI->getOperand(0).getImm(),
1118 MI->getOperand(1).getImm());
1119 return;
1121 case AArch64::SEH_SaveReg_X:
1122 assert(MI->getOperand(1).getImm() < 0 &&
1123 "Pre increment SEH opcode must have a negative offset");
1124 TS->EmitARM64WinCFISaveRegX(MI->getOperand(0).getImm(),
1125 -MI->getOperand(1).getImm());
1126 return;
1128 case AArch64::SEH_SaveRegP:
1129 assert((MI->getOperand(1).getImm() - MI->getOperand(0).getImm() == 1) &&
1130 "Non-consecutive registers not allowed for save_regp");
1131 TS->EmitARM64WinCFISaveRegP(MI->getOperand(0).getImm(),
1132 MI->getOperand(2).getImm());
1133 return;
1135 case AArch64::SEH_SaveRegP_X:
1136 assert((MI->getOperand(1).getImm() - MI->getOperand(0).getImm() == 1) &&
1137 "Non-consecutive registers not allowed for save_regp_x");
1138 assert(MI->getOperand(2).getImm() < 0 &&
1139 "Pre increment SEH opcode must have a negative offset");
1140 TS->EmitARM64WinCFISaveRegPX(MI->getOperand(0).getImm(),
1141 -MI->getOperand(2).getImm());
1142 return;
1144 case AArch64::SEH_SaveFReg:
1145 TS->EmitARM64WinCFISaveFReg(MI->getOperand(0).getImm(),
1146 MI->getOperand(1).getImm());
1147 return;
1149 case AArch64::SEH_SaveFReg_X:
1150 assert(MI->getOperand(1).getImm() < 0 &&
1151 "Pre increment SEH opcode must have a negative offset");
1152 TS->EmitARM64WinCFISaveFRegX(MI->getOperand(0).getImm(),
1153 -MI->getOperand(1).getImm());
1154 return;
1156 case AArch64::SEH_SaveFRegP:
1157 assert((MI->getOperand(1).getImm() - MI->getOperand(0).getImm() == 1) &&
1158 "Non-consecutive registers not allowed for save_regp");
1159 TS->EmitARM64WinCFISaveFRegP(MI->getOperand(0).getImm(),
1160 MI->getOperand(2).getImm());
1161 return;
1163 case AArch64::SEH_SaveFRegP_X:
1164 assert((MI->getOperand(1).getImm() - MI->getOperand(0).getImm() == 1) &&
1165 "Non-consecutive registers not allowed for save_regp_x");
1166 assert(MI->getOperand(2).getImm() < 0 &&
1167 "Pre increment SEH opcode must have a negative offset");
1168 TS->EmitARM64WinCFISaveFRegPX(MI->getOperand(0).getImm(),
1169 -MI->getOperand(2).getImm());
1170 return;
1172 case AArch64::SEH_SetFP:
1173 TS->EmitARM64WinCFISetFP();
1174 return;
1176 case AArch64::SEH_AddFP:
1177 TS->EmitARM64WinCFIAddFP(MI->getOperand(0).getImm());
1178 return;
1180 case AArch64::SEH_Nop:
1181 TS->EmitARM64WinCFINop();
1182 return;
1184 case AArch64::SEH_PrologEnd:
1185 TS->EmitARM64WinCFIPrologEnd();
1186 return;
1188 case AArch64::SEH_EpilogStart:
1189 TS->EmitARM64WinCFIEpilogStart();
1190 return;
1192 case AArch64::SEH_EpilogEnd:
1193 TS->EmitARM64WinCFIEpilogEnd();
1194 return;
1197 // Finally, do the automated lowerings for everything else.
1198 MCInst TmpInst;
1199 MCInstLowering.Lower(MI, TmpInst);
1200 EmitToStreamer(*OutStreamer, TmpInst);
1203 // Force static initialization.
1204 extern "C" void LLVMInitializeAArch64AsmPrinter() {
1205 RegisterAsmPrinter<AArch64AsmPrinter> X(getTheAArch64leTarget());
1206 RegisterAsmPrinter<AArch64AsmPrinter> Y(getTheAArch64beTarget());
1207 RegisterAsmPrinter<AArch64AsmPrinter> Z(getTheARM64Target());
1208 RegisterAsmPrinter<AArch64AsmPrinter> W(getTheARM64_32Target());
1209 RegisterAsmPrinter<AArch64AsmPrinter> V(getTheAArch64_32Target());