1 //===- PPC.td - Describe the PowerPC Target Machine --------*- tablegen -*-===//
3 // The LLVM Compiler Infrastructure
5 // This file was developed by the LLVM research group and is distributed under
6 // the University of Illinois Open Source License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This is the top level entry point for the PowerPC target.
12 //===----------------------------------------------------------------------===//
14 // Get the target-independent interfaces which we are implementing.
16 include "../Target.td"
18 //===----------------------------------------------------------------------===//
19 // PowerPC Subtarget features.
22 def Feature64Bit : SubtargetFeature<"64bit","Is64Bit", "true",
23 "Enable 64-bit instructions">;
24 def Feature64BitRegs : SubtargetFeature<"64bitregs","Has64BitRegs", "true",
25 "Enable 64-bit registers [beta]">;
26 def FeatureAltivec : SubtargetFeature<"altivec","HasAltivec", "true",
27 "Enable Altivec instructions">;
28 def FeatureGPUL : SubtargetFeature<"gpul","IsGigaProcessor", "true",
29 "Enable GPUL instructions">;
30 def FeatureFSqrt : SubtargetFeature<"fsqrt","HasFSQRT", "true",
31 "Enable the fsqrt instruction">;
32 def FeatureSTFIWX : SubtargetFeature<"stfiwx","HasSTFIWX", "true",
33 "Enable the stfiwx instruction">;
35 //===----------------------------------------------------------------------===//
36 // Register File Description
37 //===----------------------------------------------------------------------===//
39 include "PPCRegisterInfo.td"
40 include "PPCSchedule.td"
41 include "PPCInstrInfo.td"
43 //===----------------------------------------------------------------------===//
44 // PowerPC processors supported.
47 def : Processor<"generic", G3Itineraries, []>;
48 def : Processor<"601", G3Itineraries, []>;
49 def : Processor<"602", G3Itineraries, []>;
50 def : Processor<"603", G3Itineraries, []>;
51 def : Processor<"603e", G3Itineraries, []>;
52 def : Processor<"603ev", G3Itineraries, []>;
53 def : Processor<"604", G3Itineraries, []>;
54 def : Processor<"604e", G3Itineraries, []>;
55 def : Processor<"620", G3Itineraries, []>;
56 def : Processor<"g3", G3Itineraries, []>;
57 def : Processor<"7400", G4Itineraries, [FeatureAltivec]>;
58 def : Processor<"g4", G4Itineraries, [FeatureAltivec]>;
59 def : Processor<"7450", G4PlusItineraries, [FeatureAltivec]>;
60 def : Processor<"g4+", G4PlusItineraries, [FeatureAltivec]>;
61 def : Processor<"750", G3Itineraries, []>;
62 def : Processor<"970", G5Itineraries,
63 [FeatureAltivec, FeatureGPUL, FeatureFSqrt, FeatureSTFIWX,
64 Feature64Bit /*, Feature64BitRegs */]>;
65 def : Processor<"g5", G5Itineraries,
66 [FeatureAltivec, FeatureGPUL, FeatureFSqrt, FeatureSTFIWX,
67 Feature64Bit /*, Feature64BitRegs */]>;
70 def PPCInstrInfo : InstrInfo {
71 // Define how we want to layout our TargetSpecific information field... This
72 // should be kept up-to-date with the fields in the PPCInstrInfo.h file.
73 let TSFlagsFields = ["PPC970_First",
77 let TSFlagsShifts = [0, 1, 2, 3];
79 let isLittleEndianEncoding = 1;
84 // Pointers on PPC are 32-bits in size.
85 let PointerType = i32;
87 // Information about the instructions.
88 let InstructionSet = PPCInstrInfo;
91 // According to the Mach-O Runtime ABI, these regs are nonvolatile across
93 let CalleeSavedRegisters = [R1, R13, R14, R15, R16, R17, R18, R19,
94 R20, R21, R22, R23, R24, R25, R26, R27, R28, R29, R30, R31, F14, F15,
95 F16, F17, F18, F19, F20, F21, F22, F23, F24, F25, F26, F27, F28, F29,
96 F30, F31, CR2, CR3, CR4, V20, V21, V22, V23, V24, V25, V26, V27, V28,