[ARM] MVE integer min and max
[llvm-complete.git] / lib / Target / NVPTX / NVPTXInstrInfo.h
blob7c0912808f7bd68c0515de41612619ea6e13cc79
1 //===- NVPTXInstrInfo.h - NVPTX Instruction Information----------*- C++ -*-===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This file contains the NVPTX implementation of the TargetInstrInfo class.
11 //===----------------------------------------------------------------------===//
13 #ifndef LLVM_LIB_TARGET_NVPTX_NVPTXINSTRINFO_H
14 #define LLVM_LIB_TARGET_NVPTX_NVPTXINSTRINFO_H
16 #include "NVPTX.h"
17 #include "NVPTXRegisterInfo.h"
18 #include "llvm/CodeGen/TargetInstrInfo.h"
20 #define GET_INSTRINFO_HEADER
21 #include "NVPTXGenInstrInfo.inc"
23 namespace llvm {
25 class NVPTXInstrInfo : public NVPTXGenInstrInfo {
26 const NVPTXRegisterInfo RegInfo;
27 virtual void anchor();
28 public:
29 explicit NVPTXInstrInfo();
31 const NVPTXRegisterInfo &getRegisterInfo() const { return RegInfo; }
33 /* The following virtual functions are used in register allocation.
34 * They are not implemented because the existing interface and the logic
35 * at the caller side do not work for the elementized vector load and store.
37 * virtual unsigned isLoadFromStackSlot(const MachineInstr *MI,
38 * int &FrameIndex) const;
39 * virtual unsigned isStoreToStackSlot(const MachineInstr *MI,
40 * int &FrameIndex) const;
41 * virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
42 * MachineBasicBlock::iterator MBBI,
43 * unsigned SrcReg, bool isKill, int FrameIndex,
44 * const TargetRegisterClass *RC) const;
45 * virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
46 * MachineBasicBlock::iterator MBBI,
47 * unsigned DestReg, int FrameIndex,
48 * const TargetRegisterClass *RC) const;
51 void copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
52 const DebugLoc &DL, unsigned DestReg, unsigned SrcReg,
53 bool KillSrc) const override;
55 // Branch analysis.
56 bool analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
57 MachineBasicBlock *&FBB,
58 SmallVectorImpl<MachineOperand> &Cond,
59 bool AllowModify) const override;
60 unsigned removeBranch(MachineBasicBlock &MBB,
61 int *BytesRemoved = nullptr) const override;
62 unsigned insertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
63 MachineBasicBlock *FBB, ArrayRef<MachineOperand> Cond,
64 const DebugLoc &DL,
65 int *BytesAdded = nullptr) const override;
68 } // namespace llvm
70 #endif