1 ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2 ; RUN: llc -mtriple=thumbv8.1m.main-arm-none-eabi -mattr=+mve -verify-machineinstrs %s -o - | FileCheck %s
4 define arm_aapcs_vfpcc <16 x i8> @abs_v16i8(<16 x i8> %s1) {
5 ; CHECK-LABEL: abs_v16i8:
6 ; CHECK: @ %bb.0: @ %entry
7 ; CHECK-NEXT: vabs.s8 q0, q0
10 %0 = icmp slt <16 x i8> %s1, zeroinitializer
11 %1 = sub nsw <16 x i8> zeroinitializer, %s1
12 %2 = select <16 x i1> %0, <16 x i8> %1, <16 x i8> %s1
16 define arm_aapcs_vfpcc <8 x i16> @abs_v8i16(<8 x i16> %s1) {
17 ; CHECK-LABEL: abs_v8i16:
18 ; CHECK: @ %bb.0: @ %entry
19 ; CHECK-NEXT: vabs.s16 q0, q0
22 %0 = icmp slt <8 x i16> %s1, zeroinitializer
23 %1 = sub nsw <8 x i16> zeroinitializer, %s1
24 %2 = select <8 x i1> %0, <8 x i16> %1, <8 x i16> %s1
28 define arm_aapcs_vfpcc <4 x i32> @abs_v4i32(<4 x i32> %s1) {
29 ; CHECK-LABEL: abs_v4i32:
30 ; CHECK: @ %bb.0: @ %entry
31 ; CHECK-NEXT: vabs.s32 q0, q0
34 %0 = icmp slt <4 x i32> %s1, zeroinitializer
35 %1 = sub nsw <4 x i32> zeroinitializer, %s1
36 %2 = select <4 x i1> %0, <4 x i32> %1, <4 x i32> %s1
40 define arm_aapcs_vfpcc <2 x i64> @abs_v2i64(<2 x i64> %s1) {
41 ; CHECK-LABEL: abs_v2i64:
42 ; CHECK: @ %bb.0: @ %entry
43 ; CHECK-NEXT: .save {r4, r5, r6, r7, lr}
44 ; CHECK-NEXT: push {r4, r5, r6, r7, lr}
45 ; CHECK-NEXT: vmov r12, s2
46 ; CHECK-NEXT: movs r0, #0
47 ; CHECK-NEXT: vmov r3, s3
48 ; CHECK-NEXT: vmov r1, s0
49 ; CHECK-NEXT: rsbs.w lr, r12, #0
50 ; CHECK-NEXT: sbc.w r5, r0, r3
51 ; CHECK-NEXT: cmp r3, #0
52 ; CHECK-NEXT: mov r2, lr
53 ; CHECK-NEXT: lsrl r2, r5, #32
54 ; CHECK-NEXT: mov.w r5, #0
56 ; CHECK-NEXT: movmi r5, #1
57 ; CHECK-NEXT: cmp r5, #0
59 ; CHECK-NEXT: moveq r2, r3
60 ; CHECK-NEXT: vmov r3, s1
61 ; CHECK-NEXT: rsbs r4, r1, #0
62 ; CHECK-NEXT: mov r6, r4
63 ; CHECK-NEXT: sbc.w r7, r0, r3
64 ; CHECK-NEXT: cmp r3, #0
65 ; CHECK-NEXT: lsrl r6, r7, #32
67 ; CHECK-NEXT: movmi r0, #1
68 ; CHECK-NEXT: cmp r0, #0
70 ; CHECK-NEXT: moveq r6, r3
71 ; CHECK-NEXT: movne r1, r4
72 ; CHECK-NEXT: vmov.32 q0[0], r1
73 ; CHECK-NEXT: cmp r5, #0
74 ; CHECK-NEXT: vmov.32 q0[1], r6
76 ; CHECK-NEXT: moveq lr, r12
77 ; CHECK-NEXT: vmov.32 q0[2], lr
78 ; CHECK-NEXT: vmov.32 q0[3], r2
79 ; CHECK-NEXT: pop {r4, r5, r6, r7, pc}
81 %0 = icmp slt <2 x i64> %s1, zeroinitializer
82 %1 = sub nsw <2 x i64> zeroinitializer, %s1
83 %2 = select <2 x i1> %0, <2 x i64> %1, <2 x i64> %s1