1 This file is a partial list of people who have contributed to the LLVM
2 project. If you have contributed a patch or made some other contribution to
3 LLVM, please submit a patch to this file to add yourself, and it will be
6 The list is sorted by surname and formatted to allow easy grepping and
7 beautification by scripts. The fields are: name (N), email (E), web-address
8 (W), PGP key ID and fingerprint (P), description (D), snail-mail address
9 (S), and (I) IRC handle.
13 W: http://www.cs.uiuc.edu/~vadve/
14 D: The Sparc64 backend, provider of much wisdom, and motivator for LLVM
18 D: LCSSA pass and related LoopUnswitch work
19 D: GVNPRE pass, DataLayout refactoring, random improvements
22 D: MingW Win32 API portability layer
25 E: aaron@aaronballman.com
26 D: __declspec attributes, Windows support, general bug fixing
29 E: natebegeman@mac.com
30 D: PowerPC backend developer
31 D: Target-independent code generator and analysis improvements
34 E: dberlin@dberlin.org
35 D: ET-Forest implementation.
40 D: General bug fixing/fit & finish, mostly in Clang
43 E: neil@daikokuya.co.uk
44 D: APFloat implementation.
51 E: brukman+llvm@uiuc.edu
52 W: http://misha.brukman.net
53 D: Portions of X86 and Sparc JIT compilers, PowerPC backend
54 D: Incremental bitcode loader
58 D: The `mem2reg' pass - promotes values stored in memory to registers
61 E: bcahoon@codeaurora.org
62 D: Loop unrolling with run-time trip counts.
65 E: chandlerc@gmail.com
66 E: chandlerc@google.com
67 D: Hashing algorithms and interfaces
68 D: Inline cost analysis
69 D: Machine block placement pass
74 D: Fixes to the Reassociation pass, various improvement patches
77 E: evan.cheng@apple.com
78 D: ARM and X86 backends
79 D: Instruction scheduler improvements
80 D: Register allocator improvements
81 D: Loop optimizer improvements
82 D: Target-independent code generator improvements
84 N: Dan Villiom Podlaski Christiansen
88 D: LLVM Makefile improvements
89 D: Clang diagnostic & driver tweaks
93 E: jeffc@jolt-lang.org
94 W: http://jolt-lang.org
95 D: Native Win32 API portability layer
99 D: Original Autoconf support, documentation improvements, bug fixes
102 E: adasgupt@codeaurora.org
103 D: Deterministic finite automaton based infrastructure for VLIW packetization
106 E: stefanus.du.toit@intel.com
107 D: Bug fixes and minor improvements
109 N: Rafael Avila de Espindola
110 E: rafael.espindola@gmail.com
114 E: cestes@codeaurora.org
115 D: AArch64 machine description for Cortex-A53
118 E: alkis@evlogimenos.com
119 D: Linear scan register allocator, many codegen improvements, Java frontend
123 D: Basic-block autovectorization, PowerPC backend improvements
127 D: LIT patches and documentation.
130 E: pizza@parseerror.com
131 D: Miscellaneous bug fixes
135 W: http://www.students.uiuc.edu/~gaeke/
136 D: Portions of X86 static and JIT compilers; initial SparcV8 backend
137 D: Dynamic trace optimizer
138 D: FreeBSD/X86 compatibility fixes, the llvm-nm tool
141 E: nicolas.geoffray@lip6.fr
142 W: http://www-src.lip6.fr/homepages/Nicolas.Geoffray/
143 D: PPC backend fixes for Linux
147 D: Portions of the PowerPC backend
150 E: saemghani@gmail.com
151 D: Callgraph class cleanups
153 N: Mikhail Glushenkov
154 E: foldr@codedgers.com
158 E: sunfish@mozilla.com
159 D: Miscellaneous bug fixes
160 D: WebAssembly Backend
163 E: david@goodwinz.net
164 D: Thumb-2 code generator
167 E: greened@obbligato.org
168 D: Miscellaneous bug fixes
169 D: Register allocation refactoring
173 D: Improvements for space efficiency
176 E: grosbach@apple.com
178 D: SjLj exception handling support
179 D: General fixes and improvements for the ARM back-end
181 D: ARM integrated assembler and assembly parser
182 D: Led effort for the backend formerly known as ARM64
186 D: PBQP-based register allocator
189 E: gordonhenriksen@mac.com
190 D: Pluggable GC support
194 N: Raul Fernandes Herbster
195 E: raul@dsc.ufcg.edu.br
196 D: JIT support for ARM
199 E: arathorn@fastwebnet.it
200 D: Visual C++ compatibility fixes
203 E: patjenk@wam.umd.edu
206 N: Tony(Yanjun) Jiang
208 D: PowerPC Backend Developer
209 D: Improvements to the PPC backend and miscellaneous bug fixes
213 D: ARM constant islands improvements
214 D: Tail merging improvements
215 D: Rewrite X87 back end
216 D: Use APFloat for floating point constants widely throughout compiler
217 D: Implement X87 long double
220 E: kungfoomaster@nondot.org
221 D: Support for packed types
225 D: Author of LLVM Ada bindings
228 W: http://randomhacks.net/
229 D: llvm-config script
231 N: Anton Korobeynikov
232 E: anton at korobeynikov dot info
233 D: Mingw32 fixes, cross-compiling support, stdcall/fastcall calling conv.
234 D: x86/linux PIC codegen, aliases, regparm/visibility attributes
235 D: Switch lowering refactoring
239 D: Author of the original C backend
242 E: benny.kra@gmail.com
243 D: Miscellaneous bug fixes
246 E: sundeepk@codeaurora.org
247 D: Implemented DFA-based target independent VLIW packetizer
250 E: christopher.lamb@gmail.com
251 D: aligned load/store support, parts of noalias and restrict support
252 D: vreg subreg infrastructure, X86 codegen improvements based on subregs
257 D: Improvements to the PPC backend, instruction scheduling
258 D: Debug and Dwarf implementation
259 D: Auto upgrade mangler
260 D: llvm-gcc4 svn wrangler
264 W: http://nondot.org/~sabre/
265 D: Primary architect of LLVM
267 N: Tanya Lattner (Tanya Brethour)
269 W: http://nondot.org/~tonic/
270 D: The initial llvm-ar tool, converted regression testsuite to dejagnu
271 D: Modulo scheduling in the SparcV9 backend
272 D: Release manager (1.7+)
275 E: sylvestre@debian.org
276 W: http://sylvestre.ledru.info/
277 W: https://apt.llvm.org/
278 D: Debian and Ubuntu packaging
279 D: Continuous integration with jenkins
282 E: alenhar2@cs.uiuc.edu
283 W: http://www.lenharth.org/~andrewl/
285 D: Sampling based profiling
289 D: PredicateSimplifier pass
291 N: Tony Linthicum, et. al.
292 E: tlinth@codeaurora.org
293 D: Backend for Qualcomm's Hexagon VLIW processor.
295 N: Bruno Cardoso Lopes
296 E: bruno.cardoso@gmail.com
298 W: http://brunocardoso.cc
300 D: Random ARM integrated assembler and assembly parser improvements
301 D: General X86 AVX1 support
304 E: duraid@octopus.com.au
305 W: http://kinoko.c.u-tokyo.ac.jp/~duraid/
306 D: IA64 backend, BigBlock register allocator
309 E: rjmccall@apple.com
310 D: Clang semantic analysis and IR generation
313 E: michael.mccracken@gmail.com
314 D: Line number support for llvmgcc
316 N: Vladimir Merzliakov
318 D: Test suite fixes for FreeBSD
322 D: Added STI Cell SPU backend.
326 D: Support for implicit TLS model used with MS VC runtime
327 D: Dumping of Win64 EH structures
331 E: geek4civic@gmail.com
332 E: chapuni@hf.rim.or.jp
333 D: Maintaining the Git monorepo
334 W: https://github.com/llvm-project/
337 N: Edward O'Callaghan
338 E: eocallaghan@auroraux.org
339 W: http://www.auroraux.org
340 D: Add Clang support with various other improvements to utils/NewNightlyTest.pl
341 D: Fix and maintain Solaris & AuroraUX support for llvm, various build warnings
342 D: and error clean ups.
346 D: Visual C++ compatibility fixes
348 N: Jakob Stoklund Olesen
350 D: Machine code verifier
352 D: Fast register allocator
353 D: Greedy register allocator
360 E: piotr.padlewski@gmail.com
361 D: !invariant.group metadata and other intrinsics for devirtualization in clang
365 D: LTO tool, PassManager rewrite, Loop Pass Manager, Loop Rotate
366 D: GCC PCH Integration (llvm-gcc), llvm-gcc improvements
367 D: Optimizer improvements, Loop Index Split
370 E: apazos@codeaurora.org
371 D: Fixes and improvements to the AArch64 backend
374 E: peckw@wesleypeck.com
375 W: http://wesleypeck.com/
376 D: MicroBlaze backend
379 E: pichet2000@gmail.com
387 W: http://vladimir_prus.blogspot.com
389 D: Made inst_iterator behave like a proper iterator, LowerConstantExprs pass
392 E: kalle.rasikila@nokia.com
393 D: Some bugfixes to CellSPU
397 D: Cmake dependency chain and various bug fixes
400 E: alexr@leftfield.org
402 D: ARM calling conventions rewrite, hard float support
405 E: mcrosier@codeaurora.org
407 D: AArch64 fast instruction selection pass
408 D: Fixes and improvements to the ARM fast-isel pass
409 D: Fixes and improvements to the AArch64 backend
412 E: nadav.rotem@me.com
413 D: X86 code generation improvements, Loop Vectorizer, SLP Vectorizer
416 E: roman@codedgers.com
422 D: Ada support in llvm-gcc
424 D: Exception handling improvements
425 D: Type legalizer rewrite
429 D: Graph coloring register allocator for the Sparc64 backend
431 N: Arnold Schwaighofer
432 E: arnold.schwaighofer@gmail.com
433 D: Tail call optimization for the x86 backend
437 D: Miscellaneous bug fixes
440 E: ashukla@cs.uiuc.edu
443 N: Michael J. Spencer
444 E: bigcheesegs@gmail.com
445 D: Shepherding Windows COFF support into MC.
446 D: Lots of Windows stuff.
449 E: rspencer@reidspencer.com
450 W: http://reidspencer.com/
451 D: Lots of stuff, see: http://wiki.llvm.org/index.php/User:Reid
455 W: http://atoker.com/
456 D: C++ frontend next generation standards implementation
459 E: craig.topper@gmail.com
460 D: X86 codegen and disassembler improvements. AVX2 support.
463 E: edwintorok@gmail.com
464 D: Miscellaneous bug fixes
468 D: C++ bugs filed, and C++ front-end bug fixes.
472 D: Instruction Scheduling, ...
474 N: Lauro Ramos Venancio
475 E: lauro.venancio@indt.org.br
476 D: ARM backend improvements
477 D: Thread Local Storage implementation
481 E: isanbard@gmail.com
482 D: Release manager, IR Linker, LTO
486 E: bob.wilson@acm.org
487 D: Advanced SIMD (NEON) support in the ARM backend.