[AMDGPU] Check for immediate SrcC in mfma in AsmParser
[llvm-core.git] / lib / Target / MSP430 / MSP430InstrInfo.h
blob13c50ad23adcfc0ea28599c883d04fda4acf65af
1 //===-- MSP430InstrInfo.h - MSP430 Instruction Information ------*- C++ -*-===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This file contains the MSP430 implementation of the TargetInstrInfo class.
11 //===----------------------------------------------------------------------===//
13 #ifndef LLVM_LIB_TARGET_MSP430_MSP430INSTRINFO_H
14 #define LLVM_LIB_TARGET_MSP430_MSP430INSTRINFO_H
16 #include "MSP430RegisterInfo.h"
17 #include "llvm/CodeGen/TargetInstrInfo.h"
19 #define GET_INSTRINFO_HEADER
20 #include "MSP430GenInstrInfo.inc"
22 namespace llvm {
24 class MSP430Subtarget;
26 class MSP430InstrInfo : public MSP430GenInstrInfo {
27 const MSP430RegisterInfo RI;
28 virtual void anchor();
29 public:
30 explicit MSP430InstrInfo(MSP430Subtarget &STI);
32 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
33 /// such, whenever a client has an instance of instruction info, it should
34 /// always be able to get register info as well (through this method).
35 ///
36 const TargetRegisterInfo &getRegisterInfo() const { return RI; }
38 void copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
39 const DebugLoc &DL, unsigned DestReg, unsigned SrcReg,
40 bool KillSrc) const override;
42 void storeRegToStackSlot(MachineBasicBlock &MBB,
43 MachineBasicBlock::iterator MI,
44 unsigned SrcReg, bool isKill,
45 int FrameIndex,
46 const TargetRegisterClass *RC,
47 const TargetRegisterInfo *TRI) const override;
48 void loadRegFromStackSlot(MachineBasicBlock &MBB,
49 MachineBasicBlock::iterator MI,
50 unsigned DestReg, int FrameIdx,
51 const TargetRegisterClass *RC,
52 const TargetRegisterInfo *TRI) const override;
54 unsigned getInstSizeInBytes(const MachineInstr &MI) const override;
56 // Branch folding goodness
57 bool
58 reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const override;
59 bool isUnpredicatedTerminator(const MachineInstr &MI) const override;
60 bool analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
61 MachineBasicBlock *&FBB,
62 SmallVectorImpl<MachineOperand> &Cond,
63 bool AllowModify) const override;
65 unsigned removeBranch(MachineBasicBlock &MBB,
66 int *BytesRemoved = nullptr) const override;
67 unsigned insertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
68 MachineBasicBlock *FBB, ArrayRef<MachineOperand> Cond,
69 const DebugLoc &DL,
70 int *BytesAdded = nullptr) const override;
72 int64_t getFramePoppedByCallee(const MachineInstr &I) const {
73 assert(isFrameInstr(I) && "Not a frame instruction");
74 assert(I.getOperand(1).getImm() >= 0 && "Size must not be negative");
75 return I.getOperand(1).getImm();
81 #endif