[ARM] Better OR's for MVE compares
[llvm-core.git] / test / MC / AArch64 / SVE / sqincd-diagnostics.s
blob2e462e6f6dc10a9b84b76595a9da423d89d78740
1 // RUN: not llvm-mc -triple=aarch64 -show-encoding -mattr=+sve 2>&1 < %s| FileCheck %s
3 // ------------------------------------------------------------------------- //
4 // Invalid result register
6 sqincd w0
7 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand
8 // CHECK-NEXT: sqincd w0
9 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
11 sqincd wsp
12 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand
13 // CHECK-NEXT: sqincd wsp
14 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
16 sqincd sp
17 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand
18 // CHECK-NEXT: sqincd sp
19 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
21 sqincd z0.s
22 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width
23 // CHECK-NEXT: sqincd z0.s
24 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
27 // ------------------------------------------------------------------------- //
28 // Operands not matching up
30 sqincd x0, w1
31 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: operand must be 32-bit form of destination register
32 // CHECK-NEXT: sqincd x0, w1
33 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
35 sqincd x0, x0
36 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand
37 // CHECK-NEXT: sqincd x0, x0
38 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
41 // ------------------------------------------------------------------------- //
42 // Immediate not compatible with encode/decode function.
44 sqincd x0, all, mul #-1
45 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: immediate must be an integer in range [1, 16]
46 // CHECK-NEXT: sqincd x0, all, mul #-1
47 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
49 sqincd x0, all, mul #0
50 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: immediate must be an integer in range [1, 16]
51 // CHECK-NEXT: sqincd x0, all, mul #0
52 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
54 sqincd x0, all, mul #17
55 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: immediate must be an integer in range [1, 16]
56 // CHECK-NEXT: sqincd x0, all, mul #17
57 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
60 // ------------------------------------------------------------------------- //
61 // Invalid predicate patterns
63 sqincd x0, vl512
64 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand
65 // CHECK-NEXT: sqincd x0, vl512
66 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
68 sqincd x0, vl9
69 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand
70 // CHECK-NEXT: sqincd x0, vl9
71 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
73 sqincd x0, #-1
74 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid predicate pattern
75 // CHECK-NEXT: sqincd x0, #-1
76 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
78 sqincd x0, #32
79 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid predicate pattern
80 // CHECK-NEXT: sqincd x0, #32
81 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
84 // --------------------------------------------------------------------------//
85 // Negative tests for instructions that are incompatible with movprfx
87 movprfx z0.d, p0/z, z7.d
88 sqincd z0.d
89 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: instruction is unpredictable when following a predicated movprfx, suggest using unpredicated movprfx
90 // CHECK-NEXT: sqincd z0.d
91 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
93 movprfx z0.d, p0/z, z7.d
94 sqincd z0.d, pow2, mul #16
95 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: instruction is unpredictable when following a predicated movprfx, suggest using unpredicated movprfx
96 // CHECK-NEXT: sqincd z0.d, pow2, mul #16
97 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
99 movprfx z0.d, p0/z, z7.d
100 sqincd z0.d, pow2
101 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: instruction is unpredictable when following a predicated movprfx, suggest using unpredicated movprfx
102 // CHECK-NEXT: sqincd z0.d, pow2
103 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: