1 # RUN: llc -mtriple=thumbv8.1m.main -run-pass=arm-low-overhead-loops %s -o - | FileCheck %s
3 # CHECK: bb.5.for.inc16:
4 # CHECK: $lr = t2SUBri killed renamable $lr, 1, 14
5 # CHECK: t2CMPri $lr, 0, 14
6 # CHECK: t2Bcc %bb.6, 1
8 # CHECK: bb.6.for.cond4.preheader:
11 define void @header_not_target_unrolled_loop(i32* nocapture %v, i32 %n) {
13 %cmp56 = icmp sgt i32 %n, 1
14 br i1 %cmp56, label %for.cond1.preheader.preheader, label %for.end20
16 for.cond1.preheader.preheader: ; preds = %entry
17 br label %for.cond1.preheader
19 for.cond.loopexit: ; preds = %for.inc16, %for.cond1.preheader
20 %cmp = icmp sgt i32 %gap.057.in, 3
21 br i1 %cmp, label %for.cond1.preheader, label %for.end20
23 for.cond1.preheader: ; preds = %for.cond1.preheader.preheader, %for.cond.loopexit
24 %gap.057.in = phi i32 [ %gap.057, %for.cond.loopexit ], [ %n, %for.cond1.preheader.preheader ]
25 %gap.057 = sdiv i32 %gap.057.in, 2
26 %cmp252 = icmp slt i32 %gap.057, %n
27 %tmp = sub i32 %n, %gap.057
28 call void @llvm.set.loop.iterations.i32(i32 %tmp)
29 br i1 %cmp252, label %for.cond4.preheader.preheader, label %for.cond.loopexit
31 for.cond4.preheader.preheader: ; preds = %for.cond1.preheader
32 %tmp2 = mul i32 %gap.057, -4
33 %tmp6 = mul i32 %gap.057, -2
34 %scevgep1 = getelementptr i32, i32* %v, i32 %gap.057
35 %0 = shl i32 %gap.057, 2
36 br label %for.cond4.preheader
38 for.cond4.preheader: ; preds = %for.inc16, %for.cond4.preheader.preheader
39 %lsr.iv2 = phi i32* [ %scevgep3, %for.inc16 ], [ %scevgep1, %for.cond4.preheader.preheader ]
40 %lsr.iv = phi i32* [ %v, %for.cond4.preheader.preheader ], [ %scevgep, %for.inc16 ]
41 %i.053 = phi i32 [ %inc, %for.inc16 ], [ %gap.057, %for.cond4.preheader.preheader ]
42 %tmp8 = phi i32 [ %tmp, %for.cond4.preheader.preheader ], [ %tmp16, %for.inc16 ]
43 %j.048 = sub nsw i32 %i.053, %gap.057
44 %cmp549 = icmp sgt i32 %j.048, -1
45 br i1 %cmp549, label %land.rhs.preheader, label %for.inc16
47 land.rhs.preheader: ; preds = %for.cond4.preheader
50 land.rhs: ; preds = %land.rhs.preheader, %for.body8
51 %lsr.iv4 = phi i32 [ 0, %land.rhs.preheader ], [ %lsr.iv.next, %for.body8 ]
52 %j.051 = phi i32 [ %j.0, %for.body8 ], [ %j.048, %land.rhs.preheader ]
53 %1 = bitcast i32* %lsr.iv2 to i8*
54 %2 = bitcast i32* %lsr.iv to i8*
55 %uglygep10 = getelementptr i8, i8* %2, i32 %lsr.iv4
56 %uglygep1011 = bitcast i8* %uglygep10 to i32*
57 %tmp9 = load i32, i32* %uglygep1011, align 4
58 %uglygep7 = getelementptr i8, i8* %1, i32 %lsr.iv4
59 %uglygep78 = bitcast i8* %uglygep7 to i32*
60 %tmp12 = load i32, i32* %uglygep78, align 4
61 %cmp7 = icmp sgt i32 %tmp9, %tmp12
62 br i1 %cmp7, label %for.body8, label %for.inc16
64 for.body8: ; preds = %land.rhs
65 %3 = bitcast i32* %lsr.iv2 to i8*
66 %4 = bitcast i32* %lsr.iv to i8*
67 %sunkaddr = getelementptr i8, i8* %4, i32 %lsr.iv4
68 %5 = bitcast i8* %sunkaddr to i32*
69 store i32 %tmp12, i32* %5, align 4
70 %uglygep = getelementptr i8, i8* %3, i32 %lsr.iv4
71 %uglygep6 = bitcast i8* %uglygep to i32*
72 store i32 %tmp9, i32* %uglygep6, align 4
73 %j.0 = sub nsw i32 %j.051, %gap.057
74 %lsr.iv.next = add i32 %lsr.iv4, %0
75 %cmp5 = icmp sgt i32 %j.0, -1
76 br i1 %cmp5, label %land.rhs, label %for.inc16
78 for.inc16: ; preds = %for.body8, %land.rhs, %for.cond4.preheader
79 %inc = add nsw i32 %i.053, 1
80 %scevgep = getelementptr i32, i32* %lsr.iv, i32 1
81 %tmp16 = call i32 @llvm.loop.decrement.reg.i32.i32.i32(i32 %tmp8, i32 1)
82 %tmp17 = icmp ne i32 %tmp16, 0
83 %scevgep3 = getelementptr i32, i32* %lsr.iv2, i32 1
84 br i1 %tmp17, label %for.cond4.preheader, label %for.cond.loopexit
86 for.end20: ; preds = %for.cond.loopexit, %entry
90 ; Function Attrs: noduplicate nounwind
91 declare void @llvm.set.loop.iterations.i32(i32) #0
93 ; Function Attrs: noduplicate nounwind
94 declare i32 @llvm.loop.decrement.reg.i32.i32.i32(i32, i32) #0
96 ; Function Attrs: nounwind
97 declare void @llvm.stackprotector(i8*, i8**) #1
99 attributes #0 = { noduplicate nounwind }
100 attributes #1 = { nounwind }
104 name: header_not_target_unrolled_loop
106 exposesReturnsTwice: false
108 regBankSelected: false
111 tracksRegLiveness: false
115 - { reg: '$r0', virtual-reg: '' }
116 - { reg: '$r1', virtual-reg: '' }
118 isFrameAddressTaken: false
119 isReturnAddressTaken: false
129 cvBytesOfCalleeSavedRegisters: 0
130 hasOpaqueSPAdjustment: false
132 hasMustTailInVarArgFunc: false
138 - { id: 0, name: '', type: spill-slot, offset: -4, size: 4, alignment: 4,
139 stack-id: default, callee-saved-register: '$lr', callee-saved-restored: false,
140 debug-info-variable: '', debug-info-expression: '', debug-info-location: '' }
141 - { id: 1, name: '', type: spill-slot, offset: -8, size: 4, alignment: 4,
142 stack-id: default, callee-saved-register: '$r10', callee-saved-restored: true,
143 debug-info-variable: '', debug-info-expression: '', debug-info-location: '' }
144 - { id: 2, name: '', type: spill-slot, offset: -12, size: 4, alignment: 4,
145 stack-id: default, callee-saved-register: '$r9', callee-saved-restored: true,
146 debug-info-variable: '', debug-info-expression: '', debug-info-location: '' }
147 - { id: 3, name: '', type: spill-slot, offset: -16, size: 4, alignment: 4,
148 stack-id: default, callee-saved-register: '$r8', callee-saved-restored: true,
149 debug-info-variable: '', debug-info-expression: '', debug-info-location: '' }
150 - { id: 4, name: '', type: spill-slot, offset: -20, size: 4, alignment: 4,
151 stack-id: default, callee-saved-register: '$r7', callee-saved-restored: true,
152 debug-info-variable: '', debug-info-expression: '', debug-info-location: '' }
153 - { id: 5, name: '', type: spill-slot, offset: -24, size: 4, alignment: 4,
154 stack-id: default, callee-saved-register: '$r6', callee-saved-restored: true,
155 debug-info-variable: '', debug-info-expression: '', debug-info-location: '' }
156 - { id: 6, name: '', type: spill-slot, offset: -28, size: 4, alignment: 4,
157 stack-id: default, callee-saved-register: '$r5', callee-saved-restored: true,
158 debug-info-variable: '', debug-info-expression: '', debug-info-location: '' }
159 - { id: 7, name: '', type: spill-slot, offset: -32, size: 4, alignment: 4,
160 stack-id: default, callee-saved-register: '$r4', callee-saved-restored: true,
161 debug-info-variable: '', debug-info-expression: '', debug-info-location: '' }
164 machineFunctionInfo: {}
167 successors: %bb.1(0x40000000), %bb.9(0x40000000)
169 $sp = frame-setup t2STMDB_UPD $sp, 14, $noreg, killed $r4, killed $r5, killed $r6, killed $r7, killed $r8, killed $r9, killed $r10, killed $lr
170 frame-setup CFI_INSTRUCTION def_cfa_offset 32
171 frame-setup CFI_INSTRUCTION offset $lr, -4
172 frame-setup CFI_INSTRUCTION offset $r10, -8
173 frame-setup CFI_INSTRUCTION offset $r9, -12
174 frame-setup CFI_INSTRUCTION offset $r8, -16
175 frame-setup CFI_INSTRUCTION offset $r7, -20
176 frame-setup CFI_INSTRUCTION offset $r6, -24
177 frame-setup CFI_INSTRUCTION offset $r5, -28
178 frame-setup CFI_INSTRUCTION offset $r4, -32
179 tCMPi8 renamable $r1, 2, 14, $noreg, implicit-def $cpsr
180 tBcc %bb.9, 11, killed $cpsr
183 successors: %bb.3(0x80000000)
185 $r9 = tMOVr $r1, 14, $noreg
188 bb.2.for.cond.loopexit:
189 successors: %bb.3(0x7c000000), %bb.9(0x04000000)
191 t2CMPri killed renamable $r12, 4, 14, $noreg, implicit-def $cpsr
192 tBcc %bb.9, 11, killed $cpsr
194 bb.3.for.cond1.preheader:
195 successors: %bb.4(0x40000000), %bb.2(0x40000000)
197 renamable $r2 = t2ADDrs $r9, $r9, 251, 14, $noreg, $noreg
198 $r12 = tMOVr killed $r9, 14, $noreg
199 renamable $lr = t2SUBrs renamable $r1, renamable $r2, 9, 14, $noreg, $noreg
200 renamable $r9 = t2ASRri renamable $r2, 1, 14, $noreg, $noreg
201 t2CMPrs renamable $r1, killed renamable $r2, 9, 14, $noreg, implicit-def $cpsr
202 t2DoLoopStart renamable $lr
203 tBcc %bb.2, 13, killed $cpsr
205 bb.4.for.cond4.preheader.preheader:
206 successors: %bb.7(0x50000000), %bb.5(0x30000000)
208 renamable $r3 = t2ADDrs renamable $r0, renamable $r9, 18, 14, $noreg, $noreg
209 renamable $r10 = t2LSLri renamable $r9, 2, 14, $noreg, $noreg
210 $r5 = tMOVr $r0, 14, $noreg
211 $r8 = tMOVr $r9, 14, $noreg
212 renamable $r7 = nsw t2SUBrr renamable $r8, renamable $r9, 14, $noreg, def $cpsr
213 tBcc %bb.7, 5, killed $cpsr
216 successors: %bb.6(0x7c000000), %bb.2(0x04000000)
218 renamable $r3, dead $cpsr = tADDi8 killed renamable $r3, 4, 14, $noreg
219 renamable $r5, dead $cpsr = tADDi8 killed renamable $r5, 4, 14, $noreg
220 renamable $r8 = nsw t2ADDri killed renamable $r8, 1, 14, $noreg, $noreg
221 renamable $lr = t2LoopDec killed renamable $lr, 1
222 t2LoopEnd renamable $lr, %bb.6, implicit-def dead $cpsr
225 bb.6.for.cond4.preheader:
226 successors: %bb.7(0x50000000), %bb.5(0x30000000)
228 renamable $r7 = nsw t2SUBrr renamable $r8, renamable $r9, 14, $noreg, def $cpsr
229 tBcc %bb.5, 4, killed $cpsr
231 bb.7.land.rhs.preheader:
232 successors: %bb.8(0x80000000)
234 renamable $r6, dead $cpsr = tMOVi8 0, 14, $noreg
237 successors: %bb.5(0x07e00000), %bb.8(0x78200000)
239 renamable $r4 = tLDRr renamable $r3, $r6, 14, $noreg :: (load 4 from %ir.uglygep78)
240 renamable $r2 = tLDRr renamable $r5, $r6, 14, $noreg :: (load 4 from %ir.uglygep1011)
241 tCMPr renamable $r2, renamable $r4, 14, $noreg, implicit-def $cpsr
242 t2IT 12, 1, implicit-def $itstate
243 tSTRr killed renamable $r4, renamable $r5, $r6, 12, $cpsr, implicit $itstate :: (store 4 into %ir.5)
244 tSTRr killed renamable $r2, renamable $r3, $r6, 12, $cpsr, implicit $itstate :: (store 4 into %ir.uglygep6)
245 renamable $r6 = tADDhirr killed renamable $r6, renamable $r10, 12, $cpsr, implicit $r6, implicit $itstate
246 renamable $r7 = nsw t2SUBrr killed renamable $r7, renamable $r9, 12, $cpsr, $noreg, implicit $r7, implicit killed $itstate
247 t2IT 12, 8, implicit-def $itstate
248 t2CMPri renamable $r7, -1, 12, killed $cpsr, implicit-def $cpsr, implicit killed $itstate
249 tBcc %bb.8, 12, killed $cpsr
253 $sp = t2LDMIA_RET $sp, 14, $noreg, def $r4, def $r5, def $r6, def $r7, def $r8, def $r9, def $r10, def $pc