1 # RUN: llc -mtriple=thumbv8.1m.main -mattr=+lob -run-pass=arm-low-overhead-loops --verify-machineinstrs %s -o - | FileCheck %s
4 # CHECK: t2CMPri $r3, 0, 14
5 # CHECK-NEXT: t2Bcc %bb.3, 0, $cpsr
7 # CHECK: bb.1.do.body.preheader:
8 # CHECK: $lr = tMOVr killed $r3
10 # CHECK: $lr = t2SUBri killed renamable $lr, 1, 14
11 # CHECK-NEXT: t2CMPri $lr, 0, 14, $noreg, implicit-def $cpsr
12 # CHECK-NEXT: t2Bcc %bb.2, 1, $cpsr
13 # CHECK-NEXT: tB %bb.3, 14
16 define void @ne_trip_count(i1 zeroext %t1, i32* nocapture %a, i32* nocapture readonly %b, i32 %N) #0 {
18 %0 = call i1 @llvm.test.set.loop.iterations.i32(i32 %N)
19 br i1 %0, label %do.body.preheader, label %if.end
21 do.body.preheader: ; preds = %entry
22 %scevgep2 = getelementptr i32, i32* %a, i32 -1
23 %scevgep5 = getelementptr i32, i32* %b, i32 -1
26 do.body: ; preds = %do.body.preheader, %do.body
27 %lsr.iv6 = phi i32* [ %scevgep5, %do.body.preheader ], [ %scevgep7, %do.body ]
28 %lsr.iv = phi i32* [ %scevgep2, %do.body.preheader ], [ %scevgep3, %do.body ]
29 %1 = phi i32 [ %2, %do.body ], [ %N, %do.body.preheader ]
30 %scevgep8 = getelementptr i32, i32* %lsr.iv6, i32 1
31 %scevgep4 = getelementptr i32, i32* %lsr.iv, i32 1
32 %size = call i32 @llvm.arm.space(i32 4096, i32 undef)
33 %tmp = load i32, i32* %scevgep8, align 4
34 store i32 %tmp, i32* %scevgep4, align 4
35 %2 = call i32 @llvm.loop.decrement.reg.i32.i32.i32(i32 %1, i32 1)
36 %3 = icmp ne i32 %2, 0
37 %scevgep3 = getelementptr i32, i32* %lsr.iv, i32 1
38 %scevgep7 = getelementptr i32, i32* %lsr.iv6, i32 1
39 br i1 %3, label %do.body, label %if.end
41 if.end: ; preds = %do.body, %entry
45 ; Function Attrs: nounwind
46 declare i32 @llvm.arm.space(i32 immarg, i32) #1
48 ; Function Attrs: noduplicate nounwind
49 declare i1 @llvm.test.set.loop.iterations.i32(i32) #2
51 ; Function Attrs: noduplicate nounwind
52 declare i32 @llvm.loop.decrement.reg.i32.i32.i32(i32, i32) #2
54 ; Function Attrs: nounwind
55 declare void @llvm.stackprotector(i8*, i8**) #1
57 attributes #0 = { "target-features"="+lob" }
58 attributes #1 = { nounwind }
59 attributes #2 = { noduplicate nounwind }
65 exposesReturnsTwice: false
67 regBankSelected: false
70 tracksRegLiveness: false
74 - { reg: '$r1', virtual-reg: '' }
75 - { reg: '$r2', virtual-reg: '' }
76 - { reg: '$r3', virtual-reg: '' }
78 isFrameAddressTaken: false
79 isReturnAddressTaken: false
89 cvBytesOfCalleeSavedRegisters: 0
90 hasOpaqueSPAdjustment: false
92 hasMustTailInVarArgFunc: false
98 - { id: 0, name: '', type: spill-slot, offset: -4, size: 4, alignment: 4,
99 stack-id: default, callee-saved-register: '$lr', callee-saved-restored: false,
100 debug-info-variable: '', debug-info-expression: '', debug-info-location: '' }
101 - { id: 1, name: '', type: spill-slot, offset: -8, size: 4, alignment: 4,
102 stack-id: default, callee-saved-register: '$r7', callee-saved-restored: true,
103 debug-info-variable: '', debug-info-expression: '', debug-info-location: '' }
106 machineFunctionInfo: {}
109 successors: %bb.1(0x40000000), %bb.3(0x40000000)
111 frame-setup tPUSH 14, $noreg, killed $r7, killed $lr, implicit-def $sp, implicit $sp
112 frame-setup CFI_INSTRUCTION def_cfa_offset 8
113 frame-setup CFI_INSTRUCTION offset $lr, -4
114 frame-setup CFI_INSTRUCTION offset $r7, -8
115 t2WhileLoopStart $r3, %bb.3, implicit-def dead $cpsr
118 bb.1.do.body.preheader:
119 successors: %bb.2(0x80000000)
121 renamable $r0, dead $cpsr = tSUBi3 killed renamable $r2, 4, 14, $noreg
122 renamable $r1, dead $cpsr = tSUBi8 killed renamable $r1, 4, 14, $noreg
123 $lr = tMOVr killed $r3, 14, $noreg
126 successors: %bb.2(0x7c000000), %bb.3(0x04000000)
128 dead renamable $r2 = SPACE 4096, undef renamable $r0
129 renamable $r2, renamable $r0 = t2LDR_PRE killed renamable $r0, 4, 14, $noreg :: (load 4 from %ir.scevgep8)
130 early-clobber renamable $r1 = t2STR_PRE killed renamable $r2, killed renamable $r1, 4, 14, $noreg :: (store 4 into %ir.scevgep4)
131 renamable $lr = t2LoopDec killed renamable $lr, 1
132 t2LoopEnd renamable $lr, %bb.2, implicit-def dead $cpsr
136 tPOP_RET 14, $noreg, def $r7, def $pc