1 //===- SIInstrInfo.cpp - SI Instruction Information ----------------------===//
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
7 //===----------------------------------------------------------------------===//
10 /// SI Implementation of TargetInstrInfo.
12 //===----------------------------------------------------------------------===//
14 #include "SIInstrInfo.h"
16 #include "AMDGPUSubtarget.h"
17 #include "GCNHazardRecognizer.h"
18 #include "SIDefines.h"
19 #include "SIMachineFunctionInfo.h"
20 #include "SIRegisterInfo.h"
21 #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
22 #include "Utils/AMDGPUBaseInfo.h"
23 #include "llvm/ADT/APInt.h"
24 #include "llvm/ADT/ArrayRef.h"
25 #include "llvm/ADT/SmallVector.h"
26 #include "llvm/ADT/StringRef.h"
27 #include "llvm/ADT/iterator_range.h"
28 #include "llvm/Analysis/AliasAnalysis.h"
29 #include "llvm/Analysis/MemoryLocation.h"
30 #include "llvm/Analysis/ValueTracking.h"
31 #include "llvm/CodeGen/MachineBasicBlock.h"
32 #include "llvm/CodeGen/MachineDominators.h"
33 #include "llvm/CodeGen/MachineFrameInfo.h"
34 #include "llvm/CodeGen/MachineFunction.h"
35 #include "llvm/CodeGen/MachineInstr.h"
36 #include "llvm/CodeGen/MachineInstrBuilder.h"
37 #include "llvm/CodeGen/MachineInstrBundle.h"
38 #include "llvm/CodeGen/MachineMemOperand.h"
39 #include "llvm/CodeGen/MachineOperand.h"
40 #include "llvm/CodeGen/MachineRegisterInfo.h"
41 #include "llvm/CodeGen/RegisterScavenging.h"
42 #include "llvm/CodeGen/ScheduleDAG.h"
43 #include "llvm/CodeGen/SelectionDAGNodes.h"
44 #include "llvm/CodeGen/TargetOpcodes.h"
45 #include "llvm/CodeGen/TargetRegisterInfo.h"
46 #include "llvm/IR/DebugLoc.h"
47 #include "llvm/IR/DiagnosticInfo.h"
48 #include "llvm/IR/Function.h"
49 #include "llvm/IR/InlineAsm.h"
50 #include "llvm/IR/LLVMContext.h"
51 #include "llvm/MC/MCInstrDesc.h"
52 #include "llvm/Support/Casting.h"
53 #include "llvm/Support/CommandLine.h"
54 #include "llvm/Support/Compiler.h"
55 #include "llvm/Support/ErrorHandling.h"
56 #include "llvm/Support/MachineValueType.h"
57 #include "llvm/Support/MathExtras.h"
58 #include "llvm/Target/TargetMachine.h"
66 #define GET_INSTRINFO_CTOR_DTOR
67 #include "AMDGPUGenInstrInfo.inc"
71 #define GET_D16ImageDimIntrinsics_IMPL
72 #define GET_ImageDimIntrinsicTable_IMPL
73 #define GET_RsrcIntrinsics_IMPL
74 #include "AMDGPUGenSearchableTables.inc"
79 // Must be at least 4 to be able to branch over minimum unconditional branch
80 // code. This is only for making it possible to write reasonably small tests for
82 static cl::opt
<unsigned>
83 BranchOffsetBits("amdgpu-s-branch-bits", cl::ReallyHidden
, cl::init(16),
84 cl::desc("Restrict range of branch instructions (DEBUG)"));
86 SIInstrInfo::SIInstrInfo(const GCNSubtarget
&ST
)
87 : AMDGPUGenInstrInfo(AMDGPU::ADJCALLSTACKUP
, AMDGPU::ADJCALLSTACKDOWN
),
90 //===----------------------------------------------------------------------===//
91 // TargetInstrInfo callbacks
92 //===----------------------------------------------------------------------===//
94 static unsigned getNumOperandsNoGlue(SDNode
*Node
) {
95 unsigned N
= Node
->getNumOperands();
96 while (N
&& Node
->getOperand(N
- 1).getValueType() == MVT::Glue
)
101 /// Returns true if both nodes have the same value for the given
102 /// operand \p Op, or if both nodes do not have this operand.
103 static bool nodesHaveSameOperandValue(SDNode
*N0
, SDNode
* N1
, unsigned OpName
) {
104 unsigned Opc0
= N0
->getMachineOpcode();
105 unsigned Opc1
= N1
->getMachineOpcode();
107 int Op0Idx
= AMDGPU::getNamedOperandIdx(Opc0
, OpName
);
108 int Op1Idx
= AMDGPU::getNamedOperandIdx(Opc1
, OpName
);
110 if (Op0Idx
== -1 && Op1Idx
== -1)
114 if ((Op0Idx
== -1 && Op1Idx
!= -1) ||
115 (Op1Idx
== -1 && Op0Idx
!= -1))
118 // getNamedOperandIdx returns the index for the MachineInstr's operands,
119 // which includes the result as the first operand. We are indexing into the
120 // MachineSDNode's operands, so we need to skip the result operand to get
125 return N0
->getOperand(Op0Idx
) == N1
->getOperand(Op1Idx
);
128 bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr
&MI
,
129 AliasAnalysis
*AA
) const {
130 // TODO: The generic check fails for VALU instructions that should be
131 // rematerializable due to implicit reads of exec. We really want all of the
132 // generic logic for this except for this.
133 switch (MI
.getOpcode()) {
134 case AMDGPU::V_MOV_B32_e32
:
135 case AMDGPU::V_MOV_B32_e64
:
136 case AMDGPU::V_MOV_B64_PSEUDO
:
137 // No implicit operands.
138 return MI
.getNumOperands() == MI
.getDesc().getNumOperands();
144 bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode
*Load0
, SDNode
*Load1
,
146 int64_t &Offset1
) const {
147 if (!Load0
->isMachineOpcode() || !Load1
->isMachineOpcode())
150 unsigned Opc0
= Load0
->getMachineOpcode();
151 unsigned Opc1
= Load1
->getMachineOpcode();
153 // Make sure both are actually loads.
154 if (!get(Opc0
).mayLoad() || !get(Opc1
).mayLoad())
157 if (isDS(Opc0
) && isDS(Opc1
)) {
159 // FIXME: Handle this case:
160 if (getNumOperandsNoGlue(Load0
) != getNumOperandsNoGlue(Load1
))
164 if (Load0
->getOperand(0) != Load1
->getOperand(0))
167 // Skip read2 / write2 variants for simplicity.
168 // TODO: We should report true if the used offsets are adjacent (excluded
170 int Offset0Idx
= AMDGPU::getNamedOperandIdx(Opc0
, AMDGPU::OpName::offset
);
171 int Offset1Idx
= AMDGPU::getNamedOperandIdx(Opc1
, AMDGPU::OpName::offset
);
172 if (Offset0Idx
== -1 || Offset1Idx
== -1)
175 // XXX - be careful of datalesss loads
176 // getNamedOperandIdx returns the index for MachineInstrs. Since they
177 // include the output in the operand list, but SDNodes don't, we need to
178 // subtract the index by one.
179 Offset0Idx
-= get(Opc0
).NumDefs
;
180 Offset1Idx
-= get(Opc1
).NumDefs
;
181 Offset0
= cast
<ConstantSDNode
>(Load0
->getOperand(Offset0Idx
))->getZExtValue();
182 Offset1
= cast
<ConstantSDNode
>(Load1
->getOperand(Offset1Idx
))->getZExtValue();
186 if (isSMRD(Opc0
) && isSMRD(Opc1
)) {
187 // Skip time and cache invalidation instructions.
188 if (AMDGPU::getNamedOperandIdx(Opc0
, AMDGPU::OpName::sbase
) == -1 ||
189 AMDGPU::getNamedOperandIdx(Opc1
, AMDGPU::OpName::sbase
) == -1)
192 assert(getNumOperandsNoGlue(Load0
) == getNumOperandsNoGlue(Load1
));
195 if (Load0
->getOperand(0) != Load1
->getOperand(0))
198 const ConstantSDNode
*Load0Offset
=
199 dyn_cast
<ConstantSDNode
>(Load0
->getOperand(1));
200 const ConstantSDNode
*Load1Offset
=
201 dyn_cast
<ConstantSDNode
>(Load1
->getOperand(1));
203 if (!Load0Offset
|| !Load1Offset
)
206 Offset0
= Load0Offset
->getZExtValue();
207 Offset1
= Load1Offset
->getZExtValue();
211 // MUBUF and MTBUF can access the same addresses.
212 if ((isMUBUF(Opc0
) || isMTBUF(Opc0
)) && (isMUBUF(Opc1
) || isMTBUF(Opc1
))) {
214 // MUBUF and MTBUF have vaddr at different indices.
215 if (!nodesHaveSameOperandValue(Load0
, Load1
, AMDGPU::OpName::soffset
) ||
216 !nodesHaveSameOperandValue(Load0
, Load1
, AMDGPU::OpName::vaddr
) ||
217 !nodesHaveSameOperandValue(Load0
, Load1
, AMDGPU::OpName::srsrc
))
220 int OffIdx0
= AMDGPU::getNamedOperandIdx(Opc0
, AMDGPU::OpName::offset
);
221 int OffIdx1
= AMDGPU::getNamedOperandIdx(Opc1
, AMDGPU::OpName::offset
);
223 if (OffIdx0
== -1 || OffIdx1
== -1)
226 // getNamedOperandIdx returns the index for MachineInstrs. Since they
227 // include the output in the operand list, but SDNodes don't, we need to
228 // subtract the index by one.
229 OffIdx0
-= get(Opc0
).NumDefs
;
230 OffIdx1
-= get(Opc1
).NumDefs
;
232 SDValue Off0
= Load0
->getOperand(OffIdx0
);
233 SDValue Off1
= Load1
->getOperand(OffIdx1
);
235 // The offset might be a FrameIndexSDNode.
236 if (!isa
<ConstantSDNode
>(Off0
) || !isa
<ConstantSDNode
>(Off1
))
239 Offset0
= cast
<ConstantSDNode
>(Off0
)->getZExtValue();
240 Offset1
= cast
<ConstantSDNode
>(Off1
)->getZExtValue();
247 static bool isStride64(unsigned Opc
) {
249 case AMDGPU::DS_READ2ST64_B32
:
250 case AMDGPU::DS_READ2ST64_B64
:
251 case AMDGPU::DS_WRITE2ST64_B32
:
252 case AMDGPU::DS_WRITE2ST64_B64
:
259 bool SIInstrInfo::getMemOperandWithOffset(const MachineInstr
&LdSt
,
260 const MachineOperand
*&BaseOp
,
262 const TargetRegisterInfo
*TRI
) const {
263 unsigned Opc
= LdSt
.getOpcode();
266 const MachineOperand
*OffsetImm
=
267 getNamedOperand(LdSt
, AMDGPU::OpName::offset
);
269 // Normal, single offset LDS instruction.
270 BaseOp
= getNamedOperand(LdSt
, AMDGPU::OpName::addr
);
271 // TODO: ds_consume/ds_append use M0 for the base address. Is it safe to
276 Offset
= OffsetImm
->getImm();
277 assert(BaseOp
->isReg() && "getMemOperandWithOffset only supports base "
278 "operands of type register.");
282 // The 2 offset instructions use offset0 and offset1 instead. We can treat
283 // these as a load with a single offset if the 2 offsets are consecutive. We
284 // will use this for some partially aligned loads.
285 const MachineOperand
*Offset0Imm
=
286 getNamedOperand(LdSt
, AMDGPU::OpName::offset0
);
287 const MachineOperand
*Offset1Imm
=
288 getNamedOperand(LdSt
, AMDGPU::OpName::offset1
);
290 uint8_t Offset0
= Offset0Imm
->getImm();
291 uint8_t Offset1
= Offset1Imm
->getImm();
293 if (Offset1
> Offset0
&& Offset1
- Offset0
== 1) {
294 // Each of these offsets is in element sized units, so we need to convert
295 // to bytes of the individual reads.
299 EltSize
= TRI
->getRegSizeInBits(*getOpRegClass(LdSt
, 0)) / 16;
301 assert(LdSt
.mayStore());
302 int Data0Idx
= AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::data0
);
303 EltSize
= TRI
->getRegSizeInBits(*getOpRegClass(LdSt
, Data0Idx
)) / 8;
309 BaseOp
= getNamedOperand(LdSt
, AMDGPU::OpName::addr
);
310 Offset
= EltSize
* Offset0
;
311 assert(BaseOp
->isReg() && "getMemOperandWithOffset only supports base "
312 "operands of type register.");
319 if (isMUBUF(LdSt
) || isMTBUF(LdSt
)) {
320 const MachineOperand
*SOffset
= getNamedOperand(LdSt
, AMDGPU::OpName::soffset
);
321 if (SOffset
&& SOffset
->isReg())
324 const MachineOperand
*AddrReg
= getNamedOperand(LdSt
, AMDGPU::OpName::vaddr
);
328 const MachineOperand
*OffsetImm
=
329 getNamedOperand(LdSt
, AMDGPU::OpName::offset
);
331 Offset
= OffsetImm
->getImm();
333 if (SOffset
) // soffset can be an inline immediate.
334 Offset
+= SOffset
->getImm();
336 assert(BaseOp
->isReg() && "getMemOperandWithOffset only supports base "
337 "operands of type register.");
342 const MachineOperand
*OffsetImm
=
343 getNamedOperand(LdSt
, AMDGPU::OpName::offset
);
347 const MachineOperand
*SBaseReg
= getNamedOperand(LdSt
, AMDGPU::OpName::sbase
);
349 Offset
= OffsetImm
->getImm();
350 assert(BaseOp
->isReg() && "getMemOperandWithOffset only supports base "
351 "operands of type register.");
356 const MachineOperand
*VAddr
= getNamedOperand(LdSt
, AMDGPU::OpName::vaddr
);
358 // Can't analyze 2 offsets.
359 if (getNamedOperand(LdSt
, AMDGPU::OpName::saddr
))
364 // scratch instructions have either vaddr or saddr.
365 BaseOp
= getNamedOperand(LdSt
, AMDGPU::OpName::saddr
);
368 Offset
= getNamedOperand(LdSt
, AMDGPU::OpName::offset
)->getImm();
369 assert(BaseOp
->isReg() && "getMemOperandWithOffset only supports base "
370 "operands of type register.");
377 static bool memOpsHaveSameBasePtr(const MachineInstr
&MI1
,
378 const MachineOperand
&BaseOp1
,
379 const MachineInstr
&MI2
,
380 const MachineOperand
&BaseOp2
) {
381 // Support only base operands with base registers.
382 // Note: this could be extended to support FI operands.
383 if (!BaseOp1
.isReg() || !BaseOp2
.isReg())
386 if (BaseOp1
.isIdenticalTo(BaseOp2
))
389 if (!MI1
.hasOneMemOperand() || !MI2
.hasOneMemOperand())
392 auto MO1
= *MI1
.memoperands_begin();
393 auto MO2
= *MI2
.memoperands_begin();
394 if (MO1
->getAddrSpace() != MO2
->getAddrSpace())
397 auto Base1
= MO1
->getValue();
398 auto Base2
= MO2
->getValue();
399 if (!Base1
|| !Base2
)
401 const MachineFunction
&MF
= *MI1
.getParent()->getParent();
402 const DataLayout
&DL
= MF
.getFunction().getParent()->getDataLayout();
403 Base1
= GetUnderlyingObject(Base1
, DL
);
404 Base2
= GetUnderlyingObject(Base1
, DL
);
406 if (isa
<UndefValue
>(Base1
) || isa
<UndefValue
>(Base2
))
409 return Base1
== Base2
;
412 bool SIInstrInfo::shouldClusterMemOps(const MachineOperand
&BaseOp1
,
413 const MachineOperand
&BaseOp2
,
414 unsigned NumLoads
) const {
415 const MachineInstr
&FirstLdSt
= *BaseOp1
.getParent();
416 const MachineInstr
&SecondLdSt
= *BaseOp2
.getParent();
418 if (!memOpsHaveSameBasePtr(FirstLdSt
, BaseOp1
, SecondLdSt
, BaseOp2
))
421 const MachineOperand
*FirstDst
= nullptr;
422 const MachineOperand
*SecondDst
= nullptr;
424 if ((isMUBUF(FirstLdSt
) && isMUBUF(SecondLdSt
)) ||
425 (isMTBUF(FirstLdSt
) && isMTBUF(SecondLdSt
)) ||
426 (isFLAT(FirstLdSt
) && isFLAT(SecondLdSt
))) {
427 const unsigned MaxGlobalLoadCluster
= 6;
428 if (NumLoads
> MaxGlobalLoadCluster
)
431 FirstDst
= getNamedOperand(FirstLdSt
, AMDGPU::OpName::vdata
);
433 FirstDst
= getNamedOperand(FirstLdSt
, AMDGPU::OpName::vdst
);
434 SecondDst
= getNamedOperand(SecondLdSt
, AMDGPU::OpName::vdata
);
436 SecondDst
= getNamedOperand(SecondLdSt
, AMDGPU::OpName::vdst
);
437 } else if (isSMRD(FirstLdSt
) && isSMRD(SecondLdSt
)) {
438 FirstDst
= getNamedOperand(FirstLdSt
, AMDGPU::OpName::sdst
);
439 SecondDst
= getNamedOperand(SecondLdSt
, AMDGPU::OpName::sdst
);
440 } else if (isDS(FirstLdSt
) && isDS(SecondLdSt
)) {
441 FirstDst
= getNamedOperand(FirstLdSt
, AMDGPU::OpName::vdst
);
442 SecondDst
= getNamedOperand(SecondLdSt
, AMDGPU::OpName::vdst
);
445 if (!FirstDst
|| !SecondDst
)
448 // Try to limit clustering based on the total number of bytes loaded
449 // rather than the number of instructions. This is done to help reduce
450 // register pressure. The method used is somewhat inexact, though,
451 // because it assumes that all loads in the cluster will load the
452 // same number of bytes as FirstLdSt.
454 // The unit of this value is bytes.
455 // FIXME: This needs finer tuning.
456 unsigned LoadClusterThreshold
= 16;
458 const MachineRegisterInfo
&MRI
=
459 FirstLdSt
.getParent()->getParent()->getRegInfo();
461 const Register Reg
= FirstDst
->getReg();
463 const TargetRegisterClass
*DstRC
= Register::isVirtualRegister(Reg
)
464 ? MRI
.getRegClass(Reg
)
465 : RI
.getPhysRegClass(Reg
);
467 return (NumLoads
* (RI
.getRegSizeInBits(*DstRC
) / 8)) <= LoadClusterThreshold
;
470 // FIXME: This behaves strangely. If, for example, you have 32 load + stores,
471 // the first 16 loads will be interleaved with the stores, and the next 16 will
472 // be clustered as expected. It should really split into 2 16 store batches.
474 // Loads are clustered until this returns false, rather than trying to schedule
475 // groups of stores. This also means we have to deal with saying different
476 // address space loads should be clustered, and ones which might cause bank
479 // This might be deprecated so it might not be worth that much effort to fix.
480 bool SIInstrInfo::shouldScheduleLoadsNear(SDNode
*Load0
, SDNode
*Load1
,
481 int64_t Offset0
, int64_t Offset1
,
482 unsigned NumLoads
) const {
483 assert(Offset1
> Offset0
&&
484 "Second offset should be larger than first offset!");
485 // If we have less than 16 loads in a row, and the offsets are within 64
486 // bytes, then schedule together.
488 // A cacheline is 64 bytes (for global memory).
489 return (NumLoads
<= 16 && (Offset1
- Offset0
) < 64);
492 static void reportIllegalCopy(const SIInstrInfo
*TII
, MachineBasicBlock
&MBB
,
493 MachineBasicBlock::iterator MI
,
494 const DebugLoc
&DL
, unsigned DestReg
,
495 unsigned SrcReg
, bool KillSrc
) {
496 MachineFunction
*MF
= MBB
.getParent();
497 DiagnosticInfoUnsupported
IllegalCopy(MF
->getFunction(),
498 "illegal SGPR to VGPR copy",
500 LLVMContext
&C
= MF
->getFunction().getContext();
501 C
.diagnose(IllegalCopy
);
503 BuildMI(MBB
, MI
, DL
, TII
->get(AMDGPU::SI_ILLEGAL_COPY
), DestReg
)
504 .addReg(SrcReg
, getKillRegState(KillSrc
));
507 void SIInstrInfo::copyPhysReg(MachineBasicBlock
&MBB
,
508 MachineBasicBlock::iterator MI
,
509 const DebugLoc
&DL
, unsigned DestReg
,
510 unsigned SrcReg
, bool KillSrc
) const {
511 const TargetRegisterClass
*RC
= RI
.getPhysRegClass(DestReg
);
513 if (RC
== &AMDGPU::VGPR_32RegClass
) {
514 assert(AMDGPU::VGPR_32RegClass
.contains(SrcReg
) ||
515 AMDGPU::SReg_32RegClass
.contains(SrcReg
) ||
516 AMDGPU::AGPR_32RegClass
.contains(SrcReg
));
517 unsigned Opc
= AMDGPU::AGPR_32RegClass
.contains(SrcReg
) ?
518 AMDGPU::V_ACCVGPR_READ_B32
: AMDGPU::V_MOV_B32_e32
;
519 BuildMI(MBB
, MI
, DL
, get(Opc
), DestReg
)
520 .addReg(SrcReg
, getKillRegState(KillSrc
));
524 if (RC
== &AMDGPU::SReg_32_XM0RegClass
||
525 RC
== &AMDGPU::SReg_32RegClass
) {
526 if (SrcReg
== AMDGPU::SCC
) {
527 BuildMI(MBB
, MI
, DL
, get(AMDGPU::S_CSELECT_B32
), DestReg
)
533 if (DestReg
== AMDGPU::VCC_LO
) {
534 if (AMDGPU::SReg_32RegClass
.contains(SrcReg
)) {
535 BuildMI(MBB
, MI
, DL
, get(AMDGPU::S_MOV_B32
), AMDGPU::VCC_LO
)
536 .addReg(SrcReg
, getKillRegState(KillSrc
));
538 // FIXME: Hack until VReg_1 removed.
539 assert(AMDGPU::VGPR_32RegClass
.contains(SrcReg
));
540 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_CMP_NE_U32_e32
))
542 .addReg(SrcReg
, getKillRegState(KillSrc
));
548 if (!AMDGPU::SReg_32RegClass
.contains(SrcReg
)) {
549 reportIllegalCopy(this, MBB
, MI
, DL
, DestReg
, SrcReg
, KillSrc
);
553 BuildMI(MBB
, MI
, DL
, get(AMDGPU::S_MOV_B32
), DestReg
)
554 .addReg(SrcReg
, getKillRegState(KillSrc
));
558 if (RC
== &AMDGPU::SReg_64RegClass
) {
559 if (DestReg
== AMDGPU::VCC
) {
560 if (AMDGPU::SReg_64RegClass
.contains(SrcReg
)) {
561 BuildMI(MBB
, MI
, DL
, get(AMDGPU::S_MOV_B64
), AMDGPU::VCC
)
562 .addReg(SrcReg
, getKillRegState(KillSrc
));
564 // FIXME: Hack until VReg_1 removed.
565 assert(AMDGPU::VGPR_32RegClass
.contains(SrcReg
));
566 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_CMP_NE_U32_e32
))
568 .addReg(SrcReg
, getKillRegState(KillSrc
));
574 if (!AMDGPU::SReg_64RegClass
.contains(SrcReg
)) {
575 reportIllegalCopy(this, MBB
, MI
, DL
, DestReg
, SrcReg
, KillSrc
);
579 BuildMI(MBB
, MI
, DL
, get(AMDGPU::S_MOV_B64
), DestReg
)
580 .addReg(SrcReg
, getKillRegState(KillSrc
));
584 if (DestReg
== AMDGPU::SCC
) {
585 assert(AMDGPU::SReg_32RegClass
.contains(SrcReg
));
586 BuildMI(MBB
, MI
, DL
, get(AMDGPU::S_CMP_LG_U32
))
587 .addReg(SrcReg
, getKillRegState(KillSrc
))
592 if (RC
== &AMDGPU::AGPR_32RegClass
) {
593 assert(AMDGPU::VGPR_32RegClass
.contains(SrcReg
) ||
594 AMDGPU::SReg_32RegClass
.contains(SrcReg
) ||
595 AMDGPU::AGPR_32RegClass
.contains(SrcReg
));
596 if (!AMDGPU::VGPR_32RegClass
.contains(SrcReg
)) {
597 // First try to find defining accvgpr_write to avoid temporary registers.
598 for (auto Def
= MI
, E
= MBB
.begin(); Def
!= E
; ) {
600 if (!Def
->definesRegister(SrcReg
, &RI
))
602 if (Def
->getOpcode() != AMDGPU::V_ACCVGPR_WRITE_B32
)
605 MachineOperand
&DefOp
= Def
->getOperand(1);
606 assert(DefOp
.isReg() || DefOp
.isImm());
609 // Check that register source operand if not clobbered before MI.
610 // Immediate operands are always safe to propagate.
611 bool SafeToPropagate
= true;
612 for (auto I
= Def
; I
!= MI
&& SafeToPropagate
; ++I
)
613 if (I
->modifiesRegister(DefOp
.getReg(), &RI
))
614 SafeToPropagate
= false;
616 if (!SafeToPropagate
)
619 DefOp
.setIsKill(false);
622 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_ACCVGPR_WRITE_B32
), DestReg
)
628 RS
.enterBasicBlock(MBB
);
631 // Ideally we want to have three registers for a long reg_sequence copy
632 // to hide 2 waitstates between v_mov_b32 and accvgpr_write.
633 unsigned MaxVGPRs
= RI
.getRegPressureLimit(&AMDGPU::VGPR_32RegClass
,
636 // Registers in the sequence are allocated contiguously so we can just
637 // use register number to pick one of three round-robin temps.
638 unsigned RegNo
= DestReg
% 3;
639 unsigned Tmp
= RS
.scavengeRegister(&AMDGPU::VGPR_32RegClass
, 0);
641 report_fatal_error("Cannot scavenge VGPR to copy to AGPR");
643 // Only loop through if there are any free registers left, otherwise
644 // scavenger may report a fatal error without emergency spill slot
645 // or spill with the slot.
646 while (RegNo
-- && RS
.FindUnusedReg(&AMDGPU::VGPR_32RegClass
)) {
647 unsigned Tmp2
= RS
.scavengeRegister(&AMDGPU::VGPR_32RegClass
, 0);
648 if (!Tmp2
|| RI
.getHWRegIndex(Tmp2
) >= MaxVGPRs
)
653 copyPhysReg(MBB
, MI
, DL
, Tmp
, SrcReg
, KillSrc
);
654 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_ACCVGPR_WRITE_B32
), DestReg
)
655 .addReg(Tmp
, RegState::Kill
);
659 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_ACCVGPR_WRITE_B32
), DestReg
)
660 .addReg(SrcReg
, getKillRegState(KillSrc
));
664 unsigned EltSize
= 4;
665 unsigned Opcode
= AMDGPU::V_MOV_B32_e32
;
666 if (RI
.isSGPRClass(RC
)) {
667 // TODO: Copy vec3/vec5 with s_mov_b64s then final s_mov_b32.
668 if (!(RI
.getRegSizeInBits(*RC
) % 64)) {
669 Opcode
= AMDGPU::S_MOV_B64
;
672 Opcode
= AMDGPU::S_MOV_B32
;
676 if (!RI
.isSGPRClass(RI
.getPhysRegClass(SrcReg
))) {
677 reportIllegalCopy(this, MBB
, MI
, DL
, DestReg
, SrcReg
, KillSrc
);
680 } else if (RI
.hasAGPRs(RC
)) {
681 Opcode
= RI
.hasVGPRs(RI
.getPhysRegClass(SrcReg
)) ?
682 AMDGPU::V_ACCVGPR_WRITE_B32
: AMDGPU::COPY
;
683 } else if (RI
.hasVGPRs(RC
) && RI
.hasAGPRs(RI
.getPhysRegClass(SrcReg
))) {
684 Opcode
= AMDGPU::V_ACCVGPR_READ_B32
;
687 ArrayRef
<int16_t> SubIndices
= RI
.getRegSplitParts(RC
, EltSize
);
688 bool Forward
= RI
.getHWRegIndex(DestReg
) <= RI
.getHWRegIndex(SrcReg
);
690 for (unsigned Idx
= 0; Idx
< SubIndices
.size(); ++Idx
) {
693 SubIdx
= SubIndices
[Idx
];
695 SubIdx
= SubIndices
[SubIndices
.size() - Idx
- 1];
697 if (Opcode
== TargetOpcode::COPY
) {
698 copyPhysReg(MBB
, MI
, DL
, RI
.getSubReg(DestReg
, SubIdx
),
699 RI
.getSubReg(SrcReg
, SubIdx
), KillSrc
);
703 MachineInstrBuilder Builder
= BuildMI(MBB
, MI
, DL
,
704 get(Opcode
), RI
.getSubReg(DestReg
, SubIdx
));
706 Builder
.addReg(RI
.getSubReg(SrcReg
, SubIdx
));
709 Builder
.addReg(DestReg
, RegState::Define
| RegState::Implicit
);
711 bool UseKill
= KillSrc
&& Idx
== SubIndices
.size() - 1;
712 Builder
.addReg(SrcReg
, getKillRegState(UseKill
) | RegState::Implicit
);
716 int SIInstrInfo::commuteOpcode(unsigned Opcode
) const {
719 // Try to map original to commuted opcode
720 NewOpc
= AMDGPU::getCommuteRev(Opcode
);
722 // Check if the commuted (REV) opcode exists on the target.
723 return pseudoToMCOpcode(NewOpc
) != -1 ? NewOpc
: -1;
725 // Try to map commuted to original opcode
726 NewOpc
= AMDGPU::getCommuteOrig(Opcode
);
728 // Check if the original (non-REV) opcode exists on the target.
729 return pseudoToMCOpcode(NewOpc
) != -1 ? NewOpc
: -1;
734 void SIInstrInfo::materializeImmediate(MachineBasicBlock
&MBB
,
735 MachineBasicBlock::iterator MI
,
736 const DebugLoc
&DL
, unsigned DestReg
,
737 int64_t Value
) const {
738 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
739 const TargetRegisterClass
*RegClass
= MRI
.getRegClass(DestReg
);
740 if (RegClass
== &AMDGPU::SReg_32RegClass
||
741 RegClass
== &AMDGPU::SGPR_32RegClass
||
742 RegClass
== &AMDGPU::SReg_32_XM0RegClass
||
743 RegClass
== &AMDGPU::SReg_32_XM0_XEXECRegClass
) {
744 BuildMI(MBB
, MI
, DL
, get(AMDGPU::S_MOV_B32
), DestReg
)
749 if (RegClass
== &AMDGPU::SReg_64RegClass
||
750 RegClass
== &AMDGPU::SGPR_64RegClass
||
751 RegClass
== &AMDGPU::SReg_64_XEXECRegClass
) {
752 BuildMI(MBB
, MI
, DL
, get(AMDGPU::S_MOV_B64
), DestReg
)
757 if (RegClass
== &AMDGPU::VGPR_32RegClass
) {
758 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_MOV_B32_e32
), DestReg
)
762 if (RegClass
== &AMDGPU::VReg_64RegClass
) {
763 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_MOV_B64_PSEUDO
), DestReg
)
768 unsigned EltSize
= 4;
769 unsigned Opcode
= AMDGPU::V_MOV_B32_e32
;
770 if (RI
.isSGPRClass(RegClass
)) {
771 if (RI
.getRegSizeInBits(*RegClass
) > 32) {
772 Opcode
= AMDGPU::S_MOV_B64
;
775 Opcode
= AMDGPU::S_MOV_B32
;
780 ArrayRef
<int16_t> SubIndices
= RI
.getRegSplitParts(RegClass
, EltSize
);
781 for (unsigned Idx
= 0; Idx
< SubIndices
.size(); ++Idx
) {
782 int64_t IdxValue
= Idx
== 0 ? Value
: 0;
784 MachineInstrBuilder Builder
= BuildMI(MBB
, MI
, DL
,
785 get(Opcode
), RI
.getSubReg(DestReg
, Idx
));
786 Builder
.addImm(IdxValue
);
790 const TargetRegisterClass
*
791 SIInstrInfo::getPreferredSelectRegClass(unsigned Size
) const {
792 return &AMDGPU::VGPR_32RegClass
;
795 void SIInstrInfo::insertVectorSelect(MachineBasicBlock
&MBB
,
796 MachineBasicBlock::iterator I
,
797 const DebugLoc
&DL
, unsigned DstReg
,
798 ArrayRef
<MachineOperand
> Cond
,
800 unsigned FalseReg
) const {
801 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
802 MachineFunction
*MF
= MBB
.getParent();
803 const GCNSubtarget
&ST
= MF
->getSubtarget
<GCNSubtarget
>();
804 const TargetRegisterClass
*BoolXExecRC
=
805 RI
.getRegClass(AMDGPU::SReg_1_XEXECRegClassID
);
806 assert(MRI
.getRegClass(DstReg
) == &AMDGPU::VGPR_32RegClass
&&
809 if (Cond
.size() == 1) {
810 Register SReg
= MRI
.createVirtualRegister(BoolXExecRC
);
811 BuildMI(MBB
, I
, DL
, get(AMDGPU::COPY
), SReg
)
813 BuildMI(MBB
, I
, DL
, get(AMDGPU::V_CNDMASK_B32_e64
), DstReg
)
819 } else if (Cond
.size() == 2) {
820 assert(Cond
[0].isImm() && "Cond[0] is not an immediate");
821 switch (Cond
[0].getImm()) {
822 case SIInstrInfo::SCC_TRUE
: {
823 Register SReg
= MRI
.createVirtualRegister(BoolXExecRC
);
824 BuildMI(MBB
, I
, DL
, get(ST
.isWave32() ? AMDGPU::S_CSELECT_B32
825 : AMDGPU::S_CSELECT_B64
), SReg
)
828 BuildMI(MBB
, I
, DL
, get(AMDGPU::V_CNDMASK_B32_e64
), DstReg
)
836 case SIInstrInfo::SCC_FALSE
: {
837 Register SReg
= MRI
.createVirtualRegister(BoolXExecRC
);
838 BuildMI(MBB
, I
, DL
, get(ST
.isWave32() ? AMDGPU::S_CSELECT_B32
839 : AMDGPU::S_CSELECT_B64
), SReg
)
842 BuildMI(MBB
, I
, DL
, get(AMDGPU::V_CNDMASK_B32_e64
), DstReg
)
850 case SIInstrInfo::VCCNZ
: {
851 MachineOperand RegOp
= Cond
[1];
852 RegOp
.setImplicit(false);
853 Register SReg
= MRI
.createVirtualRegister(BoolXExecRC
);
854 BuildMI(MBB
, I
, DL
, get(AMDGPU::COPY
), SReg
)
856 BuildMI(MBB
, I
, DL
, get(AMDGPU::V_CNDMASK_B32_e64
), DstReg
)
864 case SIInstrInfo::VCCZ
: {
865 MachineOperand RegOp
= Cond
[1];
866 RegOp
.setImplicit(false);
867 Register SReg
= MRI
.createVirtualRegister(BoolXExecRC
);
868 BuildMI(MBB
, I
, DL
, get(AMDGPU::COPY
), SReg
)
870 BuildMI(MBB
, I
, DL
, get(AMDGPU::V_CNDMASK_B32_e64
), DstReg
)
878 case SIInstrInfo::EXECNZ
: {
879 Register SReg
= MRI
.createVirtualRegister(BoolXExecRC
);
880 Register SReg2
= MRI
.createVirtualRegister(RI
.getBoolRC());
881 BuildMI(MBB
, I
, DL
, get(ST
.isWave32() ? AMDGPU::S_OR_SAVEEXEC_B32
882 : AMDGPU::S_OR_SAVEEXEC_B64
), SReg2
)
884 BuildMI(MBB
, I
, DL
, get(ST
.isWave32() ? AMDGPU::S_CSELECT_B32
885 : AMDGPU::S_CSELECT_B64
), SReg
)
888 BuildMI(MBB
, I
, DL
, get(AMDGPU::V_CNDMASK_B32_e64
), DstReg
)
896 case SIInstrInfo::EXECZ
: {
897 Register SReg
= MRI
.createVirtualRegister(BoolXExecRC
);
898 Register SReg2
= MRI
.createVirtualRegister(RI
.getBoolRC());
899 BuildMI(MBB
, I
, DL
, get(ST
.isWave32() ? AMDGPU::S_OR_SAVEEXEC_B32
900 : AMDGPU::S_OR_SAVEEXEC_B64
), SReg2
)
902 BuildMI(MBB
, I
, DL
, get(ST
.isWave32() ? AMDGPU::S_CSELECT_B32
903 : AMDGPU::S_CSELECT_B64
), SReg
)
906 BuildMI(MBB
, I
, DL
, get(AMDGPU::V_CNDMASK_B32_e64
), DstReg
)
912 llvm_unreachable("Unhandled branch predicate EXECZ");
916 llvm_unreachable("invalid branch predicate");
919 llvm_unreachable("Can only handle Cond size 1 or 2");
923 unsigned SIInstrInfo::insertEQ(MachineBasicBlock
*MBB
,
924 MachineBasicBlock::iterator I
,
926 unsigned SrcReg
, int Value
) const {
927 MachineRegisterInfo
&MRI
= MBB
->getParent()->getRegInfo();
928 Register Reg
= MRI
.createVirtualRegister(RI
.getBoolRC());
929 BuildMI(*MBB
, I
, DL
, get(AMDGPU::V_CMP_EQ_I32_e64
), Reg
)
936 unsigned SIInstrInfo::insertNE(MachineBasicBlock
*MBB
,
937 MachineBasicBlock::iterator I
,
939 unsigned SrcReg
, int Value
) const {
940 MachineRegisterInfo
&MRI
= MBB
->getParent()->getRegInfo();
941 Register Reg
= MRI
.createVirtualRegister(RI
.getBoolRC());
942 BuildMI(*MBB
, I
, DL
, get(AMDGPU::V_CMP_NE_I32_e64
), Reg
)
949 unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass
*DstRC
) const {
951 if (RI
.hasAGPRs(DstRC
))
953 if (RI
.getRegSizeInBits(*DstRC
) == 32) {
954 return RI
.isSGPRClass(DstRC
) ? AMDGPU::S_MOV_B32
: AMDGPU::V_MOV_B32_e32
;
955 } else if (RI
.getRegSizeInBits(*DstRC
) == 64 && RI
.isSGPRClass(DstRC
)) {
956 return AMDGPU::S_MOV_B64
;
957 } else if (RI
.getRegSizeInBits(*DstRC
) == 64 && !RI
.isSGPRClass(DstRC
)) {
958 return AMDGPU::V_MOV_B64_PSEUDO
;
963 static unsigned getSGPRSpillSaveOpcode(unsigned Size
) {
966 return AMDGPU::SI_SPILL_S32_SAVE
;
968 return AMDGPU::SI_SPILL_S64_SAVE
;
970 return AMDGPU::SI_SPILL_S96_SAVE
;
972 return AMDGPU::SI_SPILL_S128_SAVE
;
974 return AMDGPU::SI_SPILL_S160_SAVE
;
976 return AMDGPU::SI_SPILL_S256_SAVE
;
978 return AMDGPU::SI_SPILL_S512_SAVE
;
980 return AMDGPU::SI_SPILL_S1024_SAVE
;
982 llvm_unreachable("unknown register size");
986 static unsigned getVGPRSpillSaveOpcode(unsigned Size
) {
989 return AMDGPU::SI_SPILL_V32_SAVE
;
991 return AMDGPU::SI_SPILL_V64_SAVE
;
993 return AMDGPU::SI_SPILL_V96_SAVE
;
995 return AMDGPU::SI_SPILL_V128_SAVE
;
997 return AMDGPU::SI_SPILL_V160_SAVE
;
999 return AMDGPU::SI_SPILL_V256_SAVE
;
1001 return AMDGPU::SI_SPILL_V512_SAVE
;
1003 return AMDGPU::SI_SPILL_V1024_SAVE
;
1005 llvm_unreachable("unknown register size");
1009 static unsigned getAGPRSpillSaveOpcode(unsigned Size
) {
1012 return AMDGPU::SI_SPILL_A32_SAVE
;
1014 return AMDGPU::SI_SPILL_A64_SAVE
;
1016 return AMDGPU::SI_SPILL_A128_SAVE
;
1018 return AMDGPU::SI_SPILL_A512_SAVE
;
1020 return AMDGPU::SI_SPILL_A1024_SAVE
;
1022 llvm_unreachable("unknown register size");
1026 void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock
&MBB
,
1027 MachineBasicBlock::iterator MI
,
1028 unsigned SrcReg
, bool isKill
,
1030 const TargetRegisterClass
*RC
,
1031 const TargetRegisterInfo
*TRI
) const {
1032 MachineFunction
*MF
= MBB
.getParent();
1033 SIMachineFunctionInfo
*MFI
= MF
->getInfo
<SIMachineFunctionInfo
>();
1034 MachineFrameInfo
&FrameInfo
= MF
->getFrameInfo();
1035 const DebugLoc
&DL
= MBB
.findDebugLoc(MI
);
1037 unsigned Size
= FrameInfo
.getObjectSize(FrameIndex
);
1038 unsigned Align
= FrameInfo
.getObjectAlignment(FrameIndex
);
1039 MachinePointerInfo PtrInfo
1040 = MachinePointerInfo::getFixedStack(*MF
, FrameIndex
);
1041 MachineMemOperand
*MMO
1042 = MF
->getMachineMemOperand(PtrInfo
, MachineMemOperand::MOStore
,
1044 unsigned SpillSize
= TRI
->getSpillSize(*RC
);
1046 if (RI
.isSGPRClass(RC
)) {
1047 MFI
->setHasSpilledSGPRs();
1049 // We are only allowed to create one new instruction when spilling
1050 // registers, so we need to use pseudo instruction for spilling SGPRs.
1051 const MCInstrDesc
&OpDesc
= get(getSGPRSpillSaveOpcode(SpillSize
));
1053 // The SGPR spill/restore instructions only work on number sgprs, so we need
1054 // to make sure we are using the correct register class.
1055 if (Register::isVirtualRegister(SrcReg
) && SpillSize
== 4) {
1056 MachineRegisterInfo
&MRI
= MF
->getRegInfo();
1057 MRI
.constrainRegClass(SrcReg
, &AMDGPU::SReg_32_XM0RegClass
);
1060 MachineInstrBuilder Spill
= BuildMI(MBB
, MI
, DL
, OpDesc
)
1061 .addReg(SrcReg
, getKillRegState(isKill
)) // data
1062 .addFrameIndex(FrameIndex
) // addr
1064 .addReg(MFI
->getScratchRSrcReg(), RegState::Implicit
)
1065 .addReg(MFI
->getStackPtrOffsetReg(), RegState::Implicit
);
1066 // Add the scratch resource registers as implicit uses because we may end up
1067 // needing them, and need to ensure that the reserved registers are
1068 // correctly handled.
1069 if (RI
.spillSGPRToVGPR())
1070 FrameInfo
.setStackID(FrameIndex
, TargetStackID::SGPRSpill
);
1071 if (ST
.hasScalarStores()) {
1072 // m0 is used for offset to scalar stores if used to spill.
1073 Spill
.addReg(AMDGPU::M0
, RegState::ImplicitDefine
| RegState::Dead
);
1079 unsigned Opcode
= RI
.hasAGPRs(RC
) ? getAGPRSpillSaveOpcode(SpillSize
)
1080 : getVGPRSpillSaveOpcode(SpillSize
);
1081 MFI
->setHasSpilledVGPRs();
1083 auto MIB
= BuildMI(MBB
, MI
, DL
, get(Opcode
));
1084 if (RI
.hasAGPRs(RC
)) {
1085 MachineRegisterInfo
&MRI
= MF
->getRegInfo();
1086 Register Tmp
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
1087 MIB
.addReg(Tmp
, RegState::Define
);
1089 MIB
.addReg(SrcReg
, getKillRegState(isKill
)) // data
1090 .addFrameIndex(FrameIndex
) // addr
1091 .addReg(MFI
->getScratchRSrcReg()) // scratch_rsrc
1092 .addReg(MFI
->getStackPtrOffsetReg()) // scratch_offset
1093 .addImm(0) // offset
1094 .addMemOperand(MMO
);
1097 static unsigned getSGPRSpillRestoreOpcode(unsigned Size
) {
1100 return AMDGPU::SI_SPILL_S32_RESTORE
;
1102 return AMDGPU::SI_SPILL_S64_RESTORE
;
1104 return AMDGPU::SI_SPILL_S96_RESTORE
;
1106 return AMDGPU::SI_SPILL_S128_RESTORE
;
1108 return AMDGPU::SI_SPILL_S160_RESTORE
;
1110 return AMDGPU::SI_SPILL_S256_RESTORE
;
1112 return AMDGPU::SI_SPILL_S512_RESTORE
;
1114 return AMDGPU::SI_SPILL_S1024_RESTORE
;
1116 llvm_unreachable("unknown register size");
1120 static unsigned getVGPRSpillRestoreOpcode(unsigned Size
) {
1123 return AMDGPU::SI_SPILL_V32_RESTORE
;
1125 return AMDGPU::SI_SPILL_V64_RESTORE
;
1127 return AMDGPU::SI_SPILL_V96_RESTORE
;
1129 return AMDGPU::SI_SPILL_V128_RESTORE
;
1131 return AMDGPU::SI_SPILL_V160_RESTORE
;
1133 return AMDGPU::SI_SPILL_V256_RESTORE
;
1135 return AMDGPU::SI_SPILL_V512_RESTORE
;
1137 return AMDGPU::SI_SPILL_V1024_RESTORE
;
1139 llvm_unreachable("unknown register size");
1143 static unsigned getAGPRSpillRestoreOpcode(unsigned Size
) {
1146 return AMDGPU::SI_SPILL_A32_RESTORE
;
1148 return AMDGPU::SI_SPILL_A64_RESTORE
;
1150 return AMDGPU::SI_SPILL_A128_RESTORE
;
1152 return AMDGPU::SI_SPILL_A512_RESTORE
;
1154 return AMDGPU::SI_SPILL_A1024_RESTORE
;
1156 llvm_unreachable("unknown register size");
1160 void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock
&MBB
,
1161 MachineBasicBlock::iterator MI
,
1162 unsigned DestReg
, int FrameIndex
,
1163 const TargetRegisterClass
*RC
,
1164 const TargetRegisterInfo
*TRI
) const {
1165 MachineFunction
*MF
= MBB
.getParent();
1166 SIMachineFunctionInfo
*MFI
= MF
->getInfo
<SIMachineFunctionInfo
>();
1167 MachineFrameInfo
&FrameInfo
= MF
->getFrameInfo();
1168 const DebugLoc
&DL
= MBB
.findDebugLoc(MI
);
1169 unsigned Align
= FrameInfo
.getObjectAlignment(FrameIndex
);
1170 unsigned Size
= FrameInfo
.getObjectSize(FrameIndex
);
1171 unsigned SpillSize
= TRI
->getSpillSize(*RC
);
1173 MachinePointerInfo PtrInfo
1174 = MachinePointerInfo::getFixedStack(*MF
, FrameIndex
);
1176 MachineMemOperand
*MMO
= MF
->getMachineMemOperand(
1177 PtrInfo
, MachineMemOperand::MOLoad
, Size
, Align
);
1179 if (RI
.isSGPRClass(RC
)) {
1180 MFI
->setHasSpilledSGPRs();
1182 // FIXME: Maybe this should not include a memoperand because it will be
1183 // lowered to non-memory instructions.
1184 const MCInstrDesc
&OpDesc
= get(getSGPRSpillRestoreOpcode(SpillSize
));
1185 if (Register::isVirtualRegister(DestReg
) && SpillSize
== 4) {
1186 MachineRegisterInfo
&MRI
= MF
->getRegInfo();
1187 MRI
.constrainRegClass(DestReg
, &AMDGPU::SReg_32_XM0RegClass
);
1190 if (RI
.spillSGPRToVGPR())
1191 FrameInfo
.setStackID(FrameIndex
, TargetStackID::SGPRSpill
);
1192 MachineInstrBuilder Spill
= BuildMI(MBB
, MI
, DL
, OpDesc
, DestReg
)
1193 .addFrameIndex(FrameIndex
) // addr
1195 .addReg(MFI
->getScratchRSrcReg(), RegState::Implicit
)
1196 .addReg(MFI
->getStackPtrOffsetReg(), RegState::Implicit
);
1198 if (ST
.hasScalarStores()) {
1199 // m0 is used for offset to scalar stores if used to spill.
1200 Spill
.addReg(AMDGPU::M0
, RegState::ImplicitDefine
| RegState::Dead
);
1206 unsigned Opcode
= RI
.hasAGPRs(RC
) ? getAGPRSpillRestoreOpcode(SpillSize
)
1207 : getVGPRSpillRestoreOpcode(SpillSize
);
1208 auto MIB
= BuildMI(MBB
, MI
, DL
, get(Opcode
), DestReg
);
1209 if (RI
.hasAGPRs(RC
)) {
1210 MachineRegisterInfo
&MRI
= MF
->getRegInfo();
1211 Register Tmp
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
1212 MIB
.addReg(Tmp
, RegState::Define
);
1214 MIB
.addFrameIndex(FrameIndex
) // vaddr
1215 .addReg(MFI
->getScratchRSrcReg()) // scratch_rsrc
1216 .addReg(MFI
->getStackPtrOffsetReg()) // scratch_offset
1217 .addImm(0) // offset
1218 .addMemOperand(MMO
);
1221 /// \param @Offset Offset in bytes of the FrameIndex being spilled
1222 unsigned SIInstrInfo::calculateLDSSpillAddress(
1223 MachineBasicBlock
&MBB
, MachineInstr
&MI
, RegScavenger
*RS
, unsigned TmpReg
,
1224 unsigned FrameOffset
, unsigned Size
) const {
1225 MachineFunction
*MF
= MBB
.getParent();
1226 SIMachineFunctionInfo
*MFI
= MF
->getInfo
<SIMachineFunctionInfo
>();
1227 const GCNSubtarget
&ST
= MF
->getSubtarget
<GCNSubtarget
>();
1228 const DebugLoc
&DL
= MBB
.findDebugLoc(MI
);
1229 unsigned WorkGroupSize
= MFI
->getMaxFlatWorkGroupSize();
1230 unsigned WavefrontSize
= ST
.getWavefrontSize();
1232 unsigned TIDReg
= MFI
->getTIDReg();
1233 if (!MFI
->hasCalculatedTID()) {
1234 MachineBasicBlock
&Entry
= MBB
.getParent()->front();
1235 MachineBasicBlock::iterator Insert
= Entry
.front();
1236 const DebugLoc
&DL
= Insert
->getDebugLoc();
1238 TIDReg
= RI
.findUnusedRegister(MF
->getRegInfo(), &AMDGPU::VGPR_32RegClass
,
1240 if (TIDReg
== AMDGPU::NoRegister
)
1243 if (!AMDGPU::isShader(MF
->getFunction().getCallingConv()) &&
1244 WorkGroupSize
> WavefrontSize
) {
1245 Register TIDIGXReg
=
1246 MFI
->getPreloadedReg(AMDGPUFunctionArgInfo::WORKGROUP_ID_X
);
1247 Register TIDIGYReg
=
1248 MFI
->getPreloadedReg(AMDGPUFunctionArgInfo::WORKGROUP_ID_Y
);
1249 Register TIDIGZReg
=
1250 MFI
->getPreloadedReg(AMDGPUFunctionArgInfo::WORKGROUP_ID_Z
);
1251 Register InputPtrReg
=
1252 MFI
->getPreloadedReg(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR
);
1253 for (unsigned Reg
: {TIDIGXReg
, TIDIGYReg
, TIDIGZReg
}) {
1254 if (!Entry
.isLiveIn(Reg
))
1255 Entry
.addLiveIn(Reg
);
1258 RS
->enterBasicBlock(Entry
);
1259 // FIXME: Can we scavenge an SReg_64 and access the subregs?
1260 unsigned STmp0
= RS
->scavengeRegister(&AMDGPU::SGPR_32RegClass
, 0);
1261 unsigned STmp1
= RS
->scavengeRegister(&AMDGPU::SGPR_32RegClass
, 0);
1262 BuildMI(Entry
, Insert
, DL
, get(AMDGPU::S_LOAD_DWORD_IMM
), STmp0
)
1263 .addReg(InputPtrReg
)
1264 .addImm(SI::KernelInputOffsets::NGROUPS_Z
);
1265 BuildMI(Entry
, Insert
, DL
, get(AMDGPU::S_LOAD_DWORD_IMM
), STmp1
)
1266 .addReg(InputPtrReg
)
1267 .addImm(SI::KernelInputOffsets::NGROUPS_Y
);
1269 // NGROUPS.X * NGROUPS.Y
1270 BuildMI(Entry
, Insert
, DL
, get(AMDGPU::S_MUL_I32
), STmp1
)
1273 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
1274 BuildMI(Entry
, Insert
, DL
, get(AMDGPU::V_MUL_U32_U24_e32
), TIDReg
)
1277 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
1278 BuildMI(Entry
, Insert
, DL
, get(AMDGPU::V_MAD_U32_U24
), TIDReg
)
1282 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
1283 getAddNoCarry(Entry
, Insert
, DL
, TIDReg
)
1286 .addImm(0); // clamp bit
1289 BuildMI(Entry
, Insert
, DL
, get(AMDGPU::V_MBCNT_LO_U32_B32_e64
),
1294 BuildMI(Entry
, Insert
, DL
, get(AMDGPU::V_MBCNT_HI_U32_B32_e64
),
1300 BuildMI(Entry
, Insert
, DL
, get(AMDGPU::V_LSHLREV_B32_e32
),
1304 MFI
->setTIDReg(TIDReg
);
1307 // Add FrameIndex to LDS offset
1308 unsigned LDSOffset
= MFI
->getLDSSize() + (FrameOffset
* WorkGroupSize
);
1309 getAddNoCarry(MBB
, MI
, DL
, TmpReg
)
1312 .addImm(0); // clamp bit
1317 void SIInstrInfo::insertWaitStates(MachineBasicBlock
&MBB
,
1318 MachineBasicBlock::iterator MI
,
1320 DebugLoc DL
= MBB
.findDebugLoc(MI
);
1328 BuildMI(MBB
, MI
, DL
, get(AMDGPU::S_NOP
))
1333 void SIInstrInfo::insertNoop(MachineBasicBlock
&MBB
,
1334 MachineBasicBlock::iterator MI
) const {
1335 insertWaitStates(MBB
, MI
, 1);
1338 void SIInstrInfo::insertReturn(MachineBasicBlock
&MBB
) const {
1339 auto MF
= MBB
.getParent();
1340 SIMachineFunctionInfo
*Info
= MF
->getInfo
<SIMachineFunctionInfo
>();
1342 assert(Info
->isEntryFunction());
1344 if (MBB
.succ_empty()) {
1345 bool HasNoTerminator
= MBB
.getFirstTerminator() == MBB
.end();
1346 if (HasNoTerminator
) {
1347 if (Info
->returnsVoid()) {
1348 BuildMI(MBB
, MBB
.end(), DebugLoc(), get(AMDGPU::S_ENDPGM
)).addImm(0);
1350 BuildMI(MBB
, MBB
.end(), DebugLoc(), get(AMDGPU::SI_RETURN_TO_EPILOG
));
1356 unsigned SIInstrInfo::getNumWaitStates(const MachineInstr
&MI
) {
1357 switch (MI
.getOpcode()) {
1358 default: return 1; // FIXME: Do wait states equal cycles?
1361 return MI
.getOperand(0).getImm() + 1;
1365 bool SIInstrInfo::expandPostRAPseudo(MachineInstr
&MI
) const {
1366 MachineBasicBlock
&MBB
= *MI
.getParent();
1367 DebugLoc DL
= MBB
.findDebugLoc(MI
);
1368 switch (MI
.getOpcode()) {
1369 default: return TargetInstrInfo::expandPostRAPseudo(MI
);
1370 case AMDGPU::S_MOV_B64_term
:
1371 // This is only a terminator to get the correct spill code placement during
1372 // register allocation.
1373 MI
.setDesc(get(AMDGPU::S_MOV_B64
));
1376 case AMDGPU::S_MOV_B32_term
:
1377 // This is only a terminator to get the correct spill code placement during
1378 // register allocation.
1379 MI
.setDesc(get(AMDGPU::S_MOV_B32
));
1382 case AMDGPU::S_XOR_B64_term
:
1383 // This is only a terminator to get the correct spill code placement during
1384 // register allocation.
1385 MI
.setDesc(get(AMDGPU::S_XOR_B64
));
1388 case AMDGPU::S_XOR_B32_term
:
1389 // This is only a terminator to get the correct spill code placement during
1390 // register allocation.
1391 MI
.setDesc(get(AMDGPU::S_XOR_B32
));
1394 case AMDGPU::S_OR_B32_term
:
1395 // This is only a terminator to get the correct spill code placement during
1396 // register allocation.
1397 MI
.setDesc(get(AMDGPU::S_OR_B32
));
1400 case AMDGPU::S_ANDN2_B64_term
:
1401 // This is only a terminator to get the correct spill code placement during
1402 // register allocation.
1403 MI
.setDesc(get(AMDGPU::S_ANDN2_B64
));
1406 case AMDGPU::S_ANDN2_B32_term
:
1407 // This is only a terminator to get the correct spill code placement during
1408 // register allocation.
1409 MI
.setDesc(get(AMDGPU::S_ANDN2_B32
));
1412 case AMDGPU::V_MOV_B64_PSEUDO
: {
1413 Register Dst
= MI
.getOperand(0).getReg();
1414 Register DstLo
= RI
.getSubReg(Dst
, AMDGPU::sub0
);
1415 Register DstHi
= RI
.getSubReg(Dst
, AMDGPU::sub1
);
1417 const MachineOperand
&SrcOp
= MI
.getOperand(1);
1418 // FIXME: Will this work for 64-bit floating point immediates?
1419 assert(!SrcOp
.isFPImm());
1420 if (SrcOp
.isImm()) {
1421 APInt
Imm(64, SrcOp
.getImm());
1422 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_MOV_B32_e32
), DstLo
)
1423 .addImm(Imm
.getLoBits(32).getZExtValue())
1424 .addReg(Dst
, RegState::Implicit
| RegState::Define
);
1425 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_MOV_B32_e32
), DstHi
)
1426 .addImm(Imm
.getHiBits(32).getZExtValue())
1427 .addReg(Dst
, RegState::Implicit
| RegState::Define
);
1429 assert(SrcOp
.isReg());
1430 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_MOV_B32_e32
), DstLo
)
1431 .addReg(RI
.getSubReg(SrcOp
.getReg(), AMDGPU::sub0
))
1432 .addReg(Dst
, RegState::Implicit
| RegState::Define
);
1433 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_MOV_B32_e32
), DstHi
)
1434 .addReg(RI
.getSubReg(SrcOp
.getReg(), AMDGPU::sub1
))
1435 .addReg(Dst
, RegState::Implicit
| RegState::Define
);
1437 MI
.eraseFromParent();
1440 case AMDGPU::V_SET_INACTIVE_B32
: {
1441 unsigned NotOpc
= ST
.isWave32() ? AMDGPU::S_NOT_B32
: AMDGPU::S_NOT_B64
;
1442 unsigned Exec
= ST
.isWave32() ? AMDGPU::EXEC_LO
: AMDGPU::EXEC
;
1443 BuildMI(MBB
, MI
, DL
, get(NotOpc
), Exec
)
1445 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_MOV_B32_e32
), MI
.getOperand(0).getReg())
1446 .add(MI
.getOperand(2));
1447 BuildMI(MBB
, MI
, DL
, get(NotOpc
), Exec
)
1449 MI
.eraseFromParent();
1452 case AMDGPU::V_SET_INACTIVE_B64
: {
1453 unsigned NotOpc
= ST
.isWave32() ? AMDGPU::S_NOT_B32
: AMDGPU::S_NOT_B64
;
1454 unsigned Exec
= ST
.isWave32() ? AMDGPU::EXEC_LO
: AMDGPU::EXEC
;
1455 BuildMI(MBB
, MI
, DL
, get(NotOpc
), Exec
)
1457 MachineInstr
*Copy
= BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_MOV_B64_PSEUDO
),
1458 MI
.getOperand(0).getReg())
1459 .add(MI
.getOperand(2));
1460 expandPostRAPseudo(*Copy
);
1461 BuildMI(MBB
, MI
, DL
, get(NotOpc
), Exec
)
1463 MI
.eraseFromParent();
1466 case AMDGPU::V_MOVRELD_B32_V1
:
1467 case AMDGPU::V_MOVRELD_B32_V2
:
1468 case AMDGPU::V_MOVRELD_B32_V4
:
1469 case AMDGPU::V_MOVRELD_B32_V8
:
1470 case AMDGPU::V_MOVRELD_B32_V16
: {
1471 const MCInstrDesc
&MovRelDesc
= get(AMDGPU::V_MOVRELD_B32_e32
);
1472 Register VecReg
= MI
.getOperand(0).getReg();
1473 bool IsUndef
= MI
.getOperand(1).isUndef();
1474 unsigned SubReg
= AMDGPU::sub0
+ MI
.getOperand(3).getImm();
1475 assert(VecReg
== MI
.getOperand(1).getReg());
1477 MachineInstr
*MovRel
=
1478 BuildMI(MBB
, MI
, DL
, MovRelDesc
)
1479 .addReg(RI
.getSubReg(VecReg
, SubReg
), RegState::Undef
)
1480 .add(MI
.getOperand(2))
1481 .addReg(VecReg
, RegState::ImplicitDefine
)
1483 RegState::Implicit
| (IsUndef
? RegState::Undef
: 0));
1485 const int ImpDefIdx
=
1486 MovRelDesc
.getNumOperands() + MovRelDesc
.getNumImplicitUses();
1487 const int ImpUseIdx
= ImpDefIdx
+ 1;
1488 MovRel
->tieOperands(ImpDefIdx
, ImpUseIdx
);
1490 MI
.eraseFromParent();
1493 case AMDGPU::SI_PC_ADD_REL_OFFSET
: {
1494 MachineFunction
&MF
= *MBB
.getParent();
1495 Register Reg
= MI
.getOperand(0).getReg();
1496 Register RegLo
= RI
.getSubReg(Reg
, AMDGPU::sub0
);
1497 Register RegHi
= RI
.getSubReg(Reg
, AMDGPU::sub1
);
1499 // Create a bundle so these instructions won't be re-ordered by the
1500 // post-RA scheduler.
1501 MIBundleBuilder
Bundler(MBB
, MI
);
1502 Bundler
.append(BuildMI(MF
, DL
, get(AMDGPU::S_GETPC_B64
), Reg
));
1504 // Add 32-bit offset from this instruction to the start of the
1506 Bundler
.append(BuildMI(MF
, DL
, get(AMDGPU::S_ADD_U32
), RegLo
)
1508 .add(MI
.getOperand(1)));
1510 MachineInstrBuilder MIB
= BuildMI(MF
, DL
, get(AMDGPU::S_ADDC_U32
), RegHi
)
1512 MIB
.add(MI
.getOperand(2));
1514 Bundler
.append(MIB
);
1515 finalizeBundle(MBB
, Bundler
.begin());
1517 MI
.eraseFromParent();
1520 case AMDGPU::ENTER_WWM
: {
1521 // This only gets its own opcode so that SIPreAllocateWWMRegs can tell when
1523 MI
.setDesc(get(ST
.isWave32() ? AMDGPU::S_OR_SAVEEXEC_B32
1524 : AMDGPU::S_OR_SAVEEXEC_B64
));
1527 case AMDGPU::EXIT_WWM
: {
1528 // This only gets its own opcode so that SIPreAllocateWWMRegs can tell when
1530 MI
.setDesc(get(ST
.isWave32() ? AMDGPU::S_MOV_B32
: AMDGPU::S_MOV_B64
));
1533 case TargetOpcode::BUNDLE
: {
1534 if (!MI
.mayLoad() || MI
.hasUnmodeledSideEffects())
1537 // If it is a load it must be a memory clause
1538 for (MachineBasicBlock::instr_iterator I
= MI
.getIterator();
1539 I
->isBundledWithSucc(); ++I
) {
1540 I
->unbundleFromSucc();
1541 for (MachineOperand
&MO
: I
->operands())
1543 MO
.setIsInternalRead(false);
1546 MI
.eraseFromParent();
1553 bool SIInstrInfo::swapSourceModifiers(MachineInstr
&MI
,
1554 MachineOperand
&Src0
,
1555 unsigned Src0OpName
,
1556 MachineOperand
&Src1
,
1557 unsigned Src1OpName
) const {
1558 MachineOperand
*Src0Mods
= getNamedOperand(MI
, Src0OpName
);
1562 MachineOperand
*Src1Mods
= getNamedOperand(MI
, Src1OpName
);
1564 "All commutable instructions have both src0 and src1 modifiers");
1566 int Src0ModsVal
= Src0Mods
->getImm();
1567 int Src1ModsVal
= Src1Mods
->getImm();
1569 Src1Mods
->setImm(Src0ModsVal
);
1570 Src0Mods
->setImm(Src1ModsVal
);
1574 static MachineInstr
*swapRegAndNonRegOperand(MachineInstr
&MI
,
1575 MachineOperand
&RegOp
,
1576 MachineOperand
&NonRegOp
) {
1577 Register Reg
= RegOp
.getReg();
1578 unsigned SubReg
= RegOp
.getSubReg();
1579 bool IsKill
= RegOp
.isKill();
1580 bool IsDead
= RegOp
.isDead();
1581 bool IsUndef
= RegOp
.isUndef();
1582 bool IsDebug
= RegOp
.isDebug();
1584 if (NonRegOp
.isImm())
1585 RegOp
.ChangeToImmediate(NonRegOp
.getImm());
1586 else if (NonRegOp
.isFI())
1587 RegOp
.ChangeToFrameIndex(NonRegOp
.getIndex());
1591 NonRegOp
.ChangeToRegister(Reg
, false, false, IsKill
, IsDead
, IsUndef
, IsDebug
);
1592 NonRegOp
.setSubReg(SubReg
);
1597 MachineInstr
*SIInstrInfo::commuteInstructionImpl(MachineInstr
&MI
, bool NewMI
,
1599 unsigned Src1Idx
) const {
1600 assert(!NewMI
&& "this should never be used");
1602 unsigned Opc
= MI
.getOpcode();
1603 int CommutedOpcode
= commuteOpcode(Opc
);
1604 if (CommutedOpcode
== -1)
1607 assert(AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src0
) ==
1608 static_cast<int>(Src0Idx
) &&
1609 AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src1
) ==
1610 static_cast<int>(Src1Idx
) &&
1611 "inconsistency with findCommutedOpIndices");
1613 MachineOperand
&Src0
= MI
.getOperand(Src0Idx
);
1614 MachineOperand
&Src1
= MI
.getOperand(Src1Idx
);
1616 MachineInstr
*CommutedMI
= nullptr;
1617 if (Src0
.isReg() && Src1
.isReg()) {
1618 if (isOperandLegal(MI
, Src1Idx
, &Src0
)) {
1619 // Be sure to copy the source modifiers to the right place.
1621 = TargetInstrInfo::commuteInstructionImpl(MI
, NewMI
, Src0Idx
, Src1Idx
);
1624 } else if (Src0
.isReg() && !Src1
.isReg()) {
1625 // src0 should always be able to support any operand type, so no need to
1626 // check operand legality.
1627 CommutedMI
= swapRegAndNonRegOperand(MI
, Src0
, Src1
);
1628 } else if (!Src0
.isReg() && Src1
.isReg()) {
1629 if (isOperandLegal(MI
, Src1Idx
, &Src0
))
1630 CommutedMI
= swapRegAndNonRegOperand(MI
, Src1
, Src0
);
1632 // FIXME: Found two non registers to commute. This does happen.
1637 swapSourceModifiers(MI
, Src0
, AMDGPU::OpName::src0_modifiers
,
1638 Src1
, AMDGPU::OpName::src1_modifiers
);
1640 CommutedMI
->setDesc(get(CommutedOpcode
));
1646 // This needs to be implemented because the source modifiers may be inserted
1647 // between the true commutable operands, and the base
1648 // TargetInstrInfo::commuteInstruction uses it.
1649 bool SIInstrInfo::findCommutedOpIndices(MachineInstr
&MI
, unsigned &SrcOpIdx0
,
1650 unsigned &SrcOpIdx1
) const {
1651 return findCommutedOpIndices(MI
.getDesc(), SrcOpIdx0
, SrcOpIdx1
);
1654 bool SIInstrInfo::findCommutedOpIndices(MCInstrDesc Desc
, unsigned &SrcOpIdx0
,
1655 unsigned &SrcOpIdx1
) const {
1656 if (!Desc
.isCommutable())
1659 unsigned Opc
= Desc
.getOpcode();
1660 int Src0Idx
= AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src0
);
1664 int Src1Idx
= AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src1
);
1668 return fixCommutedOpIndices(SrcOpIdx0
, SrcOpIdx1
, Src0Idx
, Src1Idx
);
1671 bool SIInstrInfo::isBranchOffsetInRange(unsigned BranchOp
,
1672 int64_t BrOffset
) const {
1673 // BranchRelaxation should never have to check s_setpc_b64 because its dest
1674 // block is unanalyzable.
1675 assert(BranchOp
!= AMDGPU::S_SETPC_B64
);
1677 // Convert to dwords.
1680 // The branch instructions do PC += signext(SIMM16 * 4) + 4, so the offset is
1681 // from the next instruction.
1684 return isIntN(BranchOffsetBits
, BrOffset
);
1687 MachineBasicBlock
*SIInstrInfo::getBranchDestBlock(
1688 const MachineInstr
&MI
) const {
1689 if (MI
.getOpcode() == AMDGPU::S_SETPC_B64
) {
1690 // This would be a difficult analysis to perform, but can always be legal so
1691 // there's no need to analyze it.
1695 return MI
.getOperand(0).getMBB();
1698 unsigned SIInstrInfo::insertIndirectBranch(MachineBasicBlock
&MBB
,
1699 MachineBasicBlock
&DestBB
,
1702 RegScavenger
*RS
) const {
1703 assert(RS
&& "RegScavenger required for long branching");
1704 assert(MBB
.empty() &&
1705 "new block should be inserted for expanding unconditional branch");
1706 assert(MBB
.pred_size() == 1);
1708 MachineFunction
*MF
= MBB
.getParent();
1709 MachineRegisterInfo
&MRI
= MF
->getRegInfo();
1711 // FIXME: Virtual register workaround for RegScavenger not working with empty
1713 Register PCReg
= MRI
.createVirtualRegister(&AMDGPU::SReg_64RegClass
);
1717 // We need to compute the offset relative to the instruction immediately after
1718 // s_getpc_b64. Insert pc arithmetic code before last terminator.
1719 MachineInstr
*GetPC
= BuildMI(MBB
, I
, DL
, get(AMDGPU::S_GETPC_B64
), PCReg
);
1721 // TODO: Handle > 32-bit block address.
1722 if (BrOffset
>= 0) {
1723 BuildMI(MBB
, I
, DL
, get(AMDGPU::S_ADD_U32
))
1724 .addReg(PCReg
, RegState::Define
, AMDGPU::sub0
)
1725 .addReg(PCReg
, 0, AMDGPU::sub0
)
1726 .addMBB(&DestBB
, MO_LONG_BRANCH_FORWARD
);
1727 BuildMI(MBB
, I
, DL
, get(AMDGPU::S_ADDC_U32
))
1728 .addReg(PCReg
, RegState::Define
, AMDGPU::sub1
)
1729 .addReg(PCReg
, 0, AMDGPU::sub1
)
1732 // Backwards branch.
1733 BuildMI(MBB
, I
, DL
, get(AMDGPU::S_SUB_U32
))
1734 .addReg(PCReg
, RegState::Define
, AMDGPU::sub0
)
1735 .addReg(PCReg
, 0, AMDGPU::sub0
)
1736 .addMBB(&DestBB
, MO_LONG_BRANCH_BACKWARD
);
1737 BuildMI(MBB
, I
, DL
, get(AMDGPU::S_SUBB_U32
))
1738 .addReg(PCReg
, RegState::Define
, AMDGPU::sub1
)
1739 .addReg(PCReg
, 0, AMDGPU::sub1
)
1743 // Insert the indirect branch after the other terminator.
1744 BuildMI(&MBB
, DL
, get(AMDGPU::S_SETPC_B64
))
1747 // FIXME: If spilling is necessary, this will fail because this scavenger has
1748 // no emergency stack slots. It is non-trivial to spill in this situation,
1749 // because the restore code needs to be specially placed after the
1750 // jump. BranchRelaxation then needs to be made aware of the newly inserted
1753 // If a spill is needed for the pc register pair, we need to insert a spill
1754 // restore block right before the destination block, and insert a short branch
1755 // into the old destination block's fallthrough predecessor.
1758 // s_cbranch_scc0 skip_long_branch:
1762 // s_getpc_b64 s[8:9]
1763 // s_add_u32 s8, s8, restore_bb
1764 // s_addc_u32 s9, s9, 0
1765 // s_setpc_b64 s[8:9]
1767 // skip_long_branch:
1772 // dest_bb_fallthrough_predecessor:
1778 // fallthrough dest_bb
1783 RS
->enterBasicBlockEnd(MBB
);
1784 unsigned Scav
= RS
->scavengeRegisterBackwards(
1785 AMDGPU::SReg_64RegClass
,
1786 MachineBasicBlock::iterator(GetPC
), false, 0);
1787 MRI
.replaceRegWith(PCReg
, Scav
);
1788 MRI
.clearVirtRegs();
1789 RS
->setRegUsed(Scav
);
1791 return 4 + 8 + 4 + 4;
1794 unsigned SIInstrInfo::getBranchOpcode(SIInstrInfo::BranchPredicate Cond
) {
1796 case SIInstrInfo::SCC_TRUE
:
1797 return AMDGPU::S_CBRANCH_SCC1
;
1798 case SIInstrInfo::SCC_FALSE
:
1799 return AMDGPU::S_CBRANCH_SCC0
;
1800 case SIInstrInfo::VCCNZ
:
1801 return AMDGPU::S_CBRANCH_VCCNZ
;
1802 case SIInstrInfo::VCCZ
:
1803 return AMDGPU::S_CBRANCH_VCCZ
;
1804 case SIInstrInfo::EXECNZ
:
1805 return AMDGPU::S_CBRANCH_EXECNZ
;
1806 case SIInstrInfo::EXECZ
:
1807 return AMDGPU::S_CBRANCH_EXECZ
;
1809 llvm_unreachable("invalid branch predicate");
1813 SIInstrInfo::BranchPredicate
SIInstrInfo::getBranchPredicate(unsigned Opcode
) {
1815 case AMDGPU::S_CBRANCH_SCC0
:
1817 case AMDGPU::S_CBRANCH_SCC1
:
1819 case AMDGPU::S_CBRANCH_VCCNZ
:
1821 case AMDGPU::S_CBRANCH_VCCZ
:
1823 case AMDGPU::S_CBRANCH_EXECNZ
:
1825 case AMDGPU::S_CBRANCH_EXECZ
:
1832 bool SIInstrInfo::analyzeBranchImpl(MachineBasicBlock
&MBB
,
1833 MachineBasicBlock::iterator I
,
1834 MachineBasicBlock
*&TBB
,
1835 MachineBasicBlock
*&FBB
,
1836 SmallVectorImpl
<MachineOperand
> &Cond
,
1837 bool AllowModify
) const {
1838 if (I
->getOpcode() == AMDGPU::S_BRANCH
) {
1839 // Unconditional Branch
1840 TBB
= I
->getOperand(0).getMBB();
1844 MachineBasicBlock
*CondBB
= nullptr;
1846 if (I
->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO
) {
1847 CondBB
= I
->getOperand(1).getMBB();
1848 Cond
.push_back(I
->getOperand(0));
1850 BranchPredicate Pred
= getBranchPredicate(I
->getOpcode());
1851 if (Pred
== INVALID_BR
)
1854 CondBB
= I
->getOperand(0).getMBB();
1855 Cond
.push_back(MachineOperand::CreateImm(Pred
));
1856 Cond
.push_back(I
->getOperand(1)); // Save the branch register.
1860 if (I
== MBB
.end()) {
1861 // Conditional branch followed by fall-through.
1866 if (I
->getOpcode() == AMDGPU::S_BRANCH
) {
1868 FBB
= I
->getOperand(0).getMBB();
1875 bool SIInstrInfo::analyzeBranch(MachineBasicBlock
&MBB
, MachineBasicBlock
*&TBB
,
1876 MachineBasicBlock
*&FBB
,
1877 SmallVectorImpl
<MachineOperand
> &Cond
,
1878 bool AllowModify
) const {
1879 MachineBasicBlock::iterator I
= MBB
.getFirstTerminator();
1884 // Skip over the instructions that are artificially terminators for special
1886 while (I
!= E
&& !I
->isBranch() && !I
->isReturn() &&
1887 I
->getOpcode() != AMDGPU::SI_MASK_BRANCH
) {
1888 switch (I
->getOpcode()) {
1889 case AMDGPU::SI_MASK_BRANCH
:
1890 case AMDGPU::S_MOV_B64_term
:
1891 case AMDGPU::S_XOR_B64_term
:
1892 case AMDGPU::S_ANDN2_B64_term
:
1893 case AMDGPU::S_MOV_B32_term
:
1894 case AMDGPU::S_XOR_B32_term
:
1895 case AMDGPU::S_OR_B32_term
:
1896 case AMDGPU::S_ANDN2_B32_term
:
1899 case AMDGPU::SI_ELSE
:
1900 case AMDGPU::SI_KILL_I1_TERMINATOR
:
1901 case AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR
:
1902 // FIXME: It's messy that these need to be considered here at all.
1905 llvm_unreachable("unexpected non-branch terminator inst");
1914 if (I
->getOpcode() != AMDGPU::SI_MASK_BRANCH
)
1915 return analyzeBranchImpl(MBB
, I
, TBB
, FBB
, Cond
, AllowModify
);
1919 // TODO: Should be able to treat as fallthrough?
1923 if (analyzeBranchImpl(MBB
, I
, TBB
, FBB
, Cond
, AllowModify
))
1926 MachineBasicBlock
*MaskBrDest
= I
->getOperand(0).getMBB();
1928 // Specifically handle the case where the conditional branch is to the same
1929 // destination as the mask branch. e.g.
1931 // si_mask_branch BB8
1932 // s_cbranch_execz BB8
1935 // This is required to understand divergent loops which may need the branches
1937 if (TBB
!= MaskBrDest
|| Cond
.empty())
1940 auto Pred
= Cond
[0].getImm();
1941 return (Pred
!= EXECZ
&& Pred
!= EXECNZ
);
1944 unsigned SIInstrInfo::removeBranch(MachineBasicBlock
&MBB
,
1945 int *BytesRemoved
) const {
1946 MachineBasicBlock::iterator I
= MBB
.getFirstTerminator();
1949 unsigned RemovedSize
= 0;
1950 while (I
!= MBB
.end()) {
1951 MachineBasicBlock::iterator Next
= std::next(I
);
1952 if (I
->getOpcode() == AMDGPU::SI_MASK_BRANCH
) {
1957 RemovedSize
+= getInstSizeInBytes(*I
);
1958 I
->eraseFromParent();
1964 *BytesRemoved
= RemovedSize
;
1969 // Copy the flags onto the implicit condition register operand.
1970 static void preserveCondRegFlags(MachineOperand
&CondReg
,
1971 const MachineOperand
&OrigCond
) {
1972 CondReg
.setIsUndef(OrigCond
.isUndef());
1973 CondReg
.setIsKill(OrigCond
.isKill());
1976 unsigned SIInstrInfo::insertBranch(MachineBasicBlock
&MBB
,
1977 MachineBasicBlock
*TBB
,
1978 MachineBasicBlock
*FBB
,
1979 ArrayRef
<MachineOperand
> Cond
,
1981 int *BytesAdded
) const {
1982 if (!FBB
&& Cond
.empty()) {
1983 BuildMI(&MBB
, DL
, get(AMDGPU::S_BRANCH
))
1990 if(Cond
.size() == 1 && Cond
[0].isReg()) {
1991 BuildMI(&MBB
, DL
, get(AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO
))
1997 assert(TBB
&& Cond
[0].isImm());
2000 = getBranchOpcode(static_cast<BranchPredicate
>(Cond
[0].getImm()));
2004 MachineInstr
*CondBr
=
2005 BuildMI(&MBB
, DL
, get(Opcode
))
2008 // Copy the flags onto the implicit condition register operand.
2009 preserveCondRegFlags(CondBr
->getOperand(1), Cond
[1]);
2018 MachineInstr
*CondBr
=
2019 BuildMI(&MBB
, DL
, get(Opcode
))
2021 BuildMI(&MBB
, DL
, get(AMDGPU::S_BRANCH
))
2024 MachineOperand
&CondReg
= CondBr
->getOperand(1);
2025 CondReg
.setIsUndef(Cond
[1].isUndef());
2026 CondReg
.setIsKill(Cond
[1].isKill());
2034 bool SIInstrInfo::reverseBranchCondition(
2035 SmallVectorImpl
<MachineOperand
> &Cond
) const {
2036 if (Cond
.size() != 2) {
2040 if (Cond
[0].isImm()) {
2041 Cond
[0].setImm(-Cond
[0].getImm());
2048 bool SIInstrInfo::canInsertSelect(const MachineBasicBlock
&MBB
,
2049 ArrayRef
<MachineOperand
> Cond
,
2050 unsigned TrueReg
, unsigned FalseReg
,
2052 int &TrueCycles
, int &FalseCycles
) const {
2053 switch (Cond
[0].getImm()) {
2056 const MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
2057 const TargetRegisterClass
*RC
= MRI
.getRegClass(TrueReg
);
2058 assert(MRI
.getRegClass(FalseReg
) == RC
);
2060 int NumInsts
= AMDGPU::getRegBitWidth(RC
->getID()) / 32;
2061 CondCycles
= TrueCycles
= FalseCycles
= NumInsts
; // ???
2063 // Limit to equal cost for branch vs. N v_cndmask_b32s.
2064 return RI
.hasVGPRs(RC
) && NumInsts
<= 6;
2068 // FIXME: We could insert for VGPRs if we could replace the original compare
2069 // with a vector one.
2070 const MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
2071 const TargetRegisterClass
*RC
= MRI
.getRegClass(TrueReg
);
2072 assert(MRI
.getRegClass(FalseReg
) == RC
);
2074 int NumInsts
= AMDGPU::getRegBitWidth(RC
->getID()) / 32;
2076 // Multiples of 8 can do s_cselect_b64
2077 if (NumInsts
% 2 == 0)
2080 CondCycles
= TrueCycles
= FalseCycles
= NumInsts
; // ???
2081 return RI
.isSGPRClass(RC
);
2088 void SIInstrInfo::insertSelect(MachineBasicBlock
&MBB
,
2089 MachineBasicBlock::iterator I
, const DebugLoc
&DL
,
2090 unsigned DstReg
, ArrayRef
<MachineOperand
> Cond
,
2091 unsigned TrueReg
, unsigned FalseReg
) const {
2092 BranchPredicate Pred
= static_cast<BranchPredicate
>(Cond
[0].getImm());
2093 if (Pred
== VCCZ
|| Pred
== SCC_FALSE
) {
2094 Pred
= static_cast<BranchPredicate
>(-Pred
);
2095 std::swap(TrueReg
, FalseReg
);
2098 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
2099 const TargetRegisterClass
*DstRC
= MRI
.getRegClass(DstReg
);
2100 unsigned DstSize
= RI
.getRegSizeInBits(*DstRC
);
2102 if (DstSize
== 32) {
2103 unsigned SelOp
= Pred
== SCC_TRUE
?
2104 AMDGPU::S_CSELECT_B32
: AMDGPU::V_CNDMASK_B32_e32
;
2106 // Instruction's operands are backwards from what is expected.
2107 MachineInstr
*Select
=
2108 BuildMI(MBB
, I
, DL
, get(SelOp
), DstReg
)
2112 preserveCondRegFlags(Select
->getOperand(3), Cond
[1]);
2116 if (DstSize
== 64 && Pred
== SCC_TRUE
) {
2117 MachineInstr
*Select
=
2118 BuildMI(MBB
, I
, DL
, get(AMDGPU::S_CSELECT_B64
), DstReg
)
2122 preserveCondRegFlags(Select
->getOperand(3), Cond
[1]);
2126 static const int16_t Sub0_15
[] = {
2127 AMDGPU::sub0
, AMDGPU::sub1
, AMDGPU::sub2
, AMDGPU::sub3
,
2128 AMDGPU::sub4
, AMDGPU::sub5
, AMDGPU::sub6
, AMDGPU::sub7
,
2129 AMDGPU::sub8
, AMDGPU::sub9
, AMDGPU::sub10
, AMDGPU::sub11
,
2130 AMDGPU::sub12
, AMDGPU::sub13
, AMDGPU::sub14
, AMDGPU::sub15
,
2133 static const int16_t Sub0_15_64
[] = {
2134 AMDGPU::sub0_sub1
, AMDGPU::sub2_sub3
,
2135 AMDGPU::sub4_sub5
, AMDGPU::sub6_sub7
,
2136 AMDGPU::sub8_sub9
, AMDGPU::sub10_sub11
,
2137 AMDGPU::sub12_sub13
, AMDGPU::sub14_sub15
,
2140 unsigned SelOp
= AMDGPU::V_CNDMASK_B32_e32
;
2141 const TargetRegisterClass
*EltRC
= &AMDGPU::VGPR_32RegClass
;
2142 const int16_t *SubIndices
= Sub0_15
;
2143 int NElts
= DstSize
/ 32;
2145 // 64-bit select is only available for SALU.
2146 // TODO: Split 96-bit into 64-bit and 32-bit, not 3x 32-bit.
2147 if (Pred
== SCC_TRUE
) {
2149 SelOp
= AMDGPU::S_CSELECT_B32
;
2150 EltRC
= &AMDGPU::SGPR_32RegClass
;
2152 SelOp
= AMDGPU::S_CSELECT_B64
;
2153 EltRC
= &AMDGPU::SGPR_64RegClass
;
2154 SubIndices
= Sub0_15_64
;
2159 MachineInstrBuilder MIB
= BuildMI(
2160 MBB
, I
, DL
, get(AMDGPU::REG_SEQUENCE
), DstReg
);
2162 I
= MIB
->getIterator();
2164 SmallVector
<unsigned, 8> Regs
;
2165 for (int Idx
= 0; Idx
!= NElts
; ++Idx
) {
2166 Register DstElt
= MRI
.createVirtualRegister(EltRC
);
2167 Regs
.push_back(DstElt
);
2169 unsigned SubIdx
= SubIndices
[Idx
];
2171 MachineInstr
*Select
=
2172 BuildMI(MBB
, I
, DL
, get(SelOp
), DstElt
)
2173 .addReg(FalseReg
, 0, SubIdx
)
2174 .addReg(TrueReg
, 0, SubIdx
);
2175 preserveCondRegFlags(Select
->getOperand(3), Cond
[1]);
2176 fixImplicitOperands(*Select
);
2183 bool SIInstrInfo::isFoldableCopy(const MachineInstr
&MI
) const {
2184 switch (MI
.getOpcode()) {
2185 case AMDGPU::V_MOV_B32_e32
:
2186 case AMDGPU::V_MOV_B32_e64
:
2187 case AMDGPU::V_MOV_B64_PSEUDO
: {
2188 // If there are additional implicit register operands, this may be used for
2189 // register indexing so the source register operand isn't simply copied.
2190 unsigned NumOps
= MI
.getDesc().getNumOperands() +
2191 MI
.getDesc().getNumImplicitUses();
2193 return MI
.getNumOperands() == NumOps
;
2195 case AMDGPU::S_MOV_B32
:
2196 case AMDGPU::S_MOV_B64
:
2198 case AMDGPU::V_ACCVGPR_WRITE_B32
:
2199 case AMDGPU::V_ACCVGPR_READ_B32
:
2206 unsigned SIInstrInfo::getAddressSpaceForPseudoSourceKind(
2207 unsigned Kind
) const {
2209 case PseudoSourceValue::Stack
:
2210 case PseudoSourceValue::FixedStack
:
2211 return AMDGPUAS::PRIVATE_ADDRESS
;
2212 case PseudoSourceValue::ConstantPool
:
2213 case PseudoSourceValue::GOT
:
2214 case PseudoSourceValue::JumpTable
:
2215 case PseudoSourceValue::GlobalValueCallEntry
:
2216 case PseudoSourceValue::ExternalSymbolCallEntry
:
2217 case PseudoSourceValue::TargetCustom
:
2218 return AMDGPUAS::CONSTANT_ADDRESS
;
2220 return AMDGPUAS::FLAT_ADDRESS
;
2223 static void removeModOperands(MachineInstr
&MI
) {
2224 unsigned Opc
= MI
.getOpcode();
2225 int Src0ModIdx
= AMDGPU::getNamedOperandIdx(Opc
,
2226 AMDGPU::OpName::src0_modifiers
);
2227 int Src1ModIdx
= AMDGPU::getNamedOperandIdx(Opc
,
2228 AMDGPU::OpName::src1_modifiers
);
2229 int Src2ModIdx
= AMDGPU::getNamedOperandIdx(Opc
,
2230 AMDGPU::OpName::src2_modifiers
);
2232 MI
.RemoveOperand(Src2ModIdx
);
2233 MI
.RemoveOperand(Src1ModIdx
);
2234 MI
.RemoveOperand(Src0ModIdx
);
2237 bool SIInstrInfo::FoldImmediate(MachineInstr
&UseMI
, MachineInstr
&DefMI
,
2238 unsigned Reg
, MachineRegisterInfo
*MRI
) const {
2239 if (!MRI
->hasOneNonDBGUse(Reg
))
2242 switch (DefMI
.getOpcode()) {
2245 case AMDGPU::S_MOV_B64
:
2246 // TODO: We could fold 64-bit immediates, but this get compilicated
2247 // when there are sub-registers.
2250 case AMDGPU::V_MOV_B32_e32
:
2251 case AMDGPU::S_MOV_B32
:
2252 case AMDGPU::V_ACCVGPR_WRITE_B32
:
2256 const MachineOperand
*ImmOp
= getNamedOperand(DefMI
, AMDGPU::OpName::src0
);
2258 // FIXME: We could handle FrameIndex values here.
2259 if (!ImmOp
->isImm())
2262 unsigned Opc
= UseMI
.getOpcode();
2263 if (Opc
== AMDGPU::COPY
) {
2264 bool isVGPRCopy
= RI
.isVGPR(*MRI
, UseMI
.getOperand(0).getReg());
2265 unsigned NewOpc
= isVGPRCopy
? AMDGPU::V_MOV_B32_e32
: AMDGPU::S_MOV_B32
;
2266 if (RI
.isAGPR(*MRI
, UseMI
.getOperand(0).getReg())) {
2267 if (!isInlineConstant(*ImmOp
, AMDGPU::OPERAND_REG_INLINE_AC_INT32
))
2269 NewOpc
= AMDGPU::V_ACCVGPR_WRITE_B32
;
2271 UseMI
.setDesc(get(NewOpc
));
2272 UseMI
.getOperand(1).ChangeToImmediate(ImmOp
->getImm());
2273 UseMI
.addImplicitDefUseOperands(*UseMI
.getParent()->getParent());
2277 if (Opc
== AMDGPU::V_MAD_F32
|| Opc
== AMDGPU::V_MAC_F32_e64
||
2278 Opc
== AMDGPU::V_MAD_F16
|| Opc
== AMDGPU::V_MAC_F16_e64
||
2279 Opc
== AMDGPU::V_FMA_F32
|| Opc
== AMDGPU::V_FMAC_F32_e64
||
2280 Opc
== AMDGPU::V_FMA_F16
|| Opc
== AMDGPU::V_FMAC_F16_e64
) {
2281 // Don't fold if we are using source or output modifiers. The new VOP2
2282 // instructions don't have them.
2283 if (hasAnyModifiersSet(UseMI
))
2286 // If this is a free constant, there's no reason to do this.
2287 // TODO: We could fold this here instead of letting SIFoldOperands do it
2289 MachineOperand
*Src0
= getNamedOperand(UseMI
, AMDGPU::OpName::src0
);
2291 // Any src operand can be used for the legality check.
2292 if (isInlineConstant(UseMI
, *Src0
, *ImmOp
))
2295 bool IsF32
= Opc
== AMDGPU::V_MAD_F32
|| Opc
== AMDGPU::V_MAC_F32_e64
||
2296 Opc
== AMDGPU::V_FMA_F32
|| Opc
== AMDGPU::V_FMAC_F32_e64
;
2297 bool IsFMA
= Opc
== AMDGPU::V_FMA_F32
|| Opc
== AMDGPU::V_FMAC_F32_e64
||
2298 Opc
== AMDGPU::V_FMA_F16
|| Opc
== AMDGPU::V_FMAC_F16_e64
;
2299 MachineOperand
*Src1
= getNamedOperand(UseMI
, AMDGPU::OpName::src1
);
2300 MachineOperand
*Src2
= getNamedOperand(UseMI
, AMDGPU::OpName::src2
);
2302 // Multiplied part is the constant: Use v_madmk_{f16, f32}.
2303 // We should only expect these to be on src0 due to canonicalizations.
2304 if (Src0
->isReg() && Src0
->getReg() == Reg
) {
2305 if (!Src1
->isReg() || RI
.isSGPRClass(MRI
->getRegClass(Src1
->getReg())))
2308 if (!Src2
->isReg() || RI
.isSGPRClass(MRI
->getRegClass(Src2
->getReg())))
2312 IsFMA
? (IsF32
? AMDGPU::V_FMAMK_F32
: AMDGPU::V_FMAMK_F16
)
2313 : (IsF32
? AMDGPU::V_MADMK_F32
: AMDGPU::V_MADMK_F16
);
2314 if (pseudoToMCOpcode(NewOpc
) == -1)
2317 // We need to swap operands 0 and 1 since madmk constant is at operand 1.
2319 const int64_t Imm
= ImmOp
->getImm();
2321 // FIXME: This would be a lot easier if we could return a new instruction
2322 // instead of having to modify in place.
2324 // Remove these first since they are at the end.
2325 UseMI
.RemoveOperand(
2326 AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::omod
));
2327 UseMI
.RemoveOperand(
2328 AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::clamp
));
2330 Register Src1Reg
= Src1
->getReg();
2331 unsigned Src1SubReg
= Src1
->getSubReg();
2332 Src0
->setReg(Src1Reg
);
2333 Src0
->setSubReg(Src1SubReg
);
2334 Src0
->setIsKill(Src1
->isKill());
2336 if (Opc
== AMDGPU::V_MAC_F32_e64
||
2337 Opc
== AMDGPU::V_MAC_F16_e64
||
2338 Opc
== AMDGPU::V_FMAC_F32_e64
||
2339 Opc
== AMDGPU::V_FMAC_F16_e64
)
2340 UseMI
.untieRegOperand(
2341 AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src2
));
2343 Src1
->ChangeToImmediate(Imm
);
2345 removeModOperands(UseMI
);
2346 UseMI
.setDesc(get(NewOpc
));
2348 bool DeleteDef
= MRI
->hasOneNonDBGUse(Reg
);
2350 DefMI
.eraseFromParent();
2355 // Added part is the constant: Use v_madak_{f16, f32}.
2356 if (Src2
->isReg() && Src2
->getReg() == Reg
) {
2357 // Not allowed to use constant bus for another operand.
2358 // We can however allow an inline immediate as src0.
2359 bool Src0Inlined
= false;
2360 if (Src0
->isReg()) {
2361 // Try to inline constant if possible.
2362 // If the Def moves immediate and the use is single
2363 // We are saving VGPR here.
2364 MachineInstr
*Def
= MRI
->getUniqueVRegDef(Src0
->getReg());
2365 if (Def
&& Def
->isMoveImmediate() &&
2366 isInlineConstant(Def
->getOperand(1)) &&
2367 MRI
->hasOneUse(Src0
->getReg())) {
2368 Src0
->ChangeToImmediate(Def
->getOperand(1).getImm());
2370 } else if ((Register::isPhysicalRegister(Src0
->getReg()) &&
2371 (ST
.getConstantBusLimit(Opc
) <= 1 &&
2372 RI
.isSGPRClass(RI
.getPhysRegClass(Src0
->getReg())))) ||
2373 (Register::isVirtualRegister(Src0
->getReg()) &&
2374 (ST
.getConstantBusLimit(Opc
) <= 1 &&
2375 RI
.isSGPRClass(MRI
->getRegClass(Src0
->getReg())))))
2377 // VGPR is okay as Src0 - fallthrough
2380 if (Src1
->isReg() && !Src0Inlined
) {
2381 // We have one slot for inlinable constant so far - try to fill it
2382 MachineInstr
*Def
= MRI
->getUniqueVRegDef(Src1
->getReg());
2383 if (Def
&& Def
->isMoveImmediate() &&
2384 isInlineConstant(Def
->getOperand(1)) &&
2385 MRI
->hasOneUse(Src1
->getReg()) &&
2386 commuteInstruction(UseMI
)) {
2387 Src0
->ChangeToImmediate(Def
->getOperand(1).getImm());
2388 } else if ((Register::isPhysicalRegister(Src1
->getReg()) &&
2389 RI
.isSGPRClass(RI
.getPhysRegClass(Src1
->getReg()))) ||
2390 (Register::isVirtualRegister(Src1
->getReg()) &&
2391 RI
.isSGPRClass(MRI
->getRegClass(Src1
->getReg()))))
2393 // VGPR is okay as Src1 - fallthrough
2397 IsFMA
? (IsF32
? AMDGPU::V_FMAAK_F32
: AMDGPU::V_FMAAK_F16
)
2398 : (IsF32
? AMDGPU::V_MADAK_F32
: AMDGPU::V_MADAK_F16
);
2399 if (pseudoToMCOpcode(NewOpc
) == -1)
2402 const int64_t Imm
= ImmOp
->getImm();
2404 // FIXME: This would be a lot easier if we could return a new instruction
2405 // instead of having to modify in place.
2407 // Remove these first since they are at the end.
2408 UseMI
.RemoveOperand(
2409 AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::omod
));
2410 UseMI
.RemoveOperand(
2411 AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::clamp
));
2413 if (Opc
== AMDGPU::V_MAC_F32_e64
||
2414 Opc
== AMDGPU::V_MAC_F16_e64
||
2415 Opc
== AMDGPU::V_FMAC_F32_e64
||
2416 Opc
== AMDGPU::V_FMAC_F16_e64
)
2417 UseMI
.untieRegOperand(
2418 AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src2
));
2420 // ChangingToImmediate adds Src2 back to the instruction.
2421 Src2
->ChangeToImmediate(Imm
);
2423 // These come before src2.
2424 removeModOperands(UseMI
);
2425 UseMI
.setDesc(get(NewOpc
));
2426 // It might happen that UseMI was commuted
2427 // and we now have SGPR as SRC1. If so 2 inlined
2428 // constant and SGPR are illegal.
2429 legalizeOperands(UseMI
);
2431 bool DeleteDef
= MRI
->hasOneNonDBGUse(Reg
);
2433 DefMI
.eraseFromParent();
2442 static bool offsetsDoNotOverlap(int WidthA
, int OffsetA
,
2443 int WidthB
, int OffsetB
) {
2444 int LowOffset
= OffsetA
< OffsetB
? OffsetA
: OffsetB
;
2445 int HighOffset
= OffsetA
< OffsetB
? OffsetB
: OffsetA
;
2446 int LowWidth
= (LowOffset
== OffsetA
) ? WidthA
: WidthB
;
2447 return LowOffset
+ LowWidth
<= HighOffset
;
2450 bool SIInstrInfo::checkInstOffsetsDoNotOverlap(const MachineInstr
&MIa
,
2451 const MachineInstr
&MIb
) const {
2452 const MachineOperand
*BaseOp0
, *BaseOp1
;
2453 int64_t Offset0
, Offset1
;
2455 if (getMemOperandWithOffset(MIa
, BaseOp0
, Offset0
, &RI
) &&
2456 getMemOperandWithOffset(MIb
, BaseOp1
, Offset1
, &RI
)) {
2457 if (!BaseOp0
->isIdenticalTo(*BaseOp1
))
2460 if (!MIa
.hasOneMemOperand() || !MIb
.hasOneMemOperand()) {
2461 // FIXME: Handle ds_read2 / ds_write2.
2464 unsigned Width0
= (*MIa
.memoperands_begin())->getSize();
2465 unsigned Width1
= (*MIb
.memoperands_begin())->getSize();
2466 if (offsetsDoNotOverlap(Width0
, Offset0
, Width1
, Offset1
)) {
2474 bool SIInstrInfo::areMemAccessesTriviallyDisjoint(const MachineInstr
&MIa
,
2475 const MachineInstr
&MIb
,
2476 AliasAnalysis
*AA
) const {
2477 assert((MIa
.mayLoad() || MIa
.mayStore()) &&
2478 "MIa must load from or modify a memory location");
2479 assert((MIb
.mayLoad() || MIb
.mayStore()) &&
2480 "MIb must load from or modify a memory location");
2482 if (MIa
.hasUnmodeledSideEffects() || MIb
.hasUnmodeledSideEffects())
2485 // XXX - Can we relax this between address spaces?
2486 if (MIa
.hasOrderedMemoryRef() || MIb
.hasOrderedMemoryRef())
2489 // TODO: Should we check the address space from the MachineMemOperand? That
2490 // would allow us to distinguish objects we know don't alias based on the
2491 // underlying address space, even if it was lowered to a different one,
2492 // e.g. private accesses lowered to use MUBUF instructions on a scratch
2496 return checkInstOffsetsDoNotOverlap(MIa
, MIb
);
2498 return !isFLAT(MIb
) || isSegmentSpecificFLAT(MIb
);
2501 if (isMUBUF(MIa
) || isMTBUF(MIa
)) {
2502 if (isMUBUF(MIb
) || isMTBUF(MIb
))
2503 return checkInstOffsetsDoNotOverlap(MIa
, MIb
);
2505 return !isFLAT(MIb
) && !isSMRD(MIb
);
2510 return checkInstOffsetsDoNotOverlap(MIa
, MIb
);
2512 return !isFLAT(MIb
) && !isMUBUF(MIa
) && !isMTBUF(MIa
);
2517 return checkInstOffsetsDoNotOverlap(MIa
, MIb
);
2525 static int64_t getFoldableImm(const MachineOperand
* MO
) {
2528 const MachineFunction
*MF
= MO
->getParent()->getParent()->getParent();
2529 const MachineRegisterInfo
&MRI
= MF
->getRegInfo();
2530 auto Def
= MRI
.getUniqueVRegDef(MO
->getReg());
2531 if (Def
&& Def
->getOpcode() == AMDGPU::V_MOV_B32_e32
&&
2532 Def
->getOperand(1).isImm())
2533 return Def
->getOperand(1).getImm();
2534 return AMDGPU::NoRegister
;
2537 MachineInstr
*SIInstrInfo::convertToThreeAddress(MachineFunction::iterator
&MBB
,
2539 LiveVariables
*LV
) const {
2540 unsigned Opc
= MI
.getOpcode();
2542 bool IsFMA
= Opc
== AMDGPU::V_FMAC_F32_e32
|| Opc
== AMDGPU::V_FMAC_F32_e64
||
2543 Opc
== AMDGPU::V_FMAC_F16_e32
|| Opc
== AMDGPU::V_FMAC_F16_e64
;
2548 case AMDGPU::V_MAC_F16_e64
:
2549 case AMDGPU::V_FMAC_F16_e64
:
2552 case AMDGPU::V_MAC_F32_e64
:
2553 case AMDGPU::V_FMAC_F32_e64
:
2555 case AMDGPU::V_MAC_F16_e32
:
2556 case AMDGPU::V_FMAC_F16_e32
:
2559 case AMDGPU::V_MAC_F32_e32
:
2560 case AMDGPU::V_FMAC_F32_e32
: {
2561 int Src0Idx
= AMDGPU::getNamedOperandIdx(MI
.getOpcode(),
2562 AMDGPU::OpName::src0
);
2563 const MachineOperand
*Src0
= &MI
.getOperand(Src0Idx
);
2564 if (!Src0
->isReg() && !Src0
->isImm())
2567 if (Src0
->isImm() && !isInlineConstant(MI
, Src0Idx
, *Src0
))
2574 const MachineOperand
*Dst
= getNamedOperand(MI
, AMDGPU::OpName::vdst
);
2575 const MachineOperand
*Src0
= getNamedOperand(MI
, AMDGPU::OpName::src0
);
2576 const MachineOperand
*Src0Mods
=
2577 getNamedOperand(MI
, AMDGPU::OpName::src0_modifiers
);
2578 const MachineOperand
*Src1
= getNamedOperand(MI
, AMDGPU::OpName::src1
);
2579 const MachineOperand
*Src1Mods
=
2580 getNamedOperand(MI
, AMDGPU::OpName::src1_modifiers
);
2581 const MachineOperand
*Src2
= getNamedOperand(MI
, AMDGPU::OpName::src2
);
2582 const MachineOperand
*Clamp
= getNamedOperand(MI
, AMDGPU::OpName::clamp
);
2583 const MachineOperand
*Omod
= getNamedOperand(MI
, AMDGPU::OpName::omod
);
2585 if (!Src0Mods
&& !Src1Mods
&& !Clamp
&& !Omod
&&
2586 // If we have an SGPR input, we will violate the constant bus restriction.
2587 (ST
.getConstantBusLimit(Opc
) > 1 ||
2589 !RI
.isSGPRReg(MBB
->getParent()->getRegInfo(), Src0
->getReg()))) {
2590 if (auto Imm
= getFoldableImm(Src2
)) {
2592 IsFMA
? (IsF16
? AMDGPU::V_FMAAK_F16
: AMDGPU::V_FMAAK_F32
)
2593 : (IsF16
? AMDGPU::V_MADAK_F16
: AMDGPU::V_MADAK_F32
);
2594 if (pseudoToMCOpcode(NewOpc
) != -1)
2595 return BuildMI(*MBB
, MI
, MI
.getDebugLoc(), get(NewOpc
))
2602 IsFMA
? (IsF16
? AMDGPU::V_FMAMK_F16
: AMDGPU::V_FMAMK_F32
)
2603 : (IsF16
? AMDGPU::V_MADMK_F16
: AMDGPU::V_MADMK_F32
);
2604 if (auto Imm
= getFoldableImm(Src1
)) {
2605 if (pseudoToMCOpcode(NewOpc
) != -1)
2606 return BuildMI(*MBB
, MI
, MI
.getDebugLoc(), get(NewOpc
))
2612 if (auto Imm
= getFoldableImm(Src0
)) {
2613 if (pseudoToMCOpcode(NewOpc
) != -1 &&
2614 isOperandLegal(MI
, AMDGPU::getNamedOperandIdx(NewOpc
,
2615 AMDGPU::OpName::src0
), Src1
))
2616 return BuildMI(*MBB
, MI
, MI
.getDebugLoc(), get(NewOpc
))
2624 unsigned NewOpc
= IsFMA
? (IsF16
? AMDGPU::V_FMA_F16
: AMDGPU::V_FMA_F32
)
2625 : (IsF16
? AMDGPU::V_MAD_F16
: AMDGPU::V_MAD_F32
);
2626 if (pseudoToMCOpcode(NewOpc
) == -1)
2629 return BuildMI(*MBB
, MI
, MI
.getDebugLoc(), get(NewOpc
))
2631 .addImm(Src0Mods
? Src0Mods
->getImm() : 0)
2633 .addImm(Src1Mods
? Src1Mods
->getImm() : 0)
2635 .addImm(0) // Src mods
2637 .addImm(Clamp
? Clamp
->getImm() : 0)
2638 .addImm(Omod
? Omod
->getImm() : 0);
2641 // It's not generally safe to move VALU instructions across these since it will
2642 // start using the register as a base index rather than directly.
2643 // XXX - Why isn't hasSideEffects sufficient for these?
2644 static bool changesVGPRIndexingMode(const MachineInstr
&MI
) {
2645 switch (MI
.getOpcode()) {
2646 case AMDGPU::S_SET_GPR_IDX_ON
:
2647 case AMDGPU::S_SET_GPR_IDX_MODE
:
2648 case AMDGPU::S_SET_GPR_IDX_OFF
:
2655 bool SIInstrInfo::isSchedulingBoundary(const MachineInstr
&MI
,
2656 const MachineBasicBlock
*MBB
,
2657 const MachineFunction
&MF
) const {
2658 // XXX - Do we want the SP check in the base implementation?
2660 // Target-independent instructions do not have an implicit-use of EXEC, even
2661 // when they operate on VGPRs. Treating EXEC modifications as scheduling
2662 // boundaries prevents incorrect movements of such instructions.
2663 return TargetInstrInfo::isSchedulingBoundary(MI
, MBB
, MF
) ||
2664 MI
.modifiesRegister(AMDGPU::EXEC
, &RI
) ||
2665 MI
.getOpcode() == AMDGPU::S_SETREG_IMM32_B32
||
2666 MI
.getOpcode() == AMDGPU::S_SETREG_B32
||
2667 MI
.getOpcode() == AMDGPU::S_DENORM_MODE
||
2668 changesVGPRIndexingMode(MI
);
2671 bool SIInstrInfo::isAlwaysGDS(uint16_t Opcode
) const {
2672 return Opcode
== AMDGPU::DS_ORDERED_COUNT
||
2673 Opcode
== AMDGPU::DS_GWS_INIT
||
2674 Opcode
== AMDGPU::DS_GWS_SEMA_V
||
2675 Opcode
== AMDGPU::DS_GWS_SEMA_BR
||
2676 Opcode
== AMDGPU::DS_GWS_SEMA_P
||
2677 Opcode
== AMDGPU::DS_GWS_SEMA_RELEASE_ALL
||
2678 Opcode
== AMDGPU::DS_GWS_BARRIER
;
2681 bool SIInstrInfo::hasUnwantedEffectsWhenEXECEmpty(const MachineInstr
&MI
) const {
2682 unsigned Opcode
= MI
.getOpcode();
2684 if (MI
.mayStore() && isSMRD(MI
))
2685 return true; // scalar store or atomic
2687 // This will terminate the function when other lanes may need to continue.
2691 // These instructions cause shader I/O that may cause hardware lockups
2692 // when executed with an empty EXEC mask.
2694 // Note: exp with VM = DONE = 0 is automatically skipped by hardware when
2695 // EXEC = 0, but checking for that case here seems not worth it
2696 // given the typical code patterns.
2697 if (Opcode
== AMDGPU::S_SENDMSG
|| Opcode
== AMDGPU::S_SENDMSGHALT
||
2698 Opcode
== AMDGPU::EXP
|| Opcode
== AMDGPU::EXP_DONE
||
2699 Opcode
== AMDGPU::DS_ORDERED_COUNT
|| Opcode
== AMDGPU::S_TRAP
||
2700 Opcode
== AMDGPU::DS_GWS_INIT
|| Opcode
== AMDGPU::DS_GWS_BARRIER
)
2703 if (MI
.isCall() || MI
.isInlineAsm())
2704 return true; // conservative assumption
2706 // These are like SALU instructions in terms of effects, so it's questionable
2707 // whether we should return true for those.
2709 // However, executing them with EXEC = 0 causes them to operate on undefined
2710 // data, which we avoid by returning true here.
2711 if (Opcode
== AMDGPU::V_READFIRSTLANE_B32
|| Opcode
== AMDGPU::V_READLANE_B32
)
2717 bool SIInstrInfo::mayReadEXEC(const MachineRegisterInfo
&MRI
,
2718 const MachineInstr
&MI
) const {
2719 if (MI
.isMetaInstruction())
2722 // This won't read exec if this is an SGPR->SGPR copy.
2723 if (MI
.isCopyLike()) {
2724 if (!RI
.isSGPRReg(MRI
, MI
.getOperand(0).getReg()))
2727 // Make sure this isn't copying exec as a normal operand
2728 return MI
.readsRegister(AMDGPU::EXEC
, &RI
);
2731 // Make a conservative assumption about the callee.
2735 // Be conservative with any unhandled generic opcodes.
2736 if (!isTargetSpecificOpcode(MI
.getOpcode()))
2739 return !isSALU(MI
) || MI
.readsRegister(AMDGPU::EXEC
, &RI
);
2742 bool SIInstrInfo::isInlineConstant(const APInt
&Imm
) const {
2743 switch (Imm
.getBitWidth()) {
2744 case 1: // This likely will be a condition code mask.
2748 return AMDGPU::isInlinableLiteral32(Imm
.getSExtValue(),
2749 ST
.hasInv2PiInlineImm());
2751 return AMDGPU::isInlinableLiteral64(Imm
.getSExtValue(),
2752 ST
.hasInv2PiInlineImm());
2754 return ST
.has16BitInsts() &&
2755 AMDGPU::isInlinableLiteral16(Imm
.getSExtValue(),
2756 ST
.hasInv2PiInlineImm());
2758 llvm_unreachable("invalid bitwidth");
2762 bool SIInstrInfo::isInlineConstant(const MachineOperand
&MO
,
2763 uint8_t OperandType
) const {
2765 OperandType
< AMDGPU::OPERAND_SRC_FIRST
||
2766 OperandType
> AMDGPU::OPERAND_SRC_LAST
)
2769 // MachineOperand provides no way to tell the true operand size, since it only
2770 // records a 64-bit value. We need to know the size to determine if a 32-bit
2771 // floating point immediate bit pattern is legal for an integer immediate. It
2772 // would be for any 32-bit integer operand, but would not be for a 64-bit one.
2774 int64_t Imm
= MO
.getImm();
2775 switch (OperandType
) {
2776 case AMDGPU::OPERAND_REG_IMM_INT32
:
2777 case AMDGPU::OPERAND_REG_IMM_FP32
:
2778 case AMDGPU::OPERAND_REG_INLINE_C_INT32
:
2779 case AMDGPU::OPERAND_REG_INLINE_C_FP32
:
2780 case AMDGPU::OPERAND_REG_INLINE_AC_INT32
:
2781 case AMDGPU::OPERAND_REG_INLINE_AC_FP32
: {
2782 int32_t Trunc
= static_cast<int32_t>(Imm
);
2783 return AMDGPU::isInlinableLiteral32(Trunc
, ST
.hasInv2PiInlineImm());
2785 case AMDGPU::OPERAND_REG_IMM_INT64
:
2786 case AMDGPU::OPERAND_REG_IMM_FP64
:
2787 case AMDGPU::OPERAND_REG_INLINE_C_INT64
:
2788 case AMDGPU::OPERAND_REG_INLINE_C_FP64
:
2789 return AMDGPU::isInlinableLiteral64(MO
.getImm(),
2790 ST
.hasInv2PiInlineImm());
2791 case AMDGPU::OPERAND_REG_IMM_INT16
:
2792 case AMDGPU::OPERAND_REG_IMM_FP16
:
2793 case AMDGPU::OPERAND_REG_INLINE_C_INT16
:
2794 case AMDGPU::OPERAND_REG_INLINE_C_FP16
:
2795 case AMDGPU::OPERAND_REG_INLINE_AC_INT16
:
2796 case AMDGPU::OPERAND_REG_INLINE_AC_FP16
: {
2797 if (isInt
<16>(Imm
) || isUInt
<16>(Imm
)) {
2798 // A few special case instructions have 16-bit operands on subtargets
2799 // where 16-bit instructions are not legal.
2800 // TODO: Do the 32-bit immediates work? We shouldn't really need to handle
2801 // constants in these cases
2802 int16_t Trunc
= static_cast<int16_t>(Imm
);
2803 return ST
.has16BitInsts() &&
2804 AMDGPU::isInlinableLiteral16(Trunc
, ST
.hasInv2PiInlineImm());
2809 case AMDGPU::OPERAND_REG_IMM_V2INT16
:
2810 case AMDGPU::OPERAND_REG_IMM_V2FP16
:
2811 case AMDGPU::OPERAND_REG_INLINE_C_V2INT16
:
2812 case AMDGPU::OPERAND_REG_INLINE_C_V2FP16
:
2813 case AMDGPU::OPERAND_REG_INLINE_AC_V2INT16
:
2814 case AMDGPU::OPERAND_REG_INLINE_AC_V2FP16
: {
2815 uint32_t Trunc
= static_cast<uint32_t>(Imm
);
2816 return AMDGPU::isInlinableLiteralV216(Trunc
, ST
.hasInv2PiInlineImm());
2819 llvm_unreachable("invalid bitwidth");
2823 bool SIInstrInfo::isLiteralConstantLike(const MachineOperand
&MO
,
2824 const MCOperandInfo
&OpInfo
) const {
2825 switch (MO
.getType()) {
2826 case MachineOperand::MO_Register
:
2828 case MachineOperand::MO_Immediate
:
2829 return !isInlineConstant(MO
, OpInfo
);
2830 case MachineOperand::MO_FrameIndex
:
2831 case MachineOperand::MO_MachineBasicBlock
:
2832 case MachineOperand::MO_ExternalSymbol
:
2833 case MachineOperand::MO_GlobalAddress
:
2834 case MachineOperand::MO_MCSymbol
:
2837 llvm_unreachable("unexpected operand type");
2841 static bool compareMachineOp(const MachineOperand
&Op0
,
2842 const MachineOperand
&Op1
) {
2843 if (Op0
.getType() != Op1
.getType())
2846 switch (Op0
.getType()) {
2847 case MachineOperand::MO_Register
:
2848 return Op0
.getReg() == Op1
.getReg();
2849 case MachineOperand::MO_Immediate
:
2850 return Op0
.getImm() == Op1
.getImm();
2852 llvm_unreachable("Didn't expect to be comparing these operand types");
2856 bool SIInstrInfo::isImmOperandLegal(const MachineInstr
&MI
, unsigned OpNo
,
2857 const MachineOperand
&MO
) const {
2858 const MCInstrDesc
&InstDesc
= MI
.getDesc();
2859 const MCOperandInfo
&OpInfo
= InstDesc
.OpInfo
[OpNo
];
2861 assert(MO
.isImm() || MO
.isTargetIndex() || MO
.isFI() || MO
.isGlobal());
2863 if (OpInfo
.OperandType
== MCOI::OPERAND_IMMEDIATE
)
2866 if (OpInfo
.RegClass
< 0)
2869 const MachineFunction
*MF
= MI
.getParent()->getParent();
2870 const GCNSubtarget
&ST
= MF
->getSubtarget
<GCNSubtarget
>();
2872 if (MO
.isImm() && isInlineConstant(MO
, OpInfo
)) {
2873 if (isMAI(MI
) && ST
.hasMFMAInlineLiteralBug() &&
2874 OpNo
==(unsigned)AMDGPU::getNamedOperandIdx(MI
.getOpcode(),
2875 AMDGPU::OpName::src2
))
2877 return RI
.opCanUseInlineConstant(OpInfo
.OperandType
);
2880 if (!RI
.opCanUseLiteralConstant(OpInfo
.OperandType
))
2883 if (!isVOP3(MI
) || !AMDGPU::isSISrcOperand(InstDesc
, OpNo
))
2886 return ST
.hasVOP3Literal();
2889 bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode
) const {
2890 int Op32
= AMDGPU::getVOPe32(Opcode
);
2894 return pseudoToMCOpcode(Op32
) != -1;
2897 bool SIInstrInfo::hasModifiers(unsigned Opcode
) const {
2898 // The src0_modifier operand is present on all instructions
2899 // that have modifiers.
2901 return AMDGPU::getNamedOperandIdx(Opcode
,
2902 AMDGPU::OpName::src0_modifiers
) != -1;
2905 bool SIInstrInfo::hasModifiersSet(const MachineInstr
&MI
,
2906 unsigned OpName
) const {
2907 const MachineOperand
*Mods
= getNamedOperand(MI
, OpName
);
2908 return Mods
&& Mods
->getImm();
2911 bool SIInstrInfo::hasAnyModifiersSet(const MachineInstr
&MI
) const {
2912 return hasModifiersSet(MI
, AMDGPU::OpName::src0_modifiers
) ||
2913 hasModifiersSet(MI
, AMDGPU::OpName::src1_modifiers
) ||
2914 hasModifiersSet(MI
, AMDGPU::OpName::src2_modifiers
) ||
2915 hasModifiersSet(MI
, AMDGPU::OpName::clamp
) ||
2916 hasModifiersSet(MI
, AMDGPU::OpName::omod
);
2919 bool SIInstrInfo::canShrink(const MachineInstr
&MI
,
2920 const MachineRegisterInfo
&MRI
) const {
2921 const MachineOperand
*Src2
= getNamedOperand(MI
, AMDGPU::OpName::src2
);
2922 // Can't shrink instruction with three operands.
2923 // FIXME: v_cndmask_b32 has 3 operands and is shrinkable, but we need to add
2924 // a special case for it. It can only be shrunk if the third operand
2925 // is vcc, and src0_modifiers and src1_modifiers are not set.
2926 // We should handle this the same way we handle vopc, by addding
2927 // a register allocation hint pre-regalloc and then do the shrinking
2930 switch (MI
.getOpcode()) {
2931 default: return false;
2933 case AMDGPU::V_ADDC_U32_e64
:
2934 case AMDGPU::V_SUBB_U32_e64
:
2935 case AMDGPU::V_SUBBREV_U32_e64
: {
2936 const MachineOperand
*Src1
2937 = getNamedOperand(MI
, AMDGPU::OpName::src1
);
2938 if (!Src1
->isReg() || !RI
.isVGPR(MRI
, Src1
->getReg()))
2940 // Additional verification is needed for sdst/src2.
2943 case AMDGPU::V_MAC_F32_e64
:
2944 case AMDGPU::V_MAC_F16_e64
:
2945 case AMDGPU::V_FMAC_F32_e64
:
2946 case AMDGPU::V_FMAC_F16_e64
:
2947 if (!Src2
->isReg() || !RI
.isVGPR(MRI
, Src2
->getReg()) ||
2948 hasModifiersSet(MI
, AMDGPU::OpName::src2_modifiers
))
2952 case AMDGPU::V_CNDMASK_B32_e64
:
2957 const MachineOperand
*Src1
= getNamedOperand(MI
, AMDGPU::OpName::src1
);
2958 if (Src1
&& (!Src1
->isReg() || !RI
.isVGPR(MRI
, Src1
->getReg()) ||
2959 hasModifiersSet(MI
, AMDGPU::OpName::src1_modifiers
)))
2962 // We don't need to check src0, all input types are legal, so just make sure
2963 // src0 isn't using any modifiers.
2964 if (hasModifiersSet(MI
, AMDGPU::OpName::src0_modifiers
))
2967 // Can it be shrunk to a valid 32 bit opcode?
2968 if (!hasVALU32BitEncoding(MI
.getOpcode()))
2971 // Check output modifiers
2972 return !hasModifiersSet(MI
, AMDGPU::OpName::omod
) &&
2973 !hasModifiersSet(MI
, AMDGPU::OpName::clamp
);
2976 // Set VCC operand with all flags from \p Orig, except for setting it as
2978 static void copyFlagsToImplicitVCC(MachineInstr
&MI
,
2979 const MachineOperand
&Orig
) {
2981 for (MachineOperand
&Use
: MI
.implicit_operands()) {
2982 if (Use
.isUse() && Use
.getReg() == AMDGPU::VCC
) {
2983 Use
.setIsUndef(Orig
.isUndef());
2984 Use
.setIsKill(Orig
.isKill());
2990 MachineInstr
*SIInstrInfo::buildShrunkInst(MachineInstr
&MI
,
2991 unsigned Op32
) const {
2992 MachineBasicBlock
*MBB
= MI
.getParent();;
2993 MachineInstrBuilder Inst32
=
2994 BuildMI(*MBB
, MI
, MI
.getDebugLoc(), get(Op32
));
2996 // Add the dst operand if the 32-bit encoding also has an explicit $vdst.
2997 // For VOPC instructions, this is replaced by an implicit def of vcc.
2998 int Op32DstIdx
= AMDGPU::getNamedOperandIdx(Op32
, AMDGPU::OpName::vdst
);
2999 if (Op32DstIdx
!= -1) {
3001 Inst32
.add(MI
.getOperand(0));
3003 assert(((MI
.getOperand(0).getReg() == AMDGPU::VCC
) ||
3004 (MI
.getOperand(0).getReg() == AMDGPU::VCC_LO
)) &&
3008 Inst32
.add(*getNamedOperand(MI
, AMDGPU::OpName::src0
));
3010 const MachineOperand
*Src1
= getNamedOperand(MI
, AMDGPU::OpName::src1
);
3014 const MachineOperand
*Src2
= getNamedOperand(MI
, AMDGPU::OpName::src2
);
3017 int Op32Src2Idx
= AMDGPU::getNamedOperandIdx(Op32
, AMDGPU::OpName::src2
);
3018 if (Op32Src2Idx
!= -1) {
3021 // In the case of V_CNDMASK_B32_e32, the explicit operand src2 is
3022 // replaced with an implicit read of vcc. This was already added
3023 // during the initial BuildMI, so find it to preserve the flags.
3024 copyFlagsToImplicitVCC(*Inst32
, *Src2
);
3031 bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo
&MRI
,
3032 const MachineOperand
&MO
,
3033 const MCOperandInfo
&OpInfo
) const {
3034 // Literal constants use the constant bus.
3035 //if (isLiteralConstantLike(MO, OpInfo))
3038 return !isInlineConstant(MO
, OpInfo
);
3041 return true; // Misc other operands like FrameIndex
3046 if (Register::isVirtualRegister(MO
.getReg()))
3047 return RI
.isSGPRClass(MRI
.getRegClass(MO
.getReg()));
3050 if (MO
.getReg() == AMDGPU::SGPR_NULL
)
3053 // SGPRs use the constant bus
3054 if (MO
.isImplicit()) {
3055 return MO
.getReg() == AMDGPU::M0
||
3056 MO
.getReg() == AMDGPU::VCC
||
3057 MO
.getReg() == AMDGPU::VCC_LO
;
3059 return AMDGPU::SReg_32RegClass
.contains(MO
.getReg()) ||
3060 AMDGPU::SReg_64RegClass
.contains(MO
.getReg());
3064 static unsigned findImplicitSGPRRead(const MachineInstr
&MI
) {
3065 for (const MachineOperand
&MO
: MI
.implicit_operands()) {
3066 // We only care about reads.
3070 switch (MO
.getReg()) {
3072 case AMDGPU::VCC_LO
:
3073 case AMDGPU::VCC_HI
:
3075 case AMDGPU::FLAT_SCR
:
3083 return AMDGPU::NoRegister
;
3086 static bool shouldReadExec(const MachineInstr
&MI
) {
3087 if (SIInstrInfo::isVALU(MI
)) {
3088 switch (MI
.getOpcode()) {
3089 case AMDGPU::V_READLANE_B32
:
3090 case AMDGPU::V_READLANE_B32_gfx6_gfx7
:
3091 case AMDGPU::V_READLANE_B32_gfx10
:
3092 case AMDGPU::V_READLANE_B32_vi
:
3093 case AMDGPU::V_WRITELANE_B32
:
3094 case AMDGPU::V_WRITELANE_B32_gfx6_gfx7
:
3095 case AMDGPU::V_WRITELANE_B32_gfx10
:
3096 case AMDGPU::V_WRITELANE_B32_vi
:
3103 if (SIInstrInfo::isGenericOpcode(MI
.getOpcode()) ||
3104 SIInstrInfo::isSALU(MI
) ||
3105 SIInstrInfo::isSMRD(MI
))
3111 static bool isSubRegOf(const SIRegisterInfo
&TRI
,
3112 const MachineOperand
&SuperVec
,
3113 const MachineOperand
&SubReg
) {
3114 if (Register::isPhysicalRegister(SubReg
.getReg()))
3115 return TRI
.isSubRegister(SuperVec
.getReg(), SubReg
.getReg());
3117 return SubReg
.getSubReg() != AMDGPU::NoSubRegister
&&
3118 SubReg
.getReg() == SuperVec
.getReg();
3121 bool SIInstrInfo::verifyInstruction(const MachineInstr
&MI
,
3122 StringRef
&ErrInfo
) const {
3123 uint16_t Opcode
= MI
.getOpcode();
3124 if (SIInstrInfo::isGenericOpcode(MI
.getOpcode()))
3127 const MachineFunction
*MF
= MI
.getParent()->getParent();
3128 const MachineRegisterInfo
&MRI
= MF
->getRegInfo();
3130 int Src0Idx
= AMDGPU::getNamedOperandIdx(Opcode
, AMDGPU::OpName::src0
);
3131 int Src1Idx
= AMDGPU::getNamedOperandIdx(Opcode
, AMDGPU::OpName::src1
);
3132 int Src2Idx
= AMDGPU::getNamedOperandIdx(Opcode
, AMDGPU::OpName::src2
);
3134 // Make sure the number of operands is correct.
3135 const MCInstrDesc
&Desc
= get(Opcode
);
3136 if (!Desc
.isVariadic() &&
3137 Desc
.getNumOperands() != MI
.getNumExplicitOperands()) {
3138 ErrInfo
= "Instruction has wrong number of operands.";
3142 if (MI
.isInlineAsm()) {
3143 // Verify register classes for inlineasm constraints.
3144 for (unsigned I
= InlineAsm::MIOp_FirstOperand
, E
= MI
.getNumOperands();
3146 const TargetRegisterClass
*RC
= MI
.getRegClassConstraint(I
, this, &RI
);
3150 const MachineOperand
&Op
= MI
.getOperand(I
);
3154 Register Reg
= Op
.getReg();
3155 if (!Register::isVirtualRegister(Reg
) && !RC
->contains(Reg
)) {
3156 ErrInfo
= "inlineasm operand has incorrect register class.";
3164 // Make sure the register classes are correct.
3165 for (int i
= 0, e
= Desc
.getNumOperands(); i
!= e
; ++i
) {
3166 if (MI
.getOperand(i
).isFPImm()) {
3167 ErrInfo
= "FPImm Machine Operands are not supported. ISel should bitcast "
3168 "all fp values to integers.";
3172 int RegClass
= Desc
.OpInfo
[i
].RegClass
;
3174 switch (Desc
.OpInfo
[i
].OperandType
) {
3175 case MCOI::OPERAND_REGISTER
:
3176 if (MI
.getOperand(i
).isImm() || MI
.getOperand(i
).isGlobal()) {
3177 ErrInfo
= "Illegal immediate value for operand.";
3181 case AMDGPU::OPERAND_REG_IMM_INT32
:
3182 case AMDGPU::OPERAND_REG_IMM_FP32
:
3184 case AMDGPU::OPERAND_REG_INLINE_C_INT32
:
3185 case AMDGPU::OPERAND_REG_INLINE_C_FP32
:
3186 case AMDGPU::OPERAND_REG_INLINE_C_INT64
:
3187 case AMDGPU::OPERAND_REG_INLINE_C_FP64
:
3188 case AMDGPU::OPERAND_REG_INLINE_C_INT16
:
3189 case AMDGPU::OPERAND_REG_INLINE_C_FP16
:
3190 case AMDGPU::OPERAND_REG_INLINE_AC_INT32
:
3191 case AMDGPU::OPERAND_REG_INLINE_AC_FP32
:
3192 case AMDGPU::OPERAND_REG_INLINE_AC_INT16
:
3193 case AMDGPU::OPERAND_REG_INLINE_AC_FP16
: {
3194 const MachineOperand
&MO
= MI
.getOperand(i
);
3195 if (!MO
.isReg() && (!MO
.isImm() || !isInlineConstant(MI
, i
))) {
3196 ErrInfo
= "Illegal immediate value for operand.";
3201 case MCOI::OPERAND_IMMEDIATE
:
3202 case AMDGPU::OPERAND_KIMM32
:
3203 // Check if this operand is an immediate.
3204 // FrameIndex operands will be replaced by immediates, so they are
3206 if (!MI
.getOperand(i
).isImm() && !MI
.getOperand(i
).isFI()) {
3207 ErrInfo
= "Expected immediate, but got non-immediate";
3215 if (!MI
.getOperand(i
).isReg())
3218 if (RegClass
!= -1) {
3219 Register Reg
= MI
.getOperand(i
).getReg();
3220 if (Reg
== AMDGPU::NoRegister
|| Register::isVirtualRegister(Reg
))
3223 const TargetRegisterClass
*RC
= RI
.getRegClass(RegClass
);
3224 if (!RC
->contains(Reg
)) {
3225 ErrInfo
= "Operand has incorrect register class.";
3233 if (!ST
.hasSDWA()) {
3234 ErrInfo
= "SDWA is not supported on this target";
3238 int DstIdx
= AMDGPU::getNamedOperandIdx(Opcode
, AMDGPU::OpName::vdst
);
3240 const int OpIndicies
[] = { DstIdx
, Src0Idx
, Src1Idx
, Src2Idx
};
3242 for (int OpIdx
: OpIndicies
) {
3245 const MachineOperand
&MO
= MI
.getOperand(OpIdx
);
3247 if (!ST
.hasSDWAScalar()) {
3249 if (!MO
.isReg() || !RI
.hasVGPRs(RI
.getRegClassForReg(MRI
, MO
.getReg()))) {
3250 ErrInfo
= "Only VGPRs allowed as operands in SDWA instructions on VI";
3254 // No immediates on GFX9
3256 ErrInfo
= "Only reg allowed as operands in SDWA instructions on GFX9";
3262 if (!ST
.hasSDWAOmod()) {
3263 // No omod allowed on VI
3264 const MachineOperand
*OMod
= getNamedOperand(MI
, AMDGPU::OpName::omod
);
3265 if (OMod
!= nullptr &&
3266 (!OMod
->isImm() || OMod
->getImm() != 0)) {
3267 ErrInfo
= "OMod not allowed in SDWA instructions on VI";
3272 uint16_t BasicOpcode
= AMDGPU::getBasicFromSDWAOp(Opcode
);
3273 if (isVOPC(BasicOpcode
)) {
3274 if (!ST
.hasSDWASdst() && DstIdx
!= -1) {
3275 // Only vcc allowed as dst on VI for VOPC
3276 const MachineOperand
&Dst
= MI
.getOperand(DstIdx
);
3277 if (!Dst
.isReg() || Dst
.getReg() != AMDGPU::VCC
) {
3278 ErrInfo
= "Only VCC allowed as dst in SDWA instructions on VI";
3281 } else if (!ST
.hasSDWAOutModsVOPC()) {
3282 // No clamp allowed on GFX9 for VOPC
3283 const MachineOperand
*Clamp
= getNamedOperand(MI
, AMDGPU::OpName::clamp
);
3284 if (Clamp
&& (!Clamp
->isImm() || Clamp
->getImm() != 0)) {
3285 ErrInfo
= "Clamp not allowed in VOPC SDWA instructions on VI";
3289 // No omod allowed on GFX9 for VOPC
3290 const MachineOperand
*OMod
= getNamedOperand(MI
, AMDGPU::OpName::omod
);
3291 if (OMod
&& (!OMod
->isImm() || OMod
->getImm() != 0)) {
3292 ErrInfo
= "OMod not allowed in VOPC SDWA instructions on VI";
3298 const MachineOperand
*DstUnused
= getNamedOperand(MI
, AMDGPU::OpName::dst_unused
);
3299 if (DstUnused
&& DstUnused
->isImm() &&
3300 DstUnused
->getImm() == AMDGPU::SDWA::UNUSED_PRESERVE
) {
3301 const MachineOperand
&Dst
= MI
.getOperand(DstIdx
);
3302 if (!Dst
.isReg() || !Dst
.isTied()) {
3303 ErrInfo
= "Dst register should have tied register";
3307 const MachineOperand
&TiedMO
=
3308 MI
.getOperand(MI
.findTiedOperandIdx(DstIdx
));
3309 if (!TiedMO
.isReg() || !TiedMO
.isImplicit() || !TiedMO
.isUse()) {
3311 "Dst register should be tied to implicit use of preserved register";
3313 } else if (Register::isPhysicalRegister(TiedMO
.getReg()) &&
3314 Dst
.getReg() != TiedMO
.getReg()) {
3315 ErrInfo
= "Dst register should use same physical register as preserved";
3322 if (isMIMG(MI
.getOpcode()) && !MI
.mayStore()) {
3323 // Ensure that the return type used is large enough for all the options
3324 // being used TFE/LWE require an extra result register.
3325 const MachineOperand
*DMask
= getNamedOperand(MI
, AMDGPU::OpName::dmask
);
3327 uint64_t DMaskImm
= DMask
->getImm();
3329 isGather4(MI
.getOpcode()) ? 4 : countPopulation(DMaskImm
);
3330 const MachineOperand
*TFE
= getNamedOperand(MI
, AMDGPU::OpName::tfe
);
3331 const MachineOperand
*LWE
= getNamedOperand(MI
, AMDGPU::OpName::lwe
);
3332 const MachineOperand
*D16
= getNamedOperand(MI
, AMDGPU::OpName::d16
);
3334 // Adjust for packed 16 bit values
3335 if (D16
&& D16
->getImm() && !ST
.hasUnpackedD16VMem())
3338 // Adjust if using LWE or TFE
3339 if ((LWE
&& LWE
->getImm()) || (TFE
&& TFE
->getImm()))
3342 const uint32_t DstIdx
=
3343 AMDGPU::getNamedOperandIdx(MI
.getOpcode(), AMDGPU::OpName::vdata
);
3344 const MachineOperand
&Dst
= MI
.getOperand(DstIdx
);
3346 const TargetRegisterClass
*DstRC
= getOpRegClass(MI
, DstIdx
);
3347 uint32_t DstSize
= RI
.getRegSizeInBits(*DstRC
) / 32;
3348 if (RegCount
> DstSize
) {
3349 ErrInfo
= "MIMG instruction returns too many registers for dst "
3357 // Verify VOP*. Ignore multiple sgpr operands on writelane.
3358 if (Desc
.getOpcode() != AMDGPU::V_WRITELANE_B32
3359 && (isVOP1(MI
) || isVOP2(MI
) || isVOP3(MI
) || isVOPC(MI
) || isSDWA(MI
))) {
3360 // Only look at the true operands. Only a real operand can use the constant
3361 // bus, and we don't want to check pseudo-operands like the source modifier
3363 const int OpIndices
[] = { Src0Idx
, Src1Idx
, Src2Idx
};
3365 unsigned ConstantBusCount
= 0;
3366 unsigned LiteralCount
= 0;
3368 if (AMDGPU::getNamedOperandIdx(Opcode
, AMDGPU::OpName::imm
) != -1)
3371 SmallVector
<unsigned, 2> SGPRsUsed
;
3372 unsigned SGPRUsed
= findImplicitSGPRRead(MI
);
3373 if (SGPRUsed
!= AMDGPU::NoRegister
) {
3375 SGPRsUsed
.push_back(SGPRUsed
);
3378 for (int OpIdx
: OpIndices
) {
3381 const MachineOperand
&MO
= MI
.getOperand(OpIdx
);
3382 if (usesConstantBus(MRI
, MO
, MI
.getDesc().OpInfo
[OpIdx
])) {
3384 SGPRUsed
= MO
.getReg();
3385 if (llvm::all_of(SGPRsUsed
, [this, SGPRUsed
](unsigned SGPR
) {
3386 return !RI
.regsOverlap(SGPRUsed
, SGPR
);
3389 SGPRsUsed
.push_back(SGPRUsed
);
3397 const GCNSubtarget
&ST
= MF
->getSubtarget
<GCNSubtarget
>();
3398 // v_writelane_b32 is an exception from constant bus restriction:
3399 // vsrc0 can be sgpr, const or m0 and lane select sgpr, m0 or inline-const
3400 if (ConstantBusCount
> ST
.getConstantBusLimit(Opcode
) &&
3401 Opcode
!= AMDGPU::V_WRITELANE_B32
) {
3402 ErrInfo
= "VOP* instruction violates constant bus restriction";
3406 if (isVOP3(MI
) && LiteralCount
) {
3407 if (LiteralCount
&& !ST
.hasVOP3Literal()) {
3408 ErrInfo
= "VOP3 instruction uses literal";
3411 if (LiteralCount
> 1) {
3412 ErrInfo
= "VOP3 instruction uses more than one literal";
3418 // Verify misc. restrictions on specific instructions.
3419 if (Desc
.getOpcode() == AMDGPU::V_DIV_SCALE_F32
||
3420 Desc
.getOpcode() == AMDGPU::V_DIV_SCALE_F64
) {
3421 const MachineOperand
&Src0
= MI
.getOperand(Src0Idx
);
3422 const MachineOperand
&Src1
= MI
.getOperand(Src1Idx
);
3423 const MachineOperand
&Src2
= MI
.getOperand(Src2Idx
);
3424 if (Src0
.isReg() && Src1
.isReg() && Src2
.isReg()) {
3425 if (!compareMachineOp(Src0
, Src1
) &&
3426 !compareMachineOp(Src0
, Src2
)) {
3427 ErrInfo
= "v_div_scale_{f32|f64} require src0 = src1 or src2";
3433 if (isSOP2(MI
) || isSOPC(MI
)) {
3434 const MachineOperand
&Src0
= MI
.getOperand(Src0Idx
);
3435 const MachineOperand
&Src1
= MI
.getOperand(Src1Idx
);
3436 unsigned Immediates
= 0;
3438 if (!Src0
.isReg() &&
3439 !isInlineConstant(Src0
, Desc
.OpInfo
[Src0Idx
].OperandType
))
3441 if (!Src1
.isReg() &&
3442 !isInlineConstant(Src1
, Desc
.OpInfo
[Src1Idx
].OperandType
))
3445 if (Immediates
> 1) {
3446 ErrInfo
= "SOP2/SOPC instruction requires too many immediate constants";
3452 auto Op
= getNamedOperand(MI
, AMDGPU::OpName::simm16
);
3453 if (Desc
.isBranch()) {
3455 ErrInfo
= "invalid branch target for SOPK instruction";
3459 uint64_t Imm
= Op
->getImm();
3460 if (sopkIsZext(MI
)) {
3461 if (!isUInt
<16>(Imm
)) {
3462 ErrInfo
= "invalid immediate for SOPK instruction";
3466 if (!isInt
<16>(Imm
)) {
3467 ErrInfo
= "invalid immediate for SOPK instruction";
3474 if (Desc
.getOpcode() == AMDGPU::V_MOVRELS_B32_e32
||
3475 Desc
.getOpcode() == AMDGPU::V_MOVRELS_B32_e64
||
3476 Desc
.getOpcode() == AMDGPU::V_MOVRELD_B32_e32
||
3477 Desc
.getOpcode() == AMDGPU::V_MOVRELD_B32_e64
) {
3478 const bool IsDst
= Desc
.getOpcode() == AMDGPU::V_MOVRELD_B32_e32
||
3479 Desc
.getOpcode() == AMDGPU::V_MOVRELD_B32_e64
;
3481 const unsigned StaticNumOps
= Desc
.getNumOperands() +
3482 Desc
.getNumImplicitUses();
3483 const unsigned NumImplicitOps
= IsDst
? 2 : 1;
3485 // Allow additional implicit operands. This allows a fixup done by the post
3486 // RA scheduler where the main implicit operand is killed and implicit-defs
3487 // are added for sub-registers that remain live after this instruction.
3488 if (MI
.getNumOperands() < StaticNumOps
+ NumImplicitOps
) {
3489 ErrInfo
= "missing implicit register operands";
3493 const MachineOperand
*Dst
= getNamedOperand(MI
, AMDGPU::OpName::vdst
);
3495 if (!Dst
->isUse()) {
3496 ErrInfo
= "v_movreld_b32 vdst should be a use operand";
3501 if (!MI
.isRegTiedToUseOperand(StaticNumOps
, &UseOpIdx
) ||
3502 UseOpIdx
!= StaticNumOps
+ 1) {
3503 ErrInfo
= "movrel implicit operands should be tied";
3508 const MachineOperand
&Src0
= MI
.getOperand(Src0Idx
);
3509 const MachineOperand
&ImpUse
3510 = MI
.getOperand(StaticNumOps
+ NumImplicitOps
- 1);
3511 if (!ImpUse
.isReg() || !ImpUse
.isUse() ||
3512 !isSubRegOf(RI
, ImpUse
, IsDst
? *Dst
: Src0
)) {
3513 ErrInfo
= "src0 should be subreg of implicit vector use";
3518 // Make sure we aren't losing exec uses in the td files. This mostly requires
3519 // being careful when using let Uses to try to add other use registers.
3520 if (shouldReadExec(MI
)) {
3521 if (!MI
.hasRegisterImplicitUseOperand(AMDGPU::EXEC
)) {
3522 ErrInfo
= "VALU instruction does not implicitly read exec mask";
3528 if (MI
.mayStore()) {
3529 // The register offset form of scalar stores may only use m0 as the
3530 // soffset register.
3531 const MachineOperand
*Soff
= getNamedOperand(MI
, AMDGPU::OpName::soff
);
3532 if (Soff
&& Soff
->getReg() != AMDGPU::M0
) {
3533 ErrInfo
= "scalar stores must use m0 as offset register";
3539 if (isFLAT(MI
) && !MF
->getSubtarget
<GCNSubtarget
>().hasFlatInstOffsets()) {
3540 const MachineOperand
*Offset
= getNamedOperand(MI
, AMDGPU::OpName::offset
);
3541 if (Offset
->getImm() != 0) {
3542 ErrInfo
= "subtarget does not support offsets in flat instructions";
3548 const MachineOperand
*DimOp
= getNamedOperand(MI
, AMDGPU::OpName::dim
);
3550 int VAddr0Idx
= AMDGPU::getNamedOperandIdx(Opcode
,
3551 AMDGPU::OpName::vaddr0
);
3552 int SRsrcIdx
= AMDGPU::getNamedOperandIdx(Opcode
, AMDGPU::OpName::srsrc
);
3553 const AMDGPU::MIMGInfo
*Info
= AMDGPU::getMIMGInfo(Opcode
);
3554 const AMDGPU::MIMGBaseOpcodeInfo
*BaseOpcode
=
3555 AMDGPU::getMIMGBaseOpcodeInfo(Info
->BaseOpcode
);
3556 const AMDGPU::MIMGDimInfo
*Dim
=
3557 AMDGPU::getMIMGDimInfoByEncoding(DimOp
->getImm());
3560 ErrInfo
= "dim is out of range";
3564 bool IsNSA
= SRsrcIdx
- VAddr0Idx
> 1;
3565 unsigned AddrWords
= BaseOpcode
->NumExtraArgs
+
3566 (BaseOpcode
->Gradients
? Dim
->NumGradients
: 0) +
3567 (BaseOpcode
->Coordinates
? Dim
->NumCoords
: 0) +
3568 (BaseOpcode
->LodOrClampOrMip
? 1 : 0);
3570 unsigned VAddrWords
;
3572 VAddrWords
= SRsrcIdx
- VAddr0Idx
;
3574 const TargetRegisterClass
*RC
= getOpRegClass(MI
, VAddr0Idx
);
3575 VAddrWords
= MRI
.getTargetRegisterInfo()->getRegSizeInBits(*RC
) / 32;
3578 else if (AddrWords
> 4)
3580 else if (AddrWords
== 3 && VAddrWords
== 4) {
3581 // CodeGen uses the V4 variant of instructions for three addresses,
3582 // because the selection DAG does not support non-power-of-two types.
3587 if (VAddrWords
!= AddrWords
) {
3588 ErrInfo
= "bad vaddr size";
3594 const MachineOperand
*DppCt
= getNamedOperand(MI
, AMDGPU::OpName::dpp_ctrl
);
3596 using namespace AMDGPU::DPP
;
3598 unsigned DC
= DppCt
->getImm();
3599 if (DC
== DppCtrl::DPP_UNUSED1
|| DC
== DppCtrl::DPP_UNUSED2
||
3600 DC
== DppCtrl::DPP_UNUSED3
|| DC
> DppCtrl::DPP_LAST
||
3601 (DC
>= DppCtrl::DPP_UNUSED4_FIRST
&& DC
<= DppCtrl::DPP_UNUSED4_LAST
) ||
3602 (DC
>= DppCtrl::DPP_UNUSED5_FIRST
&& DC
<= DppCtrl::DPP_UNUSED5_LAST
) ||
3603 (DC
>= DppCtrl::DPP_UNUSED6_FIRST
&& DC
<= DppCtrl::DPP_UNUSED6_LAST
) ||
3604 (DC
>= DppCtrl::DPP_UNUSED7_FIRST
&& DC
<= DppCtrl::DPP_UNUSED7_LAST
) ||
3605 (DC
>= DppCtrl::DPP_UNUSED8_FIRST
&& DC
<= DppCtrl::DPP_UNUSED8_LAST
)) {
3606 ErrInfo
= "Invalid dpp_ctrl value";
3609 if (DC
>= DppCtrl::WAVE_SHL1
&& DC
<= DppCtrl::WAVE_ROR1
&&
3610 ST
.getGeneration() >= AMDGPUSubtarget::GFX10
) {
3611 ErrInfo
= "Invalid dpp_ctrl value: "
3612 "wavefront shifts are not supported on GFX10+";
3615 if (DC
>= DppCtrl::BCAST15
&& DC
<= DppCtrl::BCAST31
&&
3616 ST
.getGeneration() >= AMDGPUSubtarget::GFX10
) {
3617 ErrInfo
= "Invalid dpp_ctrl value: "
3618 "broadcasts are not supported on GFX10+";
3621 if (DC
>= DppCtrl::ROW_SHARE_FIRST
&& DC
<= DppCtrl::ROW_XMASK_LAST
&&
3622 ST
.getGeneration() < AMDGPUSubtarget::GFX10
) {
3623 ErrInfo
= "Invalid dpp_ctrl value: "
3624 "row_share and row_xmask are not supported before GFX10";
3632 unsigned SIInstrInfo::getVALUOp(const MachineInstr
&MI
) const {
3633 switch (MI
.getOpcode()) {
3634 default: return AMDGPU::INSTRUCTION_LIST_END
;
3635 case AMDGPU::REG_SEQUENCE
: return AMDGPU::REG_SEQUENCE
;
3636 case AMDGPU::COPY
: return AMDGPU::COPY
;
3637 case AMDGPU::PHI
: return AMDGPU::PHI
;
3638 case AMDGPU::INSERT_SUBREG
: return AMDGPU::INSERT_SUBREG
;
3639 case AMDGPU::WQM
: return AMDGPU::WQM
;
3640 case AMDGPU::SOFT_WQM
: return AMDGPU::SOFT_WQM
;
3641 case AMDGPU::WWM
: return AMDGPU::WWM
;
3642 case AMDGPU::S_MOV_B32
: {
3643 const MachineRegisterInfo
&MRI
= MI
.getParent()->getParent()->getRegInfo();
3644 return MI
.getOperand(1).isReg() ||
3645 RI
.isAGPR(MRI
, MI
.getOperand(0).getReg()) ?
3646 AMDGPU::COPY
: AMDGPU::V_MOV_B32_e32
;
3648 case AMDGPU::S_ADD_I32
:
3649 return ST
.hasAddNoCarry() ? AMDGPU::V_ADD_U32_e64
: AMDGPU::V_ADD_I32_e32
;
3650 case AMDGPU::S_ADDC_U32
:
3651 return AMDGPU::V_ADDC_U32_e32
;
3652 case AMDGPU::S_SUB_I32
:
3653 return ST
.hasAddNoCarry() ? AMDGPU::V_SUB_U32_e64
: AMDGPU::V_SUB_I32_e32
;
3654 // FIXME: These are not consistently handled, and selected when the carry is
3656 case AMDGPU::S_ADD_U32
:
3657 return AMDGPU::V_ADD_I32_e32
;
3658 case AMDGPU::S_SUB_U32
:
3659 return AMDGPU::V_SUB_I32_e32
;
3660 case AMDGPU::S_SUBB_U32
: return AMDGPU::V_SUBB_U32_e32
;
3661 case AMDGPU::S_MUL_I32
: return AMDGPU::V_MUL_LO_U32
;
3662 case AMDGPU::S_MUL_HI_U32
: return AMDGPU::V_MUL_HI_U32
;
3663 case AMDGPU::S_MUL_HI_I32
: return AMDGPU::V_MUL_HI_I32
;
3664 case AMDGPU::S_AND_B32
: return AMDGPU::V_AND_B32_e64
;
3665 case AMDGPU::S_OR_B32
: return AMDGPU::V_OR_B32_e64
;
3666 case AMDGPU::S_XOR_B32
: return AMDGPU::V_XOR_B32_e64
;
3667 case AMDGPU::S_XNOR_B32
:
3668 return ST
.hasDLInsts() ? AMDGPU::V_XNOR_B32_e64
: AMDGPU::INSTRUCTION_LIST_END
;
3669 case AMDGPU::S_MIN_I32
: return AMDGPU::V_MIN_I32_e64
;
3670 case AMDGPU::S_MIN_U32
: return AMDGPU::V_MIN_U32_e64
;
3671 case AMDGPU::S_MAX_I32
: return AMDGPU::V_MAX_I32_e64
;
3672 case AMDGPU::S_MAX_U32
: return AMDGPU::V_MAX_U32_e64
;
3673 case AMDGPU::S_ASHR_I32
: return AMDGPU::V_ASHR_I32_e32
;
3674 case AMDGPU::S_ASHR_I64
: return AMDGPU::V_ASHR_I64
;
3675 case AMDGPU::S_LSHL_B32
: return AMDGPU::V_LSHL_B32_e32
;
3676 case AMDGPU::S_LSHL_B64
: return AMDGPU::V_LSHL_B64
;
3677 case AMDGPU::S_LSHR_B32
: return AMDGPU::V_LSHR_B32_e32
;
3678 case AMDGPU::S_LSHR_B64
: return AMDGPU::V_LSHR_B64
;
3679 case AMDGPU::S_SEXT_I32_I8
: return AMDGPU::V_BFE_I32
;
3680 case AMDGPU::S_SEXT_I32_I16
: return AMDGPU::V_BFE_I32
;
3681 case AMDGPU::S_BFE_U32
: return AMDGPU::V_BFE_U32
;
3682 case AMDGPU::S_BFE_I32
: return AMDGPU::V_BFE_I32
;
3683 case AMDGPU::S_BFM_B32
: return AMDGPU::V_BFM_B32_e64
;
3684 case AMDGPU::S_BREV_B32
: return AMDGPU::V_BFREV_B32_e32
;
3685 case AMDGPU::S_NOT_B32
: return AMDGPU::V_NOT_B32_e32
;
3686 case AMDGPU::S_NOT_B64
: return AMDGPU::V_NOT_B32_e32
;
3687 case AMDGPU::S_CMP_EQ_I32
: return AMDGPU::V_CMP_EQ_I32_e32
;
3688 case AMDGPU::S_CMP_LG_I32
: return AMDGPU::V_CMP_NE_I32_e32
;
3689 case AMDGPU::S_CMP_GT_I32
: return AMDGPU::V_CMP_GT_I32_e32
;
3690 case AMDGPU::S_CMP_GE_I32
: return AMDGPU::V_CMP_GE_I32_e32
;
3691 case AMDGPU::S_CMP_LT_I32
: return AMDGPU::V_CMP_LT_I32_e32
;
3692 case AMDGPU::S_CMP_LE_I32
: return AMDGPU::V_CMP_LE_I32_e32
;
3693 case AMDGPU::S_CMP_EQ_U32
: return AMDGPU::V_CMP_EQ_U32_e32
;
3694 case AMDGPU::S_CMP_LG_U32
: return AMDGPU::V_CMP_NE_U32_e32
;
3695 case AMDGPU::S_CMP_GT_U32
: return AMDGPU::V_CMP_GT_U32_e32
;
3696 case AMDGPU::S_CMP_GE_U32
: return AMDGPU::V_CMP_GE_U32_e32
;
3697 case AMDGPU::S_CMP_LT_U32
: return AMDGPU::V_CMP_LT_U32_e32
;
3698 case AMDGPU::S_CMP_LE_U32
: return AMDGPU::V_CMP_LE_U32_e32
;
3699 case AMDGPU::S_CMP_EQ_U64
: return AMDGPU::V_CMP_EQ_U64_e32
;
3700 case AMDGPU::S_CMP_LG_U64
: return AMDGPU::V_CMP_NE_U64_e32
;
3701 case AMDGPU::S_BCNT1_I32_B32
: return AMDGPU::V_BCNT_U32_B32_e64
;
3702 case AMDGPU::S_FF1_I32_B32
: return AMDGPU::V_FFBL_B32_e32
;
3703 case AMDGPU::S_FLBIT_I32_B32
: return AMDGPU::V_FFBH_U32_e32
;
3704 case AMDGPU::S_FLBIT_I32
: return AMDGPU::V_FFBH_I32_e64
;
3705 case AMDGPU::S_CBRANCH_SCC0
: return AMDGPU::S_CBRANCH_VCCZ
;
3706 case AMDGPU::S_CBRANCH_SCC1
: return AMDGPU::S_CBRANCH_VCCNZ
;
3709 "Unexpected scalar opcode without corresponding vector one!");
3712 const TargetRegisterClass
*SIInstrInfo::getOpRegClass(const MachineInstr
&MI
,
3713 unsigned OpNo
) const {
3714 const MachineRegisterInfo
&MRI
= MI
.getParent()->getParent()->getRegInfo();
3715 const MCInstrDesc
&Desc
= get(MI
.getOpcode());
3716 if (MI
.isVariadic() || OpNo
>= Desc
.getNumOperands() ||
3717 Desc
.OpInfo
[OpNo
].RegClass
== -1) {
3718 Register Reg
= MI
.getOperand(OpNo
).getReg();
3720 if (Register::isVirtualRegister(Reg
))
3721 return MRI
.getRegClass(Reg
);
3722 return RI
.getPhysRegClass(Reg
);
3725 unsigned RCID
= Desc
.OpInfo
[OpNo
].RegClass
;
3726 return RI
.getRegClass(RCID
);
3729 void SIInstrInfo::legalizeOpWithMove(MachineInstr
&MI
, unsigned OpIdx
) const {
3730 MachineBasicBlock::iterator I
= MI
;
3731 MachineBasicBlock
*MBB
= MI
.getParent();
3732 MachineOperand
&MO
= MI
.getOperand(OpIdx
);
3733 MachineRegisterInfo
&MRI
= MBB
->getParent()->getRegInfo();
3734 const SIRegisterInfo
*TRI
=
3735 static_cast<const SIRegisterInfo
*>(MRI
.getTargetRegisterInfo());
3736 unsigned RCID
= get(MI
.getOpcode()).OpInfo
[OpIdx
].RegClass
;
3737 const TargetRegisterClass
*RC
= RI
.getRegClass(RCID
);
3738 unsigned Size
= TRI
->getRegSizeInBits(*RC
);
3739 unsigned Opcode
= (Size
== 64) ? AMDGPU::V_MOV_B64_PSEUDO
: AMDGPU::V_MOV_B32_e32
;
3741 Opcode
= AMDGPU::COPY
;
3742 else if (RI
.isSGPRClass(RC
))
3743 Opcode
= (Size
== 64) ? AMDGPU::S_MOV_B64
: AMDGPU::S_MOV_B32
;
3745 const TargetRegisterClass
*VRC
= RI
.getEquivalentVGPRClass(RC
);
3746 if (RI
.getCommonSubClass(&AMDGPU::VReg_64RegClass
, VRC
))
3747 VRC
= &AMDGPU::VReg_64RegClass
;
3749 VRC
= &AMDGPU::VGPR_32RegClass
;
3751 Register Reg
= MRI
.createVirtualRegister(VRC
);
3752 DebugLoc DL
= MBB
->findDebugLoc(I
);
3753 BuildMI(*MI
.getParent(), I
, DL
, get(Opcode
), Reg
).add(MO
);
3754 MO
.ChangeToRegister(Reg
, false);
3757 unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI
,
3758 MachineRegisterInfo
&MRI
,
3759 MachineOperand
&SuperReg
,
3760 const TargetRegisterClass
*SuperRC
,
3762 const TargetRegisterClass
*SubRC
)
3764 MachineBasicBlock
*MBB
= MI
->getParent();
3765 DebugLoc DL
= MI
->getDebugLoc();
3766 Register SubReg
= MRI
.createVirtualRegister(SubRC
);
3768 if (SuperReg
.getSubReg() == AMDGPU::NoSubRegister
) {
3769 BuildMI(*MBB
, MI
, DL
, get(TargetOpcode::COPY
), SubReg
)
3770 .addReg(SuperReg
.getReg(), 0, SubIdx
);
3774 // Just in case the super register is itself a sub-register, copy it to a new
3775 // value so we don't need to worry about merging its subreg index with the
3776 // SubIdx passed to this function. The register coalescer should be able to
3777 // eliminate this extra copy.
3778 Register NewSuperReg
= MRI
.createVirtualRegister(SuperRC
);
3780 BuildMI(*MBB
, MI
, DL
, get(TargetOpcode::COPY
), NewSuperReg
)
3781 .addReg(SuperReg
.getReg(), 0, SuperReg
.getSubReg());
3783 BuildMI(*MBB
, MI
, DL
, get(TargetOpcode::COPY
), SubReg
)
3784 .addReg(NewSuperReg
, 0, SubIdx
);
3789 MachineOperand
SIInstrInfo::buildExtractSubRegOrImm(
3790 MachineBasicBlock::iterator MII
,
3791 MachineRegisterInfo
&MRI
,
3793 const TargetRegisterClass
*SuperRC
,
3795 const TargetRegisterClass
*SubRC
) const {
3797 if (SubIdx
== AMDGPU::sub0
)
3798 return MachineOperand::CreateImm(static_cast<int32_t>(Op
.getImm()));
3799 if (SubIdx
== AMDGPU::sub1
)
3800 return MachineOperand::CreateImm(static_cast<int32_t>(Op
.getImm() >> 32));
3802 llvm_unreachable("Unhandled register index for immediate");
3805 unsigned SubReg
= buildExtractSubReg(MII
, MRI
, Op
, SuperRC
,
3807 return MachineOperand::CreateReg(SubReg
, false);
3810 // Change the order of operands from (0, 1, 2) to (0, 2, 1)
3811 void SIInstrInfo::swapOperands(MachineInstr
&Inst
) const {
3812 assert(Inst
.getNumExplicitOperands() == 3);
3813 MachineOperand Op1
= Inst
.getOperand(1);
3814 Inst
.RemoveOperand(1);
3815 Inst
.addOperand(Op1
);
3818 bool SIInstrInfo::isLegalRegOperand(const MachineRegisterInfo
&MRI
,
3819 const MCOperandInfo
&OpInfo
,
3820 const MachineOperand
&MO
) const {
3824 Register Reg
= MO
.getReg();
3825 const TargetRegisterClass
*RC
= Register::isVirtualRegister(Reg
)
3826 ? MRI
.getRegClass(Reg
)
3827 : RI
.getPhysRegClass(Reg
);
3829 const SIRegisterInfo
*TRI
=
3830 static_cast<const SIRegisterInfo
*>(MRI
.getTargetRegisterInfo());
3831 RC
= TRI
->getSubRegClass(RC
, MO
.getSubReg());
3833 // In order to be legal, the common sub-class must be equal to the
3834 // class of the current operand. For example:
3836 // v_mov_b32 s0 ; Operand defined as vsrc_b32
3837 // ; RI.getCommonSubClass(s0,vsrc_b32) = sgpr ; LEGAL
3839 // s_sendmsg 0, s0 ; Operand defined as m0reg
3840 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
3842 return RI
.getCommonSubClass(RC
, RI
.getRegClass(OpInfo
.RegClass
)) == RC
;
3845 bool SIInstrInfo::isLegalVSrcOperand(const MachineRegisterInfo
&MRI
,
3846 const MCOperandInfo
&OpInfo
,
3847 const MachineOperand
&MO
) const {
3849 return isLegalRegOperand(MRI
, OpInfo
, MO
);
3851 // Handle non-register types that are treated like immediates.
3852 assert(MO
.isImm() || MO
.isTargetIndex() || MO
.isFI() || MO
.isGlobal());
3856 bool SIInstrInfo::isOperandLegal(const MachineInstr
&MI
, unsigned OpIdx
,
3857 const MachineOperand
*MO
) const {
3858 const MachineFunction
&MF
= *MI
.getParent()->getParent();
3859 const MachineRegisterInfo
&MRI
= MF
.getRegInfo();
3860 const MCInstrDesc
&InstDesc
= MI
.getDesc();
3861 const MCOperandInfo
&OpInfo
= InstDesc
.OpInfo
[OpIdx
];
3862 const GCNSubtarget
&ST
= MF
.getSubtarget
<GCNSubtarget
>();
3863 const TargetRegisterClass
*DefinedRC
=
3864 OpInfo
.RegClass
!= -1 ? RI
.getRegClass(OpInfo
.RegClass
) : nullptr;
3866 MO
= &MI
.getOperand(OpIdx
);
3868 int ConstantBusLimit
= ST
.getConstantBusLimit(MI
.getOpcode());
3869 int VOP3LiteralLimit
= ST
.hasVOP3Literal() ? 1 : 0;
3870 if (isVALU(MI
) && usesConstantBus(MRI
, *MO
, OpInfo
)) {
3871 if (isVOP3(MI
) && isLiteralConstantLike(*MO
, OpInfo
) && !VOP3LiteralLimit
--)
3874 SmallDenseSet
<RegSubRegPair
> SGPRsUsed
;
3876 SGPRsUsed
.insert(RegSubRegPair(MO
->getReg(), MO
->getSubReg()));
3878 for (unsigned i
= 0, e
= MI
.getNumOperands(); i
!= e
; ++i
) {
3881 const MachineOperand
&Op
= MI
.getOperand(i
);
3883 RegSubRegPair
SGPR(Op
.getReg(), Op
.getSubReg());
3884 if (!SGPRsUsed
.count(SGPR
) &&
3885 usesConstantBus(MRI
, Op
, InstDesc
.OpInfo
[i
])) {
3886 if (--ConstantBusLimit
<= 0)
3888 SGPRsUsed
.insert(SGPR
);
3890 } else if (InstDesc
.OpInfo
[i
].OperandType
== AMDGPU::OPERAND_KIMM32
) {
3891 if (--ConstantBusLimit
<= 0)
3893 } else if (isVOP3(MI
) && AMDGPU::isSISrcOperand(InstDesc
, i
) &&
3894 isLiteralConstantLike(Op
, InstDesc
.OpInfo
[i
])) {
3895 if (!VOP3LiteralLimit
--)
3897 if (--ConstantBusLimit
<= 0)
3905 return isLegalRegOperand(MRI
, OpInfo
, *MO
);
3908 // Handle non-register types that are treated like immediates.
3909 assert(MO
->isImm() || MO
->isTargetIndex() || MO
->isFI() || MO
->isGlobal());
3912 // This operand expects an immediate.
3916 return isImmOperandLegal(MI
, OpIdx
, *MO
);
3919 void SIInstrInfo::legalizeOperandsVOP2(MachineRegisterInfo
&MRI
,
3920 MachineInstr
&MI
) const {
3921 unsigned Opc
= MI
.getOpcode();
3922 const MCInstrDesc
&InstrDesc
= get(Opc
);
3924 int Src0Idx
= AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src0
);
3925 MachineOperand
&Src0
= MI
.getOperand(Src0Idx
);
3927 int Src1Idx
= AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src1
);
3928 MachineOperand
&Src1
= MI
.getOperand(Src1Idx
);
3930 // If there is an implicit SGPR use such as VCC use for v_addc_u32/v_subb_u32
3931 // we need to only have one constant bus use before GFX10.
3932 bool HasImplicitSGPR
= findImplicitSGPRRead(MI
) != AMDGPU::NoRegister
;
3933 if (HasImplicitSGPR
&& ST
.getConstantBusLimit(Opc
) <= 1 &&
3934 Src0
.isReg() && (RI
.isSGPRReg(MRI
, Src0
.getReg()) ||
3935 isLiteralConstantLike(Src0
, InstrDesc
.OpInfo
[Src0Idx
])))
3936 legalizeOpWithMove(MI
, Src0Idx
);
3938 // Special case: V_WRITELANE_B32 accepts only immediate or SGPR operands for
3939 // both the value to write (src0) and lane select (src1). Fix up non-SGPR
3940 // src0/src1 with V_READFIRSTLANE.
3941 if (Opc
== AMDGPU::V_WRITELANE_B32
) {
3942 const DebugLoc
&DL
= MI
.getDebugLoc();
3943 if (Src0
.isReg() && RI
.isVGPR(MRI
, Src0
.getReg())) {
3944 Register Reg
= MRI
.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass
);
3945 BuildMI(*MI
.getParent(), MI
, DL
, get(AMDGPU::V_READFIRSTLANE_B32
), Reg
)
3947 Src0
.ChangeToRegister(Reg
, false);
3949 if (Src1
.isReg() && RI
.isVGPR(MRI
, Src1
.getReg())) {
3950 Register Reg
= MRI
.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass
);
3951 const DebugLoc
&DL
= MI
.getDebugLoc();
3952 BuildMI(*MI
.getParent(), MI
, DL
, get(AMDGPU::V_READFIRSTLANE_B32
), Reg
)
3954 Src1
.ChangeToRegister(Reg
, false);
3959 // No VOP2 instructions support AGPRs.
3960 if (Src0
.isReg() && RI
.isAGPR(MRI
, Src0
.getReg()))
3961 legalizeOpWithMove(MI
, Src0Idx
);
3963 if (Src1
.isReg() && RI
.isAGPR(MRI
, Src1
.getReg()))
3964 legalizeOpWithMove(MI
, Src1Idx
);
3966 // VOP2 src0 instructions support all operand types, so we don't need to check
3967 // their legality. If src1 is already legal, we don't need to do anything.
3968 if (isLegalRegOperand(MRI
, InstrDesc
.OpInfo
[Src1Idx
], Src1
))
3971 // Special case: V_READLANE_B32 accepts only immediate or SGPR operands for
3972 // lane select. Fix up using V_READFIRSTLANE, since we assume that the lane
3973 // select is uniform.
3974 if (Opc
== AMDGPU::V_READLANE_B32
&& Src1
.isReg() &&
3975 RI
.isVGPR(MRI
, Src1
.getReg())) {
3976 Register Reg
= MRI
.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass
);
3977 const DebugLoc
&DL
= MI
.getDebugLoc();
3978 BuildMI(*MI
.getParent(), MI
, DL
, get(AMDGPU::V_READFIRSTLANE_B32
), Reg
)
3980 Src1
.ChangeToRegister(Reg
, false);
3984 // We do not use commuteInstruction here because it is too aggressive and will
3985 // commute if it is possible. We only want to commute here if it improves
3986 // legality. This can be called a fairly large number of times so don't waste
3987 // compile time pointlessly swapping and checking legality again.
3988 if (HasImplicitSGPR
|| !MI
.isCommutable()) {
3989 legalizeOpWithMove(MI
, Src1Idx
);
3993 // If src0 can be used as src1, commuting will make the operands legal.
3994 // Otherwise we have to give up and insert a move.
3996 // TODO: Other immediate-like operand kinds could be commuted if there was a
3997 // MachineOperand::ChangeTo* for them.
3998 if ((!Src1
.isImm() && !Src1
.isReg()) ||
3999 !isLegalRegOperand(MRI
, InstrDesc
.OpInfo
[Src1Idx
], Src0
)) {
4000 legalizeOpWithMove(MI
, Src1Idx
);
4004 int CommutedOpc
= commuteOpcode(MI
);
4005 if (CommutedOpc
== -1) {
4006 legalizeOpWithMove(MI
, Src1Idx
);
4010 MI
.setDesc(get(CommutedOpc
));
4012 Register Src0Reg
= Src0
.getReg();
4013 unsigned Src0SubReg
= Src0
.getSubReg();
4014 bool Src0Kill
= Src0
.isKill();
4017 Src0
.ChangeToImmediate(Src1
.getImm());
4018 else if (Src1
.isReg()) {
4019 Src0
.ChangeToRegister(Src1
.getReg(), false, false, Src1
.isKill());
4020 Src0
.setSubReg(Src1
.getSubReg());
4022 llvm_unreachable("Should only have register or immediate operands");
4024 Src1
.ChangeToRegister(Src0Reg
, false, false, Src0Kill
);
4025 Src1
.setSubReg(Src0SubReg
);
4026 fixImplicitOperands(MI
);
4029 // Legalize VOP3 operands. All operand types are supported for any operand
4030 // but only one literal constant and only starting from GFX10.
4031 void SIInstrInfo::legalizeOperandsVOP3(MachineRegisterInfo
&MRI
,
4032 MachineInstr
&MI
) const {
4033 unsigned Opc
= MI
.getOpcode();
4036 AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src0
),
4037 AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src1
),
4038 AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src2
)
4041 if (Opc
== AMDGPU::V_PERMLANE16_B32
||
4042 Opc
== AMDGPU::V_PERMLANEX16_B32
) {
4043 // src1 and src2 must be scalar
4044 MachineOperand
&Src1
= MI
.getOperand(VOP3Idx
[1]);
4045 MachineOperand
&Src2
= MI
.getOperand(VOP3Idx
[2]);
4046 const DebugLoc
&DL
= MI
.getDebugLoc();
4047 if (Src1
.isReg() && !RI
.isSGPRClass(MRI
.getRegClass(Src1
.getReg()))) {
4048 Register Reg
= MRI
.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass
);
4049 BuildMI(*MI
.getParent(), MI
, DL
, get(AMDGPU::V_READFIRSTLANE_B32
), Reg
)
4051 Src1
.ChangeToRegister(Reg
, false);
4053 if (Src2
.isReg() && !RI
.isSGPRClass(MRI
.getRegClass(Src2
.getReg()))) {
4054 Register Reg
= MRI
.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass
);
4055 BuildMI(*MI
.getParent(), MI
, DL
, get(AMDGPU::V_READFIRSTLANE_B32
), Reg
)
4057 Src2
.ChangeToRegister(Reg
, false);
4061 // Find the one SGPR operand we are allowed to use.
4062 int ConstantBusLimit
= ST
.getConstantBusLimit(Opc
);
4063 int LiteralLimit
= ST
.hasVOP3Literal() ? 1 : 0;
4064 SmallDenseSet
<unsigned> SGPRsUsed
;
4065 unsigned SGPRReg
= findUsedSGPR(MI
, VOP3Idx
);
4066 if (SGPRReg
!= AMDGPU::NoRegister
) {
4067 SGPRsUsed
.insert(SGPRReg
);
4071 for (unsigned i
= 0; i
< 3; ++i
) {
4072 int Idx
= VOP3Idx
[i
];
4075 MachineOperand
&MO
= MI
.getOperand(Idx
);
4078 if (!isLiteralConstantLike(MO
, get(Opc
).OpInfo
[Idx
]))
4081 if (LiteralLimit
> 0 && ConstantBusLimit
> 0) {
4089 legalizeOpWithMove(MI
, Idx
);
4093 if (RI
.hasAGPRs(MRI
.getRegClass(MO
.getReg())) &&
4094 !isOperandLegal(MI
, Idx
, &MO
)) {
4095 legalizeOpWithMove(MI
, Idx
);
4099 if (!RI
.isSGPRClass(MRI
.getRegClass(MO
.getReg())))
4100 continue; // VGPRs are legal
4102 // We can use one SGPR in each VOP3 instruction prior to GFX10
4103 // and two starting from GFX10.
4104 if (SGPRsUsed
.count(MO
.getReg()))
4106 if (ConstantBusLimit
> 0) {
4107 SGPRsUsed
.insert(MO
.getReg());
4112 // If we make it this far, then the operand is not legal and we must
4114 legalizeOpWithMove(MI
, Idx
);
4118 unsigned SIInstrInfo::readlaneVGPRToSGPR(unsigned SrcReg
, MachineInstr
&UseMI
,
4119 MachineRegisterInfo
&MRI
) const {
4120 const TargetRegisterClass
*VRC
= MRI
.getRegClass(SrcReg
);
4121 const TargetRegisterClass
*SRC
= RI
.getEquivalentSGPRClass(VRC
);
4122 Register DstReg
= MRI
.createVirtualRegister(SRC
);
4123 unsigned SubRegs
= RI
.getRegSizeInBits(*VRC
) / 32;
4125 if (RI
.hasAGPRs(VRC
)) {
4126 VRC
= RI
.getEquivalentVGPRClass(VRC
);
4127 Register NewSrcReg
= MRI
.createVirtualRegister(VRC
);
4128 BuildMI(*UseMI
.getParent(), UseMI
, UseMI
.getDebugLoc(),
4129 get(TargetOpcode::COPY
), NewSrcReg
)
4135 BuildMI(*UseMI
.getParent(), UseMI
, UseMI
.getDebugLoc(),
4136 get(AMDGPU::V_READFIRSTLANE_B32
), DstReg
)
4141 SmallVector
<unsigned, 8> SRegs
;
4142 for (unsigned i
= 0; i
< SubRegs
; ++i
) {
4143 Register SGPR
= MRI
.createVirtualRegister(&AMDGPU::SGPR_32RegClass
);
4144 BuildMI(*UseMI
.getParent(), UseMI
, UseMI
.getDebugLoc(),
4145 get(AMDGPU::V_READFIRSTLANE_B32
), SGPR
)
4146 .addReg(SrcReg
, 0, RI
.getSubRegFromChannel(i
));
4147 SRegs
.push_back(SGPR
);
4150 MachineInstrBuilder MIB
=
4151 BuildMI(*UseMI
.getParent(), UseMI
, UseMI
.getDebugLoc(),
4152 get(AMDGPU::REG_SEQUENCE
), DstReg
);
4153 for (unsigned i
= 0; i
< SubRegs
; ++i
) {
4154 MIB
.addReg(SRegs
[i
]);
4155 MIB
.addImm(RI
.getSubRegFromChannel(i
));
4160 void SIInstrInfo::legalizeOperandsSMRD(MachineRegisterInfo
&MRI
,
4161 MachineInstr
&MI
) const {
4163 // If the pointer is store in VGPRs, then we need to move them to
4164 // SGPRs using v_readfirstlane. This is safe because we only select
4165 // loads with uniform pointers to SMRD instruction so we know the
4166 // pointer value is uniform.
4167 MachineOperand
*SBase
= getNamedOperand(MI
, AMDGPU::OpName::sbase
);
4168 if (SBase
&& !RI
.isSGPRClass(MRI
.getRegClass(SBase
->getReg()))) {
4169 unsigned SGPR
= readlaneVGPRToSGPR(SBase
->getReg(), MI
, MRI
);
4170 SBase
->setReg(SGPR
);
4172 MachineOperand
*SOff
= getNamedOperand(MI
, AMDGPU::OpName::soff
);
4173 if (SOff
&& !RI
.isSGPRClass(MRI
.getRegClass(SOff
->getReg()))) {
4174 unsigned SGPR
= readlaneVGPRToSGPR(SOff
->getReg(), MI
, MRI
);
4179 void SIInstrInfo::legalizeGenericOperand(MachineBasicBlock
&InsertMBB
,
4180 MachineBasicBlock::iterator I
,
4181 const TargetRegisterClass
*DstRC
,
4183 MachineRegisterInfo
&MRI
,
4184 const DebugLoc
&DL
) const {
4185 Register OpReg
= Op
.getReg();
4186 unsigned OpSubReg
= Op
.getSubReg();
4188 const TargetRegisterClass
*OpRC
= RI
.getSubClassWithSubReg(
4189 RI
.getRegClassForReg(MRI
, OpReg
), OpSubReg
);
4191 // Check if operand is already the correct register class.
4195 Register DstReg
= MRI
.createVirtualRegister(DstRC
);
4196 MachineInstr
*Copy
=
4197 BuildMI(InsertMBB
, I
, DL
, get(AMDGPU::COPY
), DstReg
).add(Op
);
4202 MachineInstr
*Def
= MRI
.getVRegDef(OpReg
);
4206 // Try to eliminate the copy if it is copying an immediate value.
4207 if (Def
->isMoveImmediate())
4208 FoldImmediate(*Copy
, *Def
, OpReg
, &MRI
);
4210 bool ImpDef
= Def
->isImplicitDef();
4211 while (!ImpDef
&& Def
&& Def
->isCopy()) {
4212 Def
= MRI
.getUniqueVRegDef(Def
->getOperand(1).getReg());
4213 ImpDef
= Def
&& Def
->isImplicitDef();
4215 if (!RI
.isSGPRClass(DstRC
) && !Copy
->readsRegister(AMDGPU::EXEC
, &RI
) &&
4217 Copy
->addOperand(MachineOperand::CreateReg(AMDGPU::EXEC
, false, true));
4220 // Emit the actual waterfall loop, executing the wrapped instruction for each
4221 // unique value of \p Rsrc across all lanes. In the best case we execute 1
4222 // iteration, in the worst case we execute 64 (once per lane).
4224 emitLoadSRsrcFromVGPRLoop(const SIInstrInfo
&TII
, MachineRegisterInfo
&MRI
,
4225 MachineBasicBlock
&OrigBB
, MachineBasicBlock
&LoopBB
,
4226 const DebugLoc
&DL
, MachineOperand
&Rsrc
) {
4227 MachineFunction
&MF
= *OrigBB
.getParent();
4228 const GCNSubtarget
&ST
= MF
.getSubtarget
<GCNSubtarget
>();
4229 const SIRegisterInfo
*TRI
= ST
.getRegisterInfo();
4230 unsigned Exec
= ST
.isWave32() ? AMDGPU::EXEC_LO
: AMDGPU::EXEC
;
4231 unsigned SaveExecOpc
=
4232 ST
.isWave32() ? AMDGPU::S_AND_SAVEEXEC_B32
: AMDGPU::S_AND_SAVEEXEC_B64
;
4233 unsigned XorTermOpc
=
4234 ST
.isWave32() ? AMDGPU::S_XOR_B32_term
: AMDGPU::S_XOR_B64_term
;
4236 ST
.isWave32() ? AMDGPU::S_AND_B32
: AMDGPU::S_AND_B64
;
4237 const auto *BoolXExecRC
= TRI
->getRegClass(AMDGPU::SReg_1_XEXECRegClassID
);
4239 MachineBasicBlock::iterator I
= LoopBB
.begin();
4241 Register VRsrc
= Rsrc
.getReg();
4242 unsigned VRsrcUndef
= getUndefRegState(Rsrc
.isUndef());
4244 Register SaveExec
= MRI
.createVirtualRegister(BoolXExecRC
);
4245 Register CondReg0
= MRI
.createVirtualRegister(BoolXExecRC
);
4246 Register CondReg1
= MRI
.createVirtualRegister(BoolXExecRC
);
4247 Register AndCond
= MRI
.createVirtualRegister(BoolXExecRC
);
4248 Register SRsrcSub0
= MRI
.createVirtualRegister(&AMDGPU::SGPR_32RegClass
);
4249 Register SRsrcSub1
= MRI
.createVirtualRegister(&AMDGPU::SGPR_32RegClass
);
4250 Register SRsrcSub2
= MRI
.createVirtualRegister(&AMDGPU::SGPR_32RegClass
);
4251 Register SRsrcSub3
= MRI
.createVirtualRegister(&AMDGPU::SGPR_32RegClass
);
4252 Register SRsrc
= MRI
.createVirtualRegister(&AMDGPU::SReg_128RegClass
);
4254 // Beginning of the loop, read the next Rsrc variant.
4255 BuildMI(LoopBB
, I
, DL
, TII
.get(AMDGPU::V_READFIRSTLANE_B32
), SRsrcSub0
)
4256 .addReg(VRsrc
, VRsrcUndef
, AMDGPU::sub0
);
4257 BuildMI(LoopBB
, I
, DL
, TII
.get(AMDGPU::V_READFIRSTLANE_B32
), SRsrcSub1
)
4258 .addReg(VRsrc
, VRsrcUndef
, AMDGPU::sub1
);
4259 BuildMI(LoopBB
, I
, DL
, TII
.get(AMDGPU::V_READFIRSTLANE_B32
), SRsrcSub2
)
4260 .addReg(VRsrc
, VRsrcUndef
, AMDGPU::sub2
);
4261 BuildMI(LoopBB
, I
, DL
, TII
.get(AMDGPU::V_READFIRSTLANE_B32
), SRsrcSub3
)
4262 .addReg(VRsrc
, VRsrcUndef
, AMDGPU::sub3
);
4264 BuildMI(LoopBB
, I
, DL
, TII
.get(AMDGPU::REG_SEQUENCE
), SRsrc
)
4266 .addImm(AMDGPU::sub0
)
4268 .addImm(AMDGPU::sub1
)
4270 .addImm(AMDGPU::sub2
)
4272 .addImm(AMDGPU::sub3
);
4274 // Update Rsrc operand to use the SGPR Rsrc.
4276 Rsrc
.setIsKill(true);
4278 // Identify all lanes with identical Rsrc operands in their VGPRs.
4279 BuildMI(LoopBB
, I
, DL
, TII
.get(AMDGPU::V_CMP_EQ_U64_e64
), CondReg0
)
4280 .addReg(SRsrc
, 0, AMDGPU::sub0_sub1
)
4281 .addReg(VRsrc
, 0, AMDGPU::sub0_sub1
);
4282 BuildMI(LoopBB
, I
, DL
, TII
.get(AMDGPU::V_CMP_EQ_U64_e64
), CondReg1
)
4283 .addReg(SRsrc
, 0, AMDGPU::sub2_sub3
)
4284 .addReg(VRsrc
, 0, AMDGPU::sub2_sub3
);
4285 BuildMI(LoopBB
, I
, DL
, TII
.get(AndOpc
), AndCond
)
4289 MRI
.setSimpleHint(SaveExec
, AndCond
);
4291 // Update EXEC to matching lanes, saving original to SaveExec.
4292 BuildMI(LoopBB
, I
, DL
, TII
.get(SaveExecOpc
), SaveExec
)
4293 .addReg(AndCond
, RegState::Kill
);
4295 // The original instruction is here; we insert the terminators after it.
4298 // Update EXEC, switch all done bits to 0 and all todo bits to 1.
4299 BuildMI(LoopBB
, I
, DL
, TII
.get(XorTermOpc
), Exec
)
4302 BuildMI(LoopBB
, I
, DL
, TII
.get(AMDGPU::S_CBRANCH_EXECNZ
)).addMBB(&LoopBB
);
4305 // Build a waterfall loop around \p MI, replacing the VGPR \p Rsrc register
4306 // with SGPRs by iterating over all unique values across all lanes.
4307 static void loadSRsrcFromVGPR(const SIInstrInfo
&TII
, MachineInstr
&MI
,
4308 MachineOperand
&Rsrc
, MachineDominatorTree
*MDT
) {
4309 MachineBasicBlock
&MBB
= *MI
.getParent();
4310 MachineFunction
&MF
= *MBB
.getParent();
4311 const GCNSubtarget
&ST
= MF
.getSubtarget
<GCNSubtarget
>();
4312 const SIRegisterInfo
*TRI
= ST
.getRegisterInfo();
4313 MachineRegisterInfo
&MRI
= MF
.getRegInfo();
4314 MachineBasicBlock::iterator
I(&MI
);
4315 const DebugLoc
&DL
= MI
.getDebugLoc();
4316 unsigned Exec
= ST
.isWave32() ? AMDGPU::EXEC_LO
: AMDGPU::EXEC
;
4317 unsigned MovExecOpc
= ST
.isWave32() ? AMDGPU::S_MOV_B32
: AMDGPU::S_MOV_B64
;
4318 const auto *BoolXExecRC
= TRI
->getRegClass(AMDGPU::SReg_1_XEXECRegClassID
);
4320 Register SaveExec
= MRI
.createVirtualRegister(BoolXExecRC
);
4322 // Save the EXEC mask
4323 BuildMI(MBB
, I
, DL
, TII
.get(MovExecOpc
), SaveExec
).addReg(Exec
);
4325 // Killed uses in the instruction we are waterfalling around will be
4326 // incorrect due to the added control-flow.
4327 for (auto &MO
: MI
.uses()) {
4328 if (MO
.isReg() && MO
.isUse()) {
4329 MRI
.clearKillFlags(MO
.getReg());
4333 // To insert the loop we need to split the block. Move everything after this
4334 // point to a new block, and insert a new empty block between the two.
4335 MachineBasicBlock
*LoopBB
= MF
.CreateMachineBasicBlock();
4336 MachineBasicBlock
*RemainderBB
= MF
.CreateMachineBasicBlock();
4337 MachineFunction::iterator
MBBI(MBB
);
4340 MF
.insert(MBBI
, LoopBB
);
4341 MF
.insert(MBBI
, RemainderBB
);
4343 LoopBB
->addSuccessor(LoopBB
);
4344 LoopBB
->addSuccessor(RemainderBB
);
4346 // Move MI to the LoopBB, and the remainder of the block to RemainderBB.
4347 MachineBasicBlock::iterator J
= I
++;
4348 RemainderBB
->transferSuccessorsAndUpdatePHIs(&MBB
);
4349 RemainderBB
->splice(RemainderBB
->begin(), &MBB
, I
, MBB
.end());
4350 LoopBB
->splice(LoopBB
->begin(), &MBB
, J
);
4352 MBB
.addSuccessor(LoopBB
);
4354 // Update dominators. We know that MBB immediately dominates LoopBB, that
4355 // LoopBB immediately dominates RemainderBB, and that RemainderBB immediately
4356 // dominates all of the successors transferred to it from MBB that MBB used
4359 MDT
->addNewBlock(LoopBB
, &MBB
);
4360 MDT
->addNewBlock(RemainderBB
, LoopBB
);
4361 for (auto &Succ
: RemainderBB
->successors()) {
4362 if (MDT
->dominates(&MBB
, Succ
)) {
4363 MDT
->changeImmediateDominator(Succ
, RemainderBB
);
4368 emitLoadSRsrcFromVGPRLoop(TII
, MRI
, MBB
, *LoopBB
, DL
, Rsrc
);
4370 // Restore the EXEC mask
4371 MachineBasicBlock::iterator First
= RemainderBB
->begin();
4372 BuildMI(*RemainderBB
, First
, DL
, TII
.get(MovExecOpc
), Exec
).addReg(SaveExec
);
4375 // Extract pointer from Rsrc and return a zero-value Rsrc replacement.
4376 static std::tuple
<unsigned, unsigned>
4377 extractRsrcPtr(const SIInstrInfo
&TII
, MachineInstr
&MI
, MachineOperand
&Rsrc
) {
4378 MachineBasicBlock
&MBB
= *MI
.getParent();
4379 MachineFunction
&MF
= *MBB
.getParent();
4380 MachineRegisterInfo
&MRI
= MF
.getRegInfo();
4382 // Extract the ptr from the resource descriptor.
4384 TII
.buildExtractSubReg(MI
, MRI
, Rsrc
, &AMDGPU::VReg_128RegClass
,
4385 AMDGPU::sub0_sub1
, &AMDGPU::VReg_64RegClass
);
4387 // Create an empty resource descriptor
4388 Register Zero64
= MRI
.createVirtualRegister(&AMDGPU::SReg_64RegClass
);
4389 Register SRsrcFormatLo
= MRI
.createVirtualRegister(&AMDGPU::SGPR_32RegClass
);
4390 Register SRsrcFormatHi
= MRI
.createVirtualRegister(&AMDGPU::SGPR_32RegClass
);
4391 Register NewSRsrc
= MRI
.createVirtualRegister(&AMDGPU::SReg_128RegClass
);
4392 uint64_t RsrcDataFormat
= TII
.getDefaultRsrcDataFormat();
4395 BuildMI(MBB
, MI
, MI
.getDebugLoc(), TII
.get(AMDGPU::S_MOV_B64
), Zero64
)
4398 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
4399 BuildMI(MBB
, MI
, MI
.getDebugLoc(), TII
.get(AMDGPU::S_MOV_B32
), SRsrcFormatLo
)
4400 .addImm(RsrcDataFormat
& 0xFFFFFFFF);
4402 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
4403 BuildMI(MBB
, MI
, MI
.getDebugLoc(), TII
.get(AMDGPU::S_MOV_B32
), SRsrcFormatHi
)
4404 .addImm(RsrcDataFormat
>> 32);
4406 // NewSRsrc = {Zero64, SRsrcFormat}
4407 BuildMI(MBB
, MI
, MI
.getDebugLoc(), TII
.get(AMDGPU::REG_SEQUENCE
), NewSRsrc
)
4409 .addImm(AMDGPU::sub0_sub1
)
4410 .addReg(SRsrcFormatLo
)
4411 .addImm(AMDGPU::sub2
)
4412 .addReg(SRsrcFormatHi
)
4413 .addImm(AMDGPU::sub3
);
4415 return std::make_tuple(RsrcPtr
, NewSRsrc
);
4418 void SIInstrInfo::legalizeOperands(MachineInstr
&MI
,
4419 MachineDominatorTree
*MDT
) const {
4420 MachineFunction
&MF
= *MI
.getParent()->getParent();
4421 MachineRegisterInfo
&MRI
= MF
.getRegInfo();
4424 if (isVOP2(MI
) || isVOPC(MI
)) {
4425 legalizeOperandsVOP2(MRI
, MI
);
4431 legalizeOperandsVOP3(MRI
, MI
);
4437 legalizeOperandsSMRD(MRI
, MI
);
4441 // Legalize REG_SEQUENCE and PHI
4442 // The register class of the operands much be the same type as the register
4443 // class of the output.
4444 if (MI
.getOpcode() == AMDGPU::PHI
) {
4445 const TargetRegisterClass
*RC
= nullptr, *SRC
= nullptr, *VRC
= nullptr;
4446 for (unsigned i
= 1, e
= MI
.getNumOperands(); i
!= e
; i
+= 2) {
4447 if (!MI
.getOperand(i
).isReg() ||
4448 !Register::isVirtualRegister(MI
.getOperand(i
).getReg()))
4450 const TargetRegisterClass
*OpRC
=
4451 MRI
.getRegClass(MI
.getOperand(i
).getReg());
4452 if (RI
.hasVectorRegisters(OpRC
)) {
4459 // If any of the operands are VGPR registers, then they all most be
4460 // otherwise we will create illegal VGPR->SGPR copies when legalizing
4462 if (VRC
|| !RI
.isSGPRClass(getOpRegClass(MI
, 0))) {
4465 VRC
= RI
.hasAGPRs(getOpRegClass(MI
, 0)) ? RI
.getEquivalentAGPRClass(SRC
)
4466 : RI
.getEquivalentVGPRClass(SRC
);
4473 // Update all the operands so they have the same type.
4474 for (unsigned I
= 1, E
= MI
.getNumOperands(); I
!= E
; I
+= 2) {
4475 MachineOperand
&Op
= MI
.getOperand(I
);
4476 if (!Op
.isReg() || !Register::isVirtualRegister(Op
.getReg()))
4479 // MI is a PHI instruction.
4480 MachineBasicBlock
*InsertBB
= MI
.getOperand(I
+ 1).getMBB();
4481 MachineBasicBlock::iterator Insert
= InsertBB
->getFirstTerminator();
4483 // Avoid creating no-op copies with the same src and dst reg class. These
4484 // confuse some of the machine passes.
4485 legalizeGenericOperand(*InsertBB
, Insert
, RC
, Op
, MRI
, MI
.getDebugLoc());
4489 // REG_SEQUENCE doesn't really require operand legalization, but if one has a
4490 // VGPR dest type and SGPR sources, insert copies so all operands are
4491 // VGPRs. This seems to help operand folding / the register coalescer.
4492 if (MI
.getOpcode() == AMDGPU::REG_SEQUENCE
) {
4493 MachineBasicBlock
*MBB
= MI
.getParent();
4494 const TargetRegisterClass
*DstRC
= getOpRegClass(MI
, 0);
4495 if (RI
.hasVGPRs(DstRC
)) {
4496 // Update all the operands so they are VGPR register classes. These may
4497 // not be the same register class because REG_SEQUENCE supports mixing
4498 // subregister index types e.g. sub0_sub1 + sub2 + sub3
4499 for (unsigned I
= 1, E
= MI
.getNumOperands(); I
!= E
; I
+= 2) {
4500 MachineOperand
&Op
= MI
.getOperand(I
);
4501 if (!Op
.isReg() || !Register::isVirtualRegister(Op
.getReg()))
4504 const TargetRegisterClass
*OpRC
= MRI
.getRegClass(Op
.getReg());
4505 const TargetRegisterClass
*VRC
= RI
.getEquivalentVGPRClass(OpRC
);
4509 legalizeGenericOperand(*MBB
, MI
, VRC
, Op
, MRI
, MI
.getDebugLoc());
4517 // Legalize INSERT_SUBREG
4518 // src0 must have the same register class as dst
4519 if (MI
.getOpcode() == AMDGPU::INSERT_SUBREG
) {
4520 Register Dst
= MI
.getOperand(0).getReg();
4521 Register Src0
= MI
.getOperand(1).getReg();
4522 const TargetRegisterClass
*DstRC
= MRI
.getRegClass(Dst
);
4523 const TargetRegisterClass
*Src0RC
= MRI
.getRegClass(Src0
);
4524 if (DstRC
!= Src0RC
) {
4525 MachineBasicBlock
*MBB
= MI
.getParent();
4526 MachineOperand
&Op
= MI
.getOperand(1);
4527 legalizeGenericOperand(*MBB
, MI
, DstRC
, Op
, MRI
, MI
.getDebugLoc());
4532 // Legalize SI_INIT_M0
4533 if (MI
.getOpcode() == AMDGPU::SI_INIT_M0
) {
4534 MachineOperand
&Src
= MI
.getOperand(0);
4535 if (Src
.isReg() && RI
.hasVectorRegisters(MRI
.getRegClass(Src
.getReg())))
4536 Src
.setReg(readlaneVGPRToSGPR(Src
.getReg(), MI
, MRI
));
4540 // Legalize MIMG and MUBUF/MTBUF for shaders.
4542 // Shaders only generate MUBUF/MTBUF instructions via intrinsics or via
4543 // scratch memory access. In both cases, the legalization never involves
4544 // conversion to the addr64 form.
4546 (AMDGPU::isShader(MF
.getFunction().getCallingConv()) &&
4547 (isMUBUF(MI
) || isMTBUF(MI
)))) {
4548 MachineOperand
*SRsrc
= getNamedOperand(MI
, AMDGPU::OpName::srsrc
);
4549 if (SRsrc
&& !RI
.isSGPRClass(MRI
.getRegClass(SRsrc
->getReg()))) {
4550 unsigned SGPR
= readlaneVGPRToSGPR(SRsrc
->getReg(), MI
, MRI
);
4551 SRsrc
->setReg(SGPR
);
4554 MachineOperand
*SSamp
= getNamedOperand(MI
, AMDGPU::OpName::ssamp
);
4555 if (SSamp
&& !RI
.isSGPRClass(MRI
.getRegClass(SSamp
->getReg()))) {
4556 unsigned SGPR
= readlaneVGPRToSGPR(SSamp
->getReg(), MI
, MRI
);
4557 SSamp
->setReg(SGPR
);
4562 // Legalize MUBUF* instructions.
4564 AMDGPU::getNamedOperandIdx(MI
.getOpcode(), AMDGPU::OpName::srsrc
);
4565 if (RsrcIdx
!= -1) {
4566 // We have an MUBUF instruction
4567 MachineOperand
*Rsrc
= &MI
.getOperand(RsrcIdx
);
4568 unsigned RsrcRC
= get(MI
.getOpcode()).OpInfo
[RsrcIdx
].RegClass
;
4569 if (RI
.getCommonSubClass(MRI
.getRegClass(Rsrc
->getReg()),
4570 RI
.getRegClass(RsrcRC
))) {
4571 // The operands are legal.
4572 // FIXME: We may need to legalize operands besided srsrc.
4576 // Legalize a VGPR Rsrc.
4578 // If the instruction is _ADDR64, we can avoid a waterfall by extracting
4579 // the base pointer from the VGPR Rsrc, adding it to the VAddr, then using
4580 // a zero-value SRsrc.
4582 // If the instruction is _OFFSET (both idxen and offen disabled), and we
4583 // support ADDR64 instructions, we can convert to ADDR64 and do the same as
4586 // Otherwise we are on non-ADDR64 hardware, and/or we have
4587 // idxen/offen/bothen and we fall back to a waterfall loop.
4589 MachineBasicBlock
&MBB
= *MI
.getParent();
4591 MachineOperand
*VAddr
= getNamedOperand(MI
, AMDGPU::OpName::vaddr
);
4592 if (VAddr
&& AMDGPU::getIfAddr64Inst(MI
.getOpcode()) != -1) {
4593 // This is already an ADDR64 instruction so we need to add the pointer
4594 // extracted from the resource descriptor to the current value of VAddr.
4595 Register NewVAddrLo
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
4596 Register NewVAddrHi
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
4597 Register NewVAddr
= MRI
.createVirtualRegister(&AMDGPU::VReg_64RegClass
);
4599 const auto *BoolXExecRC
= RI
.getRegClass(AMDGPU::SReg_1_XEXECRegClassID
);
4600 Register CondReg0
= MRI
.createVirtualRegister(BoolXExecRC
);
4601 Register CondReg1
= MRI
.createVirtualRegister(BoolXExecRC
);
4603 unsigned RsrcPtr
, NewSRsrc
;
4604 std::tie(RsrcPtr
, NewSRsrc
) = extractRsrcPtr(*this, MI
, *Rsrc
);
4606 // NewVaddrLo = RsrcPtr:sub0 + VAddr:sub0
4607 const DebugLoc
&DL
= MI
.getDebugLoc();
4608 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_ADD_I32_e64
), NewVAddrLo
)
4610 .addReg(RsrcPtr
, 0, AMDGPU::sub0
)
4611 .addReg(VAddr
->getReg(), 0, AMDGPU::sub0
)
4614 // NewVaddrHi = RsrcPtr:sub1 + VAddr:sub1
4615 BuildMI(MBB
, MI
, DL
, get(AMDGPU::V_ADDC_U32_e64
), NewVAddrHi
)
4616 .addDef(CondReg1
, RegState::Dead
)
4617 .addReg(RsrcPtr
, 0, AMDGPU::sub1
)
4618 .addReg(VAddr
->getReg(), 0, AMDGPU::sub1
)
4619 .addReg(CondReg0
, RegState::Kill
)
4622 // NewVaddr = {NewVaddrHi, NewVaddrLo}
4623 BuildMI(MBB
, MI
, MI
.getDebugLoc(), get(AMDGPU::REG_SEQUENCE
), NewVAddr
)
4625 .addImm(AMDGPU::sub0
)
4627 .addImm(AMDGPU::sub1
);
4629 VAddr
->setReg(NewVAddr
);
4630 Rsrc
->setReg(NewSRsrc
);
4631 } else if (!VAddr
&& ST
.hasAddr64()) {
4632 // This instructions is the _OFFSET variant, so we need to convert it to
4634 assert(MBB
.getParent()->getSubtarget
<GCNSubtarget
>().getGeneration()
4635 < AMDGPUSubtarget::VOLCANIC_ISLANDS
&&
4636 "FIXME: Need to emit flat atomics here");
4638 unsigned RsrcPtr
, NewSRsrc
;
4639 std::tie(RsrcPtr
, NewSRsrc
) = extractRsrcPtr(*this, MI
, *Rsrc
);
4641 Register NewVAddr
= MRI
.createVirtualRegister(&AMDGPU::VReg_64RegClass
);
4642 MachineOperand
*VData
= getNamedOperand(MI
, AMDGPU::OpName::vdata
);
4643 MachineOperand
*Offset
= getNamedOperand(MI
, AMDGPU::OpName::offset
);
4644 MachineOperand
*SOffset
= getNamedOperand(MI
, AMDGPU::OpName::soffset
);
4645 unsigned Addr64Opcode
= AMDGPU::getAddr64Inst(MI
.getOpcode());
4647 // Atomics rith return have have an additional tied operand and are
4648 // missing some of the special bits.
4649 MachineOperand
*VDataIn
= getNamedOperand(MI
, AMDGPU::OpName::vdata_in
);
4650 MachineInstr
*Addr64
;
4653 // Regular buffer load / store.
4654 MachineInstrBuilder MIB
=
4655 BuildMI(MBB
, MI
, MI
.getDebugLoc(), get(Addr64Opcode
))
4662 // Atomics do not have this operand.
4663 if (const MachineOperand
*GLC
=
4664 getNamedOperand(MI
, AMDGPU::OpName::glc
)) {
4665 MIB
.addImm(GLC
->getImm());
4667 if (const MachineOperand
*DLC
=
4668 getNamedOperand(MI
, AMDGPU::OpName::dlc
)) {
4669 MIB
.addImm(DLC
->getImm());
4672 MIB
.addImm(getNamedImmOperand(MI
, AMDGPU::OpName::slc
));
4674 if (const MachineOperand
*TFE
=
4675 getNamedOperand(MI
, AMDGPU::OpName::tfe
)) {
4676 MIB
.addImm(TFE
->getImm());
4679 MIB
.cloneMemRefs(MI
);
4682 // Atomics with return.
4683 Addr64
= BuildMI(MBB
, MI
, MI
.getDebugLoc(), get(Addr64Opcode
))
4690 .addImm(getNamedImmOperand(MI
, AMDGPU::OpName::slc
))
4694 MI
.removeFromParent();
4696 // NewVaddr = {NewVaddrHi, NewVaddrLo}
4697 BuildMI(MBB
, Addr64
, Addr64
->getDebugLoc(), get(AMDGPU::REG_SEQUENCE
),
4699 .addReg(RsrcPtr
, 0, AMDGPU::sub0
)
4700 .addImm(AMDGPU::sub0
)
4701 .addReg(RsrcPtr
, 0, AMDGPU::sub1
)
4702 .addImm(AMDGPU::sub1
);
4704 // This is another variant; legalize Rsrc with waterfall loop from VGPRs
4706 loadSRsrcFromVGPR(*this, MI
, *Rsrc
, MDT
);
4711 void SIInstrInfo::moveToVALU(MachineInstr
&TopInst
,
4712 MachineDominatorTree
*MDT
) const {
4713 SetVectorType Worklist
;
4714 Worklist
.insert(&TopInst
);
4716 while (!Worklist
.empty()) {
4717 MachineInstr
&Inst
= *Worklist
.pop_back_val();
4718 MachineBasicBlock
*MBB
= Inst
.getParent();
4719 MachineRegisterInfo
&MRI
= MBB
->getParent()->getRegInfo();
4721 unsigned Opcode
= Inst
.getOpcode();
4722 unsigned NewOpcode
= getVALUOp(Inst
);
4724 // Handle some special cases
4728 case AMDGPU::S_ADD_U64_PSEUDO
:
4729 case AMDGPU::S_SUB_U64_PSEUDO
:
4730 splitScalar64BitAddSub(Worklist
, Inst
, MDT
);
4731 Inst
.eraseFromParent();
4733 case AMDGPU::S_ADD_I32
:
4734 case AMDGPU::S_SUB_I32
:
4735 // FIXME: The u32 versions currently selected use the carry.
4736 if (moveScalarAddSub(Worklist
, Inst
, MDT
))
4741 case AMDGPU::S_AND_B64
:
4742 splitScalar64BitBinaryOp(Worklist
, Inst
, AMDGPU::S_AND_B32
, MDT
);
4743 Inst
.eraseFromParent();
4746 case AMDGPU::S_OR_B64
:
4747 splitScalar64BitBinaryOp(Worklist
, Inst
, AMDGPU::S_OR_B32
, MDT
);
4748 Inst
.eraseFromParent();
4751 case AMDGPU::S_XOR_B64
:
4752 splitScalar64BitBinaryOp(Worklist
, Inst
, AMDGPU::S_XOR_B32
, MDT
);
4753 Inst
.eraseFromParent();
4756 case AMDGPU::S_NAND_B64
:
4757 splitScalar64BitBinaryOp(Worklist
, Inst
, AMDGPU::S_NAND_B32
, MDT
);
4758 Inst
.eraseFromParent();
4761 case AMDGPU::S_NOR_B64
:
4762 splitScalar64BitBinaryOp(Worklist
, Inst
, AMDGPU::S_NOR_B32
, MDT
);
4763 Inst
.eraseFromParent();
4766 case AMDGPU::S_XNOR_B64
:
4767 if (ST
.hasDLInsts())
4768 splitScalar64BitBinaryOp(Worklist
, Inst
, AMDGPU::S_XNOR_B32
, MDT
);
4770 splitScalar64BitXnor(Worklist
, Inst
, MDT
);
4771 Inst
.eraseFromParent();
4774 case AMDGPU::S_ANDN2_B64
:
4775 splitScalar64BitBinaryOp(Worklist
, Inst
, AMDGPU::S_ANDN2_B32
, MDT
);
4776 Inst
.eraseFromParent();
4779 case AMDGPU::S_ORN2_B64
:
4780 splitScalar64BitBinaryOp(Worklist
, Inst
, AMDGPU::S_ORN2_B32
, MDT
);
4781 Inst
.eraseFromParent();
4784 case AMDGPU::S_NOT_B64
:
4785 splitScalar64BitUnaryOp(Worklist
, Inst
, AMDGPU::S_NOT_B32
);
4786 Inst
.eraseFromParent();
4789 case AMDGPU::S_BCNT1_I32_B64
:
4790 splitScalar64BitBCNT(Worklist
, Inst
);
4791 Inst
.eraseFromParent();
4794 case AMDGPU::S_BFE_I64
:
4795 splitScalar64BitBFE(Worklist
, Inst
);
4796 Inst
.eraseFromParent();
4799 case AMDGPU::S_LSHL_B32
:
4800 if (ST
.hasOnlyRevVALUShifts()) {
4801 NewOpcode
= AMDGPU::V_LSHLREV_B32_e64
;
4805 case AMDGPU::S_ASHR_I32
:
4806 if (ST
.hasOnlyRevVALUShifts()) {
4807 NewOpcode
= AMDGPU::V_ASHRREV_I32_e64
;
4811 case AMDGPU::S_LSHR_B32
:
4812 if (ST
.hasOnlyRevVALUShifts()) {
4813 NewOpcode
= AMDGPU::V_LSHRREV_B32_e64
;
4817 case AMDGPU::S_LSHL_B64
:
4818 if (ST
.hasOnlyRevVALUShifts()) {
4819 NewOpcode
= AMDGPU::V_LSHLREV_B64
;
4823 case AMDGPU::S_ASHR_I64
:
4824 if (ST
.hasOnlyRevVALUShifts()) {
4825 NewOpcode
= AMDGPU::V_ASHRREV_I64
;
4829 case AMDGPU::S_LSHR_B64
:
4830 if (ST
.hasOnlyRevVALUShifts()) {
4831 NewOpcode
= AMDGPU::V_LSHRREV_B64
;
4836 case AMDGPU::S_ABS_I32
:
4837 lowerScalarAbs(Worklist
, Inst
);
4838 Inst
.eraseFromParent();
4841 case AMDGPU::S_CBRANCH_SCC0
:
4842 case AMDGPU::S_CBRANCH_SCC1
:
4843 // Clear unused bits of vcc
4845 BuildMI(*MBB
, Inst
, Inst
.getDebugLoc(), get(AMDGPU::S_AND_B32
),
4847 .addReg(AMDGPU::EXEC_LO
)
4848 .addReg(AMDGPU::VCC_LO
);
4850 BuildMI(*MBB
, Inst
, Inst
.getDebugLoc(), get(AMDGPU::S_AND_B64
),
4852 .addReg(AMDGPU::EXEC
)
4853 .addReg(AMDGPU::VCC
);
4856 case AMDGPU::S_BFE_U64
:
4857 case AMDGPU::S_BFM_B64
:
4858 llvm_unreachable("Moving this op to VALU not implemented");
4860 case AMDGPU::S_PACK_LL_B32_B16
:
4861 case AMDGPU::S_PACK_LH_B32_B16
:
4862 case AMDGPU::S_PACK_HH_B32_B16
:
4863 movePackToVALU(Worklist
, MRI
, Inst
);
4864 Inst
.eraseFromParent();
4867 case AMDGPU::S_XNOR_B32
:
4868 lowerScalarXnor(Worklist
, Inst
);
4869 Inst
.eraseFromParent();
4872 case AMDGPU::S_NAND_B32
:
4873 splitScalarNotBinop(Worklist
, Inst
, AMDGPU::S_AND_B32
);
4874 Inst
.eraseFromParent();
4877 case AMDGPU::S_NOR_B32
:
4878 splitScalarNotBinop(Worklist
, Inst
, AMDGPU::S_OR_B32
);
4879 Inst
.eraseFromParent();
4882 case AMDGPU::S_ANDN2_B32
:
4883 splitScalarBinOpN2(Worklist
, Inst
, AMDGPU::S_AND_B32
);
4884 Inst
.eraseFromParent();
4887 case AMDGPU::S_ORN2_B32
:
4888 splitScalarBinOpN2(Worklist
, Inst
, AMDGPU::S_OR_B32
);
4889 Inst
.eraseFromParent();
4893 if (NewOpcode
== AMDGPU::INSTRUCTION_LIST_END
) {
4894 // We cannot move this instruction to the VALU, so we should try to
4895 // legalize its operands instead.
4896 legalizeOperands(Inst
, MDT
);
4900 // Use the new VALU Opcode.
4901 const MCInstrDesc
&NewDesc
= get(NewOpcode
);
4902 Inst
.setDesc(NewDesc
);
4904 // Remove any references to SCC. Vector instructions can't read from it, and
4905 // We're just about to add the implicit use / defs of VCC, and we don't want
4907 for (unsigned i
= Inst
.getNumOperands() - 1; i
> 0; --i
) {
4908 MachineOperand
&Op
= Inst
.getOperand(i
);
4909 if (Op
.isReg() && Op
.getReg() == AMDGPU::SCC
) {
4910 // Only propagate through live-def of SCC.
4911 if (Op
.isDef() && !Op
.isDead())
4912 addSCCDefUsersToVALUWorklist(Op
, Inst
, Worklist
);
4913 Inst
.RemoveOperand(i
);
4917 if (Opcode
== AMDGPU::S_SEXT_I32_I8
|| Opcode
== AMDGPU::S_SEXT_I32_I16
) {
4918 // We are converting these to a BFE, so we need to add the missing
4919 // operands for the size and offset.
4920 unsigned Size
= (Opcode
== AMDGPU::S_SEXT_I32_I8
) ? 8 : 16;
4921 Inst
.addOperand(MachineOperand::CreateImm(0));
4922 Inst
.addOperand(MachineOperand::CreateImm(Size
));
4924 } else if (Opcode
== AMDGPU::S_BCNT1_I32_B32
) {
4925 // The VALU version adds the second operand to the result, so insert an
4927 Inst
.addOperand(MachineOperand::CreateImm(0));
4930 Inst
.addImplicitDefUseOperands(*Inst
.getParent()->getParent());
4931 fixImplicitOperands(Inst
);
4933 if (Opcode
== AMDGPU::S_BFE_I32
|| Opcode
== AMDGPU::S_BFE_U32
) {
4934 const MachineOperand
&OffsetWidthOp
= Inst
.getOperand(2);
4935 // If we need to move this to VGPRs, we need to unpack the second operand
4936 // back into the 2 separate ones for bit offset and width.
4937 assert(OffsetWidthOp
.isImm() &&
4938 "Scalar BFE is only implemented for constant width and offset");
4939 uint32_t Imm
= OffsetWidthOp
.getImm();
4941 uint32_t Offset
= Imm
& 0x3f; // Extract bits [5:0].
4942 uint32_t BitWidth
= (Imm
& 0x7f0000) >> 16; // Extract bits [22:16].
4943 Inst
.RemoveOperand(2); // Remove old immediate.
4944 Inst
.addOperand(MachineOperand::CreateImm(Offset
));
4945 Inst
.addOperand(MachineOperand::CreateImm(BitWidth
));
4948 bool HasDst
= Inst
.getOperand(0).isReg() && Inst
.getOperand(0).isDef();
4949 unsigned NewDstReg
= AMDGPU::NoRegister
;
4951 Register DstReg
= Inst
.getOperand(0).getReg();
4952 if (Register::isPhysicalRegister(DstReg
))
4955 // Update the destination register class.
4956 const TargetRegisterClass
*NewDstRC
= getDestEquivalentVGPRClass(Inst
);
4960 if (Inst
.isCopy() &&
4961 Register::isVirtualRegister(Inst
.getOperand(1).getReg()) &&
4962 NewDstRC
== RI
.getRegClassForReg(MRI
, Inst
.getOperand(1).getReg())) {
4963 // Instead of creating a copy where src and dst are the same register
4964 // class, we just replace all uses of dst with src. These kinds of
4965 // copies interfere with the heuristics MachineSink uses to decide
4966 // whether or not to split a critical edge. Since the pass assumes
4967 // that copies will end up as machine instructions and not be
4969 addUsersToMoveToVALUWorklist(DstReg
, MRI
, Worklist
);
4970 MRI
.replaceRegWith(DstReg
, Inst
.getOperand(1).getReg());
4971 MRI
.clearKillFlags(Inst
.getOperand(1).getReg());
4972 Inst
.getOperand(0).setReg(DstReg
);
4974 // Make sure we don't leave around a dead VGPR->SGPR copy. Normally
4975 // these are deleted later, but at -O0 it would leave a suspicious
4976 // looking illegal copy of an undef register.
4977 for (unsigned I
= Inst
.getNumOperands() - 1; I
!= 0; --I
)
4978 Inst
.RemoveOperand(I
);
4979 Inst
.setDesc(get(AMDGPU::IMPLICIT_DEF
));
4983 NewDstReg
= MRI
.createVirtualRegister(NewDstRC
);
4984 MRI
.replaceRegWith(DstReg
, NewDstReg
);
4987 // Legalize the operands
4988 legalizeOperands(Inst
, MDT
);
4991 addUsersToMoveToVALUWorklist(NewDstReg
, MRI
, Worklist
);
4995 // Add/sub require special handling to deal with carry outs.
4996 bool SIInstrInfo::moveScalarAddSub(SetVectorType
&Worklist
, MachineInstr
&Inst
,
4997 MachineDominatorTree
*MDT
) const {
4998 if (ST
.hasAddNoCarry()) {
4999 // Assume there is no user of scc since we don't select this in that case.
5000 // Since scc isn't used, it doesn't really matter if the i32 or u32 variant
5003 MachineBasicBlock
&MBB
= *Inst
.getParent();
5004 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
5006 Register OldDstReg
= Inst
.getOperand(0).getReg();
5007 Register ResultReg
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5009 unsigned Opc
= Inst
.getOpcode();
5010 assert(Opc
== AMDGPU::S_ADD_I32
|| Opc
== AMDGPU::S_SUB_I32
);
5012 unsigned NewOpc
= Opc
== AMDGPU::S_ADD_I32
?
5013 AMDGPU::V_ADD_U32_e64
: AMDGPU::V_SUB_U32_e64
;
5015 assert(Inst
.getOperand(3).getReg() == AMDGPU::SCC
);
5016 Inst
.RemoveOperand(3);
5018 Inst
.setDesc(get(NewOpc
));
5019 Inst
.addOperand(MachineOperand::CreateImm(0)); // clamp bit
5020 Inst
.addImplicitDefUseOperands(*MBB
.getParent());
5021 MRI
.replaceRegWith(OldDstReg
, ResultReg
);
5022 legalizeOperands(Inst
, MDT
);
5024 addUsersToMoveToVALUWorklist(ResultReg
, MRI
, Worklist
);
5031 void SIInstrInfo::lowerScalarAbs(SetVectorType
&Worklist
,
5032 MachineInstr
&Inst
) const {
5033 MachineBasicBlock
&MBB
= *Inst
.getParent();
5034 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
5035 MachineBasicBlock::iterator MII
= Inst
;
5036 DebugLoc DL
= Inst
.getDebugLoc();
5038 MachineOperand
&Dest
= Inst
.getOperand(0);
5039 MachineOperand
&Src
= Inst
.getOperand(1);
5040 Register TmpReg
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5041 Register ResultReg
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5043 unsigned SubOp
= ST
.hasAddNoCarry() ?
5044 AMDGPU::V_SUB_U32_e32
: AMDGPU::V_SUB_I32_e32
;
5046 BuildMI(MBB
, MII
, DL
, get(SubOp
), TmpReg
)
5048 .addReg(Src
.getReg());
5050 BuildMI(MBB
, MII
, DL
, get(AMDGPU::V_MAX_I32_e64
), ResultReg
)
5051 .addReg(Src
.getReg())
5054 MRI
.replaceRegWith(Dest
.getReg(), ResultReg
);
5055 addUsersToMoveToVALUWorklist(ResultReg
, MRI
, Worklist
);
5058 void SIInstrInfo::lowerScalarXnor(SetVectorType
&Worklist
,
5059 MachineInstr
&Inst
) const {
5060 MachineBasicBlock
&MBB
= *Inst
.getParent();
5061 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
5062 MachineBasicBlock::iterator MII
= Inst
;
5063 const DebugLoc
&DL
= Inst
.getDebugLoc();
5065 MachineOperand
&Dest
= Inst
.getOperand(0);
5066 MachineOperand
&Src0
= Inst
.getOperand(1);
5067 MachineOperand
&Src1
= Inst
.getOperand(2);
5069 if (ST
.hasDLInsts()) {
5070 Register NewDest
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5071 legalizeGenericOperand(MBB
, MII
, &AMDGPU::VGPR_32RegClass
, Src0
, MRI
, DL
);
5072 legalizeGenericOperand(MBB
, MII
, &AMDGPU::VGPR_32RegClass
, Src1
, MRI
, DL
);
5074 BuildMI(MBB
, MII
, DL
, get(AMDGPU::V_XNOR_B32_e64
), NewDest
)
5078 MRI
.replaceRegWith(Dest
.getReg(), NewDest
);
5079 addUsersToMoveToVALUWorklist(NewDest
, MRI
, Worklist
);
5081 // Using the identity !(x ^ y) == (!x ^ y) == (x ^ !y), we can
5082 // invert either source and then perform the XOR. If either source is a
5083 // scalar register, then we can leave the inversion on the scalar unit to
5084 // acheive a better distrubution of scalar and vector instructions.
5085 bool Src0IsSGPR
= Src0
.isReg() &&
5086 RI
.isSGPRClass(MRI
.getRegClass(Src0
.getReg()));
5087 bool Src1IsSGPR
= Src1
.isReg() &&
5088 RI
.isSGPRClass(MRI
.getRegClass(Src1
.getReg()));
5090 Register Temp
= MRI
.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass
);
5091 Register NewDest
= MRI
.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass
);
5093 // Build a pair of scalar instructions and add them to the work list.
5094 // The next iteration over the work list will lower these to the vector
5095 // unit as necessary.
5097 BuildMI(MBB
, MII
, DL
, get(AMDGPU::S_NOT_B32
), Temp
).add(Src0
);
5098 Xor
= BuildMI(MBB
, MII
, DL
, get(AMDGPU::S_XOR_B32
), NewDest
)
5101 } else if (Src1IsSGPR
) {
5102 BuildMI(MBB
, MII
, DL
, get(AMDGPU::S_NOT_B32
), Temp
).add(Src1
);
5103 Xor
= BuildMI(MBB
, MII
, DL
, get(AMDGPU::S_XOR_B32
), NewDest
)
5107 Xor
= BuildMI(MBB
, MII
, DL
, get(AMDGPU::S_XOR_B32
), Temp
)
5111 BuildMI(MBB
, MII
, DL
, get(AMDGPU::S_NOT_B32
), NewDest
).addReg(Temp
);
5112 Worklist
.insert(Not
);
5115 MRI
.replaceRegWith(Dest
.getReg(), NewDest
);
5117 Worklist
.insert(Xor
);
5119 addUsersToMoveToVALUWorklist(NewDest
, MRI
, Worklist
);
5123 void SIInstrInfo::splitScalarNotBinop(SetVectorType
&Worklist
,
5125 unsigned Opcode
) const {
5126 MachineBasicBlock
&MBB
= *Inst
.getParent();
5127 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
5128 MachineBasicBlock::iterator MII
= Inst
;
5129 const DebugLoc
&DL
= Inst
.getDebugLoc();
5131 MachineOperand
&Dest
= Inst
.getOperand(0);
5132 MachineOperand
&Src0
= Inst
.getOperand(1);
5133 MachineOperand
&Src1
= Inst
.getOperand(2);
5135 Register NewDest
= MRI
.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass
);
5136 Register Interm
= MRI
.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass
);
5138 MachineInstr
&Op
= *BuildMI(MBB
, MII
, DL
, get(Opcode
), Interm
)
5142 MachineInstr
&Not
= *BuildMI(MBB
, MII
, DL
, get(AMDGPU::S_NOT_B32
), NewDest
)
5145 Worklist
.insert(&Op
);
5146 Worklist
.insert(&Not
);
5148 MRI
.replaceRegWith(Dest
.getReg(), NewDest
);
5149 addUsersToMoveToVALUWorklist(NewDest
, MRI
, Worklist
);
5152 void SIInstrInfo::splitScalarBinOpN2(SetVectorType
& Worklist
,
5154 unsigned Opcode
) const {
5155 MachineBasicBlock
&MBB
= *Inst
.getParent();
5156 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
5157 MachineBasicBlock::iterator MII
= Inst
;
5158 const DebugLoc
&DL
= Inst
.getDebugLoc();
5160 MachineOperand
&Dest
= Inst
.getOperand(0);
5161 MachineOperand
&Src0
= Inst
.getOperand(1);
5162 MachineOperand
&Src1
= Inst
.getOperand(2);
5164 Register NewDest
= MRI
.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass
);
5165 Register Interm
= MRI
.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass
);
5167 MachineInstr
&Not
= *BuildMI(MBB
, MII
, DL
, get(AMDGPU::S_NOT_B32
), Interm
)
5170 MachineInstr
&Op
= *BuildMI(MBB
, MII
, DL
, get(Opcode
), NewDest
)
5174 Worklist
.insert(&Not
);
5175 Worklist
.insert(&Op
);
5177 MRI
.replaceRegWith(Dest
.getReg(), NewDest
);
5178 addUsersToMoveToVALUWorklist(NewDest
, MRI
, Worklist
);
5181 void SIInstrInfo::splitScalar64BitUnaryOp(
5182 SetVectorType
&Worklist
, MachineInstr
&Inst
,
5183 unsigned Opcode
) const {
5184 MachineBasicBlock
&MBB
= *Inst
.getParent();
5185 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
5187 MachineOperand
&Dest
= Inst
.getOperand(0);
5188 MachineOperand
&Src0
= Inst
.getOperand(1);
5189 DebugLoc DL
= Inst
.getDebugLoc();
5191 MachineBasicBlock::iterator MII
= Inst
;
5193 const MCInstrDesc
&InstDesc
= get(Opcode
);
5194 const TargetRegisterClass
*Src0RC
= Src0
.isReg() ?
5195 MRI
.getRegClass(Src0
.getReg()) :
5196 &AMDGPU::SGPR_32RegClass
;
5198 const TargetRegisterClass
*Src0SubRC
= RI
.getSubRegClass(Src0RC
, AMDGPU::sub0
);
5200 MachineOperand SrcReg0Sub0
= buildExtractSubRegOrImm(MII
, MRI
, Src0
, Src0RC
,
5201 AMDGPU::sub0
, Src0SubRC
);
5203 const TargetRegisterClass
*DestRC
= MRI
.getRegClass(Dest
.getReg());
5204 const TargetRegisterClass
*NewDestRC
= RI
.getEquivalentVGPRClass(DestRC
);
5205 const TargetRegisterClass
*NewDestSubRC
= RI
.getSubRegClass(NewDestRC
, AMDGPU::sub0
);
5207 Register DestSub0
= MRI
.createVirtualRegister(NewDestSubRC
);
5208 MachineInstr
&LoHalf
= *BuildMI(MBB
, MII
, DL
, InstDesc
, DestSub0
).add(SrcReg0Sub0
);
5210 MachineOperand SrcReg0Sub1
= buildExtractSubRegOrImm(MII
, MRI
, Src0
, Src0RC
,
5211 AMDGPU::sub1
, Src0SubRC
);
5213 Register DestSub1
= MRI
.createVirtualRegister(NewDestSubRC
);
5214 MachineInstr
&HiHalf
= *BuildMI(MBB
, MII
, DL
, InstDesc
, DestSub1
).add(SrcReg0Sub1
);
5216 Register FullDestReg
= MRI
.createVirtualRegister(NewDestRC
);
5217 BuildMI(MBB
, MII
, DL
, get(TargetOpcode::REG_SEQUENCE
), FullDestReg
)
5219 .addImm(AMDGPU::sub0
)
5221 .addImm(AMDGPU::sub1
);
5223 MRI
.replaceRegWith(Dest
.getReg(), FullDestReg
);
5225 Worklist
.insert(&LoHalf
);
5226 Worklist
.insert(&HiHalf
);
5228 // We don't need to legalizeOperands here because for a single operand, src0
5229 // will support any kind of input.
5231 // Move all users of this moved value.
5232 addUsersToMoveToVALUWorklist(FullDestReg
, MRI
, Worklist
);
5235 void SIInstrInfo::splitScalar64BitAddSub(SetVectorType
&Worklist
,
5237 MachineDominatorTree
*MDT
) const {
5238 bool IsAdd
= (Inst
.getOpcode() == AMDGPU::S_ADD_U64_PSEUDO
);
5240 MachineBasicBlock
&MBB
= *Inst
.getParent();
5241 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
5242 const auto *CarryRC
= RI
.getRegClass(AMDGPU::SReg_1_XEXECRegClassID
);
5244 Register FullDestReg
= MRI
.createVirtualRegister(&AMDGPU::VReg_64RegClass
);
5245 Register DestSub0
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5246 Register DestSub1
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5248 Register CarryReg
= MRI
.createVirtualRegister(CarryRC
);
5249 Register DeadCarryReg
= MRI
.createVirtualRegister(CarryRC
);
5251 MachineOperand
&Dest
= Inst
.getOperand(0);
5252 MachineOperand
&Src0
= Inst
.getOperand(1);
5253 MachineOperand
&Src1
= Inst
.getOperand(2);
5254 const DebugLoc
&DL
= Inst
.getDebugLoc();
5255 MachineBasicBlock::iterator MII
= Inst
;
5257 const TargetRegisterClass
*Src0RC
= MRI
.getRegClass(Src0
.getReg());
5258 const TargetRegisterClass
*Src1RC
= MRI
.getRegClass(Src1
.getReg());
5259 const TargetRegisterClass
*Src0SubRC
= RI
.getSubRegClass(Src0RC
, AMDGPU::sub0
);
5260 const TargetRegisterClass
*Src1SubRC
= RI
.getSubRegClass(Src1RC
, AMDGPU::sub0
);
5262 MachineOperand SrcReg0Sub0
= buildExtractSubRegOrImm(MII
, MRI
, Src0
, Src0RC
,
5263 AMDGPU::sub0
, Src0SubRC
);
5264 MachineOperand SrcReg1Sub0
= buildExtractSubRegOrImm(MII
, MRI
, Src1
, Src1RC
,
5265 AMDGPU::sub0
, Src1SubRC
);
5268 MachineOperand SrcReg0Sub1
= buildExtractSubRegOrImm(MII
, MRI
, Src0
, Src0RC
,
5269 AMDGPU::sub1
, Src0SubRC
);
5270 MachineOperand SrcReg1Sub1
= buildExtractSubRegOrImm(MII
, MRI
, Src1
, Src1RC
,
5271 AMDGPU::sub1
, Src1SubRC
);
5273 unsigned LoOpc
= IsAdd
? AMDGPU::V_ADD_I32_e64
: AMDGPU::V_SUB_I32_e64
;
5274 MachineInstr
*LoHalf
=
5275 BuildMI(MBB
, MII
, DL
, get(LoOpc
), DestSub0
)
5276 .addReg(CarryReg
, RegState::Define
)
5279 .addImm(0); // clamp bit
5281 unsigned HiOpc
= IsAdd
? AMDGPU::V_ADDC_U32_e64
: AMDGPU::V_SUBB_U32_e64
;
5282 MachineInstr
*HiHalf
=
5283 BuildMI(MBB
, MII
, DL
, get(HiOpc
), DestSub1
)
5284 .addReg(DeadCarryReg
, RegState::Define
| RegState::Dead
)
5287 .addReg(CarryReg
, RegState::Kill
)
5288 .addImm(0); // clamp bit
5290 BuildMI(MBB
, MII
, DL
, get(TargetOpcode::REG_SEQUENCE
), FullDestReg
)
5292 .addImm(AMDGPU::sub0
)
5294 .addImm(AMDGPU::sub1
);
5296 MRI
.replaceRegWith(Dest
.getReg(), FullDestReg
);
5298 // Try to legalize the operands in case we need to swap the order to keep it
5300 legalizeOperands(*LoHalf
, MDT
);
5301 legalizeOperands(*HiHalf
, MDT
);
5303 // Move all users of this moved vlaue.
5304 addUsersToMoveToVALUWorklist(FullDestReg
, MRI
, Worklist
);
5307 void SIInstrInfo::splitScalar64BitBinaryOp(SetVectorType
&Worklist
,
5308 MachineInstr
&Inst
, unsigned Opcode
,
5309 MachineDominatorTree
*MDT
) const {
5310 MachineBasicBlock
&MBB
= *Inst
.getParent();
5311 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
5313 MachineOperand
&Dest
= Inst
.getOperand(0);
5314 MachineOperand
&Src0
= Inst
.getOperand(1);
5315 MachineOperand
&Src1
= Inst
.getOperand(2);
5316 DebugLoc DL
= Inst
.getDebugLoc();
5318 MachineBasicBlock::iterator MII
= Inst
;
5320 const MCInstrDesc
&InstDesc
= get(Opcode
);
5321 const TargetRegisterClass
*Src0RC
= Src0
.isReg() ?
5322 MRI
.getRegClass(Src0
.getReg()) :
5323 &AMDGPU::SGPR_32RegClass
;
5325 const TargetRegisterClass
*Src0SubRC
= RI
.getSubRegClass(Src0RC
, AMDGPU::sub0
);
5326 const TargetRegisterClass
*Src1RC
= Src1
.isReg() ?
5327 MRI
.getRegClass(Src1
.getReg()) :
5328 &AMDGPU::SGPR_32RegClass
;
5330 const TargetRegisterClass
*Src1SubRC
= RI
.getSubRegClass(Src1RC
, AMDGPU::sub0
);
5332 MachineOperand SrcReg0Sub0
= buildExtractSubRegOrImm(MII
, MRI
, Src0
, Src0RC
,
5333 AMDGPU::sub0
, Src0SubRC
);
5334 MachineOperand SrcReg1Sub0
= buildExtractSubRegOrImm(MII
, MRI
, Src1
, Src1RC
,
5335 AMDGPU::sub0
, Src1SubRC
);
5336 MachineOperand SrcReg0Sub1
= buildExtractSubRegOrImm(MII
, MRI
, Src0
, Src0RC
,
5337 AMDGPU::sub1
, Src0SubRC
);
5338 MachineOperand SrcReg1Sub1
= buildExtractSubRegOrImm(MII
, MRI
, Src1
, Src1RC
,
5339 AMDGPU::sub1
, Src1SubRC
);
5341 const TargetRegisterClass
*DestRC
= MRI
.getRegClass(Dest
.getReg());
5342 const TargetRegisterClass
*NewDestRC
= RI
.getEquivalentVGPRClass(DestRC
);
5343 const TargetRegisterClass
*NewDestSubRC
= RI
.getSubRegClass(NewDestRC
, AMDGPU::sub0
);
5345 Register DestSub0
= MRI
.createVirtualRegister(NewDestSubRC
);
5346 MachineInstr
&LoHalf
= *BuildMI(MBB
, MII
, DL
, InstDesc
, DestSub0
)
5350 Register DestSub1
= MRI
.createVirtualRegister(NewDestSubRC
);
5351 MachineInstr
&HiHalf
= *BuildMI(MBB
, MII
, DL
, InstDesc
, DestSub1
)
5355 Register FullDestReg
= MRI
.createVirtualRegister(NewDestRC
);
5356 BuildMI(MBB
, MII
, DL
, get(TargetOpcode::REG_SEQUENCE
), FullDestReg
)
5358 .addImm(AMDGPU::sub0
)
5360 .addImm(AMDGPU::sub1
);
5362 MRI
.replaceRegWith(Dest
.getReg(), FullDestReg
);
5364 Worklist
.insert(&LoHalf
);
5365 Worklist
.insert(&HiHalf
);
5367 // Move all users of this moved vlaue.
5368 addUsersToMoveToVALUWorklist(FullDestReg
, MRI
, Worklist
);
5371 void SIInstrInfo::splitScalar64BitXnor(SetVectorType
&Worklist
,
5373 MachineDominatorTree
*MDT
) const {
5374 MachineBasicBlock
&MBB
= *Inst
.getParent();
5375 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
5377 MachineOperand
&Dest
= Inst
.getOperand(0);
5378 MachineOperand
&Src0
= Inst
.getOperand(1);
5379 MachineOperand
&Src1
= Inst
.getOperand(2);
5380 const DebugLoc
&DL
= Inst
.getDebugLoc();
5382 MachineBasicBlock::iterator MII
= Inst
;
5384 const TargetRegisterClass
*DestRC
= MRI
.getRegClass(Dest
.getReg());
5386 Register Interm
= MRI
.createVirtualRegister(&AMDGPU::SReg_64RegClass
);
5388 MachineOperand
* Op0
;
5389 MachineOperand
* Op1
;
5391 if (Src0
.isReg() && RI
.isSGPRReg(MRI
, Src0
.getReg())) {
5399 BuildMI(MBB
, MII
, DL
, get(AMDGPU::S_NOT_B64
), Interm
)
5402 Register NewDest
= MRI
.createVirtualRegister(DestRC
);
5404 MachineInstr
&Xor
= *BuildMI(MBB
, MII
, DL
, get(AMDGPU::S_XOR_B64
), NewDest
)
5408 MRI
.replaceRegWith(Dest
.getReg(), NewDest
);
5410 Worklist
.insert(&Xor
);
5413 void SIInstrInfo::splitScalar64BitBCNT(
5414 SetVectorType
&Worklist
, MachineInstr
&Inst
) const {
5415 MachineBasicBlock
&MBB
= *Inst
.getParent();
5416 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
5418 MachineBasicBlock::iterator MII
= Inst
;
5419 const DebugLoc
&DL
= Inst
.getDebugLoc();
5421 MachineOperand
&Dest
= Inst
.getOperand(0);
5422 MachineOperand
&Src
= Inst
.getOperand(1);
5424 const MCInstrDesc
&InstDesc
= get(AMDGPU::V_BCNT_U32_B32_e64
);
5425 const TargetRegisterClass
*SrcRC
= Src
.isReg() ?
5426 MRI
.getRegClass(Src
.getReg()) :
5427 &AMDGPU::SGPR_32RegClass
;
5429 Register MidReg
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5430 Register ResultReg
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5432 const TargetRegisterClass
*SrcSubRC
= RI
.getSubRegClass(SrcRC
, AMDGPU::sub0
);
5434 MachineOperand SrcRegSub0
= buildExtractSubRegOrImm(MII
, MRI
, Src
, SrcRC
,
5435 AMDGPU::sub0
, SrcSubRC
);
5436 MachineOperand SrcRegSub1
= buildExtractSubRegOrImm(MII
, MRI
, Src
, SrcRC
,
5437 AMDGPU::sub1
, SrcSubRC
);
5439 BuildMI(MBB
, MII
, DL
, InstDesc
, MidReg
).add(SrcRegSub0
).addImm(0);
5441 BuildMI(MBB
, MII
, DL
, InstDesc
, ResultReg
).add(SrcRegSub1
).addReg(MidReg
);
5443 MRI
.replaceRegWith(Dest
.getReg(), ResultReg
);
5445 // We don't need to legalize operands here. src0 for etiher instruction can be
5446 // an SGPR, and the second input is unused or determined here.
5447 addUsersToMoveToVALUWorklist(ResultReg
, MRI
, Worklist
);
5450 void SIInstrInfo::splitScalar64BitBFE(SetVectorType
&Worklist
,
5451 MachineInstr
&Inst
) const {
5452 MachineBasicBlock
&MBB
= *Inst
.getParent();
5453 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
5454 MachineBasicBlock::iterator MII
= Inst
;
5455 const DebugLoc
&DL
= Inst
.getDebugLoc();
5457 MachineOperand
&Dest
= Inst
.getOperand(0);
5458 uint32_t Imm
= Inst
.getOperand(2).getImm();
5459 uint32_t Offset
= Imm
& 0x3f; // Extract bits [5:0].
5460 uint32_t BitWidth
= (Imm
& 0x7f0000) >> 16; // Extract bits [22:16].
5464 // Only sext_inreg cases handled.
5465 assert(Inst
.getOpcode() == AMDGPU::S_BFE_I64
&& BitWidth
<= 32 &&
5466 Offset
== 0 && "Not implemented");
5468 if (BitWidth
< 32) {
5469 Register MidRegLo
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5470 Register MidRegHi
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5471 Register ResultReg
= MRI
.createVirtualRegister(&AMDGPU::VReg_64RegClass
);
5473 BuildMI(MBB
, MII
, DL
, get(AMDGPU::V_BFE_I32
), MidRegLo
)
5474 .addReg(Inst
.getOperand(1).getReg(), 0, AMDGPU::sub0
)
5478 BuildMI(MBB
, MII
, DL
, get(AMDGPU::V_ASHRREV_I32_e32
), MidRegHi
)
5482 BuildMI(MBB
, MII
, DL
, get(TargetOpcode::REG_SEQUENCE
), ResultReg
)
5484 .addImm(AMDGPU::sub0
)
5486 .addImm(AMDGPU::sub1
);
5488 MRI
.replaceRegWith(Dest
.getReg(), ResultReg
);
5489 addUsersToMoveToVALUWorklist(ResultReg
, MRI
, Worklist
);
5493 MachineOperand
&Src
= Inst
.getOperand(1);
5494 Register TmpReg
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5495 Register ResultReg
= MRI
.createVirtualRegister(&AMDGPU::VReg_64RegClass
);
5497 BuildMI(MBB
, MII
, DL
, get(AMDGPU::V_ASHRREV_I32_e64
), TmpReg
)
5499 .addReg(Src
.getReg(), 0, AMDGPU::sub0
);
5501 BuildMI(MBB
, MII
, DL
, get(TargetOpcode::REG_SEQUENCE
), ResultReg
)
5502 .addReg(Src
.getReg(), 0, AMDGPU::sub0
)
5503 .addImm(AMDGPU::sub0
)
5505 .addImm(AMDGPU::sub1
);
5507 MRI
.replaceRegWith(Dest
.getReg(), ResultReg
);
5508 addUsersToMoveToVALUWorklist(ResultReg
, MRI
, Worklist
);
5511 void SIInstrInfo::addUsersToMoveToVALUWorklist(
5513 MachineRegisterInfo
&MRI
,
5514 SetVectorType
&Worklist
) const {
5515 for (MachineRegisterInfo::use_iterator I
= MRI
.use_begin(DstReg
),
5516 E
= MRI
.use_end(); I
!= E
;) {
5517 MachineInstr
&UseMI
= *I
->getParent();
5521 switch (UseMI
.getOpcode()) {
5524 case AMDGPU::SOFT_WQM
:
5526 case AMDGPU::REG_SEQUENCE
:
5528 case AMDGPU::INSERT_SUBREG
:
5531 OpNo
= I
.getOperandNo();
5535 if (!RI
.hasVectorRegisters(getOpRegClass(UseMI
, OpNo
))) {
5536 Worklist
.insert(&UseMI
);
5540 } while (I
!= E
&& I
->getParent() == &UseMI
);
5547 void SIInstrInfo::movePackToVALU(SetVectorType
&Worklist
,
5548 MachineRegisterInfo
&MRI
,
5549 MachineInstr
&Inst
) const {
5550 Register ResultReg
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5551 MachineBasicBlock
*MBB
= Inst
.getParent();
5552 MachineOperand
&Src0
= Inst
.getOperand(1);
5553 MachineOperand
&Src1
= Inst
.getOperand(2);
5554 const DebugLoc
&DL
= Inst
.getDebugLoc();
5556 switch (Inst
.getOpcode()) {
5557 case AMDGPU::S_PACK_LL_B32_B16
: {
5558 Register ImmReg
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5559 Register TmpReg
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5561 // FIXME: Can do a lot better if we know the high bits of src0 or src1 are
5563 BuildMI(*MBB
, Inst
, DL
, get(AMDGPU::V_MOV_B32_e32
), ImmReg
)
5566 BuildMI(*MBB
, Inst
, DL
, get(AMDGPU::V_AND_B32_e64
), TmpReg
)
5567 .addReg(ImmReg
, RegState::Kill
)
5570 BuildMI(*MBB
, Inst
, DL
, get(AMDGPU::V_LSHL_OR_B32
), ResultReg
)
5573 .addReg(TmpReg
, RegState::Kill
);
5576 case AMDGPU::S_PACK_LH_B32_B16
: {
5577 Register ImmReg
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5578 BuildMI(*MBB
, Inst
, DL
, get(AMDGPU::V_MOV_B32_e32
), ImmReg
)
5580 BuildMI(*MBB
, Inst
, DL
, get(AMDGPU::V_BFI_B32
), ResultReg
)
5581 .addReg(ImmReg
, RegState::Kill
)
5586 case AMDGPU::S_PACK_HH_B32_B16
: {
5587 Register ImmReg
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5588 Register TmpReg
= MRI
.createVirtualRegister(&AMDGPU::VGPR_32RegClass
);
5589 BuildMI(*MBB
, Inst
, DL
, get(AMDGPU::V_LSHRREV_B32_e64
), TmpReg
)
5592 BuildMI(*MBB
, Inst
, DL
, get(AMDGPU::V_MOV_B32_e32
), ImmReg
)
5593 .addImm(0xffff0000);
5594 BuildMI(*MBB
, Inst
, DL
, get(AMDGPU::V_AND_OR_B32
), ResultReg
)
5596 .addReg(ImmReg
, RegState::Kill
)
5597 .addReg(TmpReg
, RegState::Kill
);
5601 llvm_unreachable("unhandled s_pack_* instruction");
5604 MachineOperand
&Dest
= Inst
.getOperand(0);
5605 MRI
.replaceRegWith(Dest
.getReg(), ResultReg
);
5606 addUsersToMoveToVALUWorklist(ResultReg
, MRI
, Worklist
);
5609 void SIInstrInfo::addSCCDefUsersToVALUWorklist(MachineOperand
&Op
,
5610 MachineInstr
&SCCDefInst
,
5611 SetVectorType
&Worklist
) const {
5612 // Ensure that def inst defines SCC, which is still live.
5613 assert(Op
.isReg() && Op
.getReg() == AMDGPU::SCC
&& Op
.isDef() &&
5614 !Op
.isDead() && Op
.getParent() == &SCCDefInst
);
5615 // This assumes that all the users of SCC are in the same block
5617 for (MachineInstr
&MI
: // Skip the def inst itself.
5618 make_range(std::next(MachineBasicBlock::iterator(SCCDefInst
)),
5619 SCCDefInst
.getParent()->end())) {
5620 // Check if SCC is used first.
5621 if (MI
.findRegisterUseOperandIdx(AMDGPU::SCC
, false, &RI
) != -1)
5622 Worklist
.insert(&MI
);
5623 // Exit if we find another SCC def.
5624 if (MI
.findRegisterDefOperandIdx(AMDGPU::SCC
, false, false, &RI
) != -1)
5629 const TargetRegisterClass
*SIInstrInfo::getDestEquivalentVGPRClass(
5630 const MachineInstr
&Inst
) const {
5631 const TargetRegisterClass
*NewDstRC
= getOpRegClass(Inst
, 0);
5633 switch (Inst
.getOpcode()) {
5634 // For target instructions, getOpRegClass just returns the virtual register
5635 // class associated with the operand, so we need to find an equivalent VGPR
5636 // register class in order to move the instruction to the VALU.
5639 case AMDGPU::REG_SEQUENCE
:
5640 case AMDGPU::INSERT_SUBREG
:
5642 case AMDGPU::SOFT_WQM
:
5644 const TargetRegisterClass
*SrcRC
= getOpRegClass(Inst
, 1);
5645 if (RI
.hasAGPRs(SrcRC
)) {
5646 if (RI
.hasAGPRs(NewDstRC
))
5649 NewDstRC
= RI
.getEquivalentAGPRClass(NewDstRC
);
5653 if (RI
.hasVGPRs(NewDstRC
))
5656 NewDstRC
= RI
.getEquivalentVGPRClass(NewDstRC
);
5668 // Find the one SGPR operand we are allowed to use.
5669 unsigned SIInstrInfo::findUsedSGPR(const MachineInstr
&MI
,
5670 int OpIndices
[3]) const {
5671 const MCInstrDesc
&Desc
= MI
.getDesc();
5673 // Find the one SGPR operand we are allowed to use.
5675 // First we need to consider the instruction's operand requirements before
5676 // legalizing. Some operands are required to be SGPRs, such as implicit uses
5677 // of VCC, but we are still bound by the constant bus requirement to only use
5680 // If the operand's class is an SGPR, we can never move it.
5682 unsigned SGPRReg
= findImplicitSGPRRead(MI
);
5683 if (SGPRReg
!= AMDGPU::NoRegister
)
5686 unsigned UsedSGPRs
[3] = { AMDGPU::NoRegister
};
5687 const MachineRegisterInfo
&MRI
= MI
.getParent()->getParent()->getRegInfo();
5689 for (unsigned i
= 0; i
< 3; ++i
) {
5690 int Idx
= OpIndices
[i
];
5694 const MachineOperand
&MO
= MI
.getOperand(Idx
);
5698 // Is this operand statically required to be an SGPR based on the operand
5700 const TargetRegisterClass
*OpRC
= RI
.getRegClass(Desc
.OpInfo
[Idx
].RegClass
);
5701 bool IsRequiredSGPR
= RI
.isSGPRClass(OpRC
);
5705 // If this could be a VGPR or an SGPR, Check the dynamic register class.
5706 Register Reg
= MO
.getReg();
5707 const TargetRegisterClass
*RegRC
= MRI
.getRegClass(Reg
);
5708 if (RI
.isSGPRClass(RegRC
))
5712 // We don't have a required SGPR operand, so we have a bit more freedom in
5713 // selecting operands to move.
5715 // Try to select the most used SGPR. If an SGPR is equal to one of the
5716 // others, we choose that.
5719 // V_FMA_F32 v0, s0, s0, s0 -> No moves
5720 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
5722 // TODO: If some of the operands are 64-bit SGPRs and some 32, we should
5725 if (UsedSGPRs
[0] != AMDGPU::NoRegister
) {
5726 if (UsedSGPRs
[0] == UsedSGPRs
[1] || UsedSGPRs
[0] == UsedSGPRs
[2])
5727 SGPRReg
= UsedSGPRs
[0];
5730 if (SGPRReg
== AMDGPU::NoRegister
&& UsedSGPRs
[1] != AMDGPU::NoRegister
) {
5731 if (UsedSGPRs
[1] == UsedSGPRs
[2])
5732 SGPRReg
= UsedSGPRs
[1];
5738 MachineOperand
*SIInstrInfo::getNamedOperand(MachineInstr
&MI
,
5739 unsigned OperandName
) const {
5740 int Idx
= AMDGPU::getNamedOperandIdx(MI
.getOpcode(), OperandName
);
5744 return &MI
.getOperand(Idx
);
5747 uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
5748 if (ST
.getGeneration() >= AMDGPUSubtarget::GFX10
) {
5749 return (22ULL << 44) | // IMG_FORMAT_32_FLOAT
5750 (1ULL << 56) | // RESOURCE_LEVEL = 1
5751 (3ULL << 60); // OOB_SELECT = 3
5754 uint64_t RsrcDataFormat
= AMDGPU::RSRC_DATA_FORMAT
;
5755 if (ST
.isAmdHsaOS()) {
5756 // Set ATC = 1. GFX9 doesn't have this bit.
5757 if (ST
.getGeneration() <= AMDGPUSubtarget::VOLCANIC_ISLANDS
)
5758 RsrcDataFormat
|= (1ULL << 56);
5760 // Set MTYPE = 2 (MTYPE_UC = uncached). GFX9 doesn't have this.
5761 // BTW, it disables TC L2 and therefore decreases performance.
5762 if (ST
.getGeneration() == AMDGPUSubtarget::VOLCANIC_ISLANDS
)
5763 RsrcDataFormat
|= (2ULL << 59);
5766 return RsrcDataFormat
;
5769 uint64_t SIInstrInfo::getScratchRsrcWords23() const {
5770 uint64_t Rsrc23
= getDefaultRsrcDataFormat() |
5771 AMDGPU::RSRC_TID_ENABLE
|
5772 0xffffffff; // Size;
5774 // GFX9 doesn't have ELEMENT_SIZE.
5775 if (ST
.getGeneration() <= AMDGPUSubtarget::VOLCANIC_ISLANDS
) {
5776 uint64_t EltSizeValue
= Log2_32(ST
.getMaxPrivateElementSize()) - 1;
5777 Rsrc23
|= EltSizeValue
<< AMDGPU::RSRC_ELEMENT_SIZE_SHIFT
;
5780 // IndexStride = 64 / 32.
5781 uint64_t IndexStride
= ST
.getWavefrontSize() == 64 ? 3 : 2;
5782 Rsrc23
|= IndexStride
<< AMDGPU::RSRC_INDEX_STRIDE_SHIFT
;
5784 // If TID_ENABLE is set, DATA_FORMAT specifies stride bits [14:17].
5785 // Clear them unless we want a huge stride.
5786 if (ST
.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS
&&
5787 ST
.getGeneration() <= AMDGPUSubtarget::GFX9
)
5788 Rsrc23
&= ~AMDGPU::RSRC_DATA_FORMAT
;
5793 bool SIInstrInfo::isLowLatencyInstruction(const MachineInstr
&MI
) const {
5794 unsigned Opc
= MI
.getOpcode();
5799 bool SIInstrInfo::isHighLatencyInstruction(const MachineInstr
&MI
) const {
5800 unsigned Opc
= MI
.getOpcode();
5802 return isMUBUF(Opc
) || isMTBUF(Opc
) || isMIMG(Opc
);
5805 unsigned SIInstrInfo::isStackAccess(const MachineInstr
&MI
,
5806 int &FrameIndex
) const {
5807 const MachineOperand
*Addr
= getNamedOperand(MI
, AMDGPU::OpName::vaddr
);
5808 if (!Addr
|| !Addr
->isFI())
5809 return AMDGPU::NoRegister
;
5811 assert(!MI
.memoperands_empty() &&
5812 (*MI
.memoperands_begin())->getAddrSpace() == AMDGPUAS::PRIVATE_ADDRESS
);
5814 FrameIndex
= Addr
->getIndex();
5815 return getNamedOperand(MI
, AMDGPU::OpName::vdata
)->getReg();
5818 unsigned SIInstrInfo::isSGPRStackAccess(const MachineInstr
&MI
,
5819 int &FrameIndex
) const {
5820 const MachineOperand
*Addr
= getNamedOperand(MI
, AMDGPU::OpName::addr
);
5821 assert(Addr
&& Addr
->isFI());
5822 FrameIndex
= Addr
->getIndex();
5823 return getNamedOperand(MI
, AMDGPU::OpName::data
)->getReg();
5826 unsigned SIInstrInfo::isLoadFromStackSlot(const MachineInstr
&MI
,
5827 int &FrameIndex
) const {
5829 return AMDGPU::NoRegister
;
5831 if (isMUBUF(MI
) || isVGPRSpill(MI
))
5832 return isStackAccess(MI
, FrameIndex
);
5834 if (isSGPRSpill(MI
))
5835 return isSGPRStackAccess(MI
, FrameIndex
);
5837 return AMDGPU::NoRegister
;
5840 unsigned SIInstrInfo::isStoreToStackSlot(const MachineInstr
&MI
,
5841 int &FrameIndex
) const {
5843 return AMDGPU::NoRegister
;
5845 if (isMUBUF(MI
) || isVGPRSpill(MI
))
5846 return isStackAccess(MI
, FrameIndex
);
5848 if (isSGPRSpill(MI
))
5849 return isSGPRStackAccess(MI
, FrameIndex
);
5851 return AMDGPU::NoRegister
;
5854 unsigned SIInstrInfo::getInstBundleSize(const MachineInstr
&MI
) const {
5856 MachineBasicBlock::const_instr_iterator I
= MI
.getIterator();
5857 MachineBasicBlock::const_instr_iterator E
= MI
.getParent()->instr_end();
5858 while (++I
!= E
&& I
->isInsideBundle()) {
5859 assert(!I
->isBundle() && "No nested bundle!");
5860 Size
+= getInstSizeInBytes(*I
);
5866 unsigned SIInstrInfo::getInstSizeInBytes(const MachineInstr
&MI
) const {
5867 unsigned Opc
= MI
.getOpcode();
5868 const MCInstrDesc
&Desc
= getMCOpcodeFromPseudo(Opc
);
5869 unsigned DescSize
= Desc
.getSize();
5871 // If we have a definitive size, we can use it. Otherwise we need to inspect
5872 // the operands to know the size.
5873 if (isFixedSize(MI
))
5876 // 4-byte instructions may have a 32-bit literal encoded after them. Check
5877 // operands that coud ever be literals.
5878 if (isVALU(MI
) || isSALU(MI
)) {
5879 int Src0Idx
= AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src0
);
5881 return DescSize
; // No operands.
5883 if (isLiteralConstantLike(MI
.getOperand(Src0Idx
), Desc
.OpInfo
[Src0Idx
]))
5884 return isVOP3(MI
) ? 12 : (DescSize
+ 4);
5886 int Src1Idx
= AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src1
);
5890 if (isLiteralConstantLike(MI
.getOperand(Src1Idx
), Desc
.OpInfo
[Src1Idx
]))
5891 return isVOP3(MI
) ? 12 : (DescSize
+ 4);
5893 int Src2Idx
= AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::src2
);
5897 if (isLiteralConstantLike(MI
.getOperand(Src2Idx
), Desc
.OpInfo
[Src2Idx
]))
5898 return isVOP3(MI
) ? 12 : (DescSize
+ 4);
5903 // Check whether we have extra NSA words.
5905 int VAddr0Idx
= AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::vaddr0
);
5909 int RSrcIdx
= AMDGPU::getNamedOperandIdx(Opc
, AMDGPU::OpName::srsrc
);
5910 return 8 + 4 * ((RSrcIdx
- VAddr0Idx
+ 2) / 4);
5914 case TargetOpcode::IMPLICIT_DEF
:
5915 case TargetOpcode::KILL
:
5916 case TargetOpcode::DBG_VALUE
:
5917 case TargetOpcode::EH_LABEL
:
5919 case TargetOpcode::BUNDLE
:
5920 return getInstBundleSize(MI
);
5921 case TargetOpcode::INLINEASM
:
5922 case TargetOpcode::INLINEASM_BR
: {
5923 const MachineFunction
*MF
= MI
.getParent()->getParent();
5924 const char *AsmStr
= MI
.getOperand(0).getSymbolName();
5925 return getInlineAsmLength(AsmStr
, *MF
->getTarget().getMCAsmInfo(),
5926 &MF
->getSubtarget());
5933 bool SIInstrInfo::mayAccessFlatAddressSpace(const MachineInstr
&MI
) const {
5937 if (MI
.memoperands_empty())
5940 for (const MachineMemOperand
*MMO
: MI
.memoperands()) {
5941 if (MMO
->getAddrSpace() == AMDGPUAS::FLAT_ADDRESS
)
5947 bool SIInstrInfo::isNonUniformBranchInstr(MachineInstr
&Branch
) const {
5948 return Branch
.getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO
;
5951 void SIInstrInfo::convertNonUniformIfRegion(MachineBasicBlock
*IfEntry
,
5952 MachineBasicBlock
*IfEnd
) const {
5953 MachineBasicBlock::iterator TI
= IfEntry
->getFirstTerminator();
5954 assert(TI
!= IfEntry
->end());
5956 MachineInstr
*Branch
= &(*TI
);
5957 MachineFunction
*MF
= IfEntry
->getParent();
5958 MachineRegisterInfo
&MRI
= IfEntry
->getParent()->getRegInfo();
5960 if (Branch
->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO
) {
5961 Register DstReg
= MRI
.createVirtualRegister(RI
.getBoolRC());
5962 MachineInstr
*SIIF
=
5963 BuildMI(*MF
, Branch
->getDebugLoc(), get(AMDGPU::SI_IF
), DstReg
)
5964 .add(Branch
->getOperand(0))
5965 .add(Branch
->getOperand(1));
5966 MachineInstr
*SIEND
=
5967 BuildMI(*MF
, Branch
->getDebugLoc(), get(AMDGPU::SI_END_CF
))
5971 IfEntry
->insert(IfEntry
->end(), SIIF
);
5972 IfEnd
->insert(IfEnd
->getFirstNonPHI(), SIEND
);
5976 void SIInstrInfo::convertNonUniformLoopRegion(
5977 MachineBasicBlock
*LoopEntry
, MachineBasicBlock
*LoopEnd
) const {
5978 MachineBasicBlock::iterator TI
= LoopEnd
->getFirstTerminator();
5979 // We expect 2 terminators, one conditional and one unconditional.
5980 assert(TI
!= LoopEnd
->end());
5982 MachineInstr
*Branch
= &(*TI
);
5983 MachineFunction
*MF
= LoopEnd
->getParent();
5984 MachineRegisterInfo
&MRI
= LoopEnd
->getParent()->getRegInfo();
5986 if (Branch
->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO
) {
5988 Register DstReg
= MRI
.createVirtualRegister(RI
.getBoolRC());
5989 Register BackEdgeReg
= MRI
.createVirtualRegister(RI
.getBoolRC());
5990 MachineInstrBuilder HeaderPHIBuilder
=
5991 BuildMI(*(MF
), Branch
->getDebugLoc(), get(TargetOpcode::PHI
), DstReg
);
5992 for (MachineBasicBlock::pred_iterator PI
= LoopEntry
->pred_begin(),
5993 E
= LoopEntry
->pred_end();
5995 if (*PI
== LoopEnd
) {
5996 HeaderPHIBuilder
.addReg(BackEdgeReg
);
5998 MachineBasicBlock
*PMBB
= *PI
;
5999 Register ZeroReg
= MRI
.createVirtualRegister(RI
.getBoolRC());
6000 materializeImmediate(*PMBB
, PMBB
->getFirstTerminator(), DebugLoc(),
6002 HeaderPHIBuilder
.addReg(ZeroReg
);
6004 HeaderPHIBuilder
.addMBB(*PI
);
6006 MachineInstr
*HeaderPhi
= HeaderPHIBuilder
;
6007 MachineInstr
*SIIFBREAK
= BuildMI(*(MF
), Branch
->getDebugLoc(),
6008 get(AMDGPU::SI_IF_BREAK
), BackEdgeReg
)
6010 .add(Branch
->getOperand(0));
6011 MachineInstr
*SILOOP
=
6012 BuildMI(*(MF
), Branch
->getDebugLoc(), get(AMDGPU::SI_LOOP
))
6013 .addReg(BackEdgeReg
)
6016 LoopEntry
->insert(LoopEntry
->begin(), HeaderPhi
);
6018 LoopEnd
->insert(LoopEnd
->end(), SIIFBREAK
);
6019 LoopEnd
->insert(LoopEnd
->end(), SILOOP
);
6023 ArrayRef
<std::pair
<int, const char *>>
6024 SIInstrInfo::getSerializableTargetIndices() const {
6025 static const std::pair
<int, const char *> TargetIndices
[] = {
6026 {AMDGPU::TI_CONSTDATA_START
, "amdgpu-constdata-start"},
6027 {AMDGPU::TI_SCRATCH_RSRC_DWORD0
, "amdgpu-scratch-rsrc-dword0"},
6028 {AMDGPU::TI_SCRATCH_RSRC_DWORD1
, "amdgpu-scratch-rsrc-dword1"},
6029 {AMDGPU::TI_SCRATCH_RSRC_DWORD2
, "amdgpu-scratch-rsrc-dword2"},
6030 {AMDGPU::TI_SCRATCH_RSRC_DWORD3
, "amdgpu-scratch-rsrc-dword3"}};
6031 return makeArrayRef(TargetIndices
);
6034 /// This is used by the post-RA scheduler (SchedulePostRAList.cpp). The
6035 /// post-RA version of misched uses CreateTargetMIHazardRecognizer.
6036 ScheduleHazardRecognizer
*
6037 SIInstrInfo::CreateTargetPostRAHazardRecognizer(const InstrItineraryData
*II
,
6038 const ScheduleDAG
*DAG
) const {
6039 return new GCNHazardRecognizer(DAG
->MF
);
6042 /// This is the hazard recognizer used at -O0 by the PostRAHazardRecognizer
6044 ScheduleHazardRecognizer
*
6045 SIInstrInfo::CreateTargetPostRAHazardRecognizer(const MachineFunction
&MF
) const {
6046 return new GCNHazardRecognizer(MF
);
6049 std::pair
<unsigned, unsigned>
6050 SIInstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF
) const {
6051 return std::make_pair(TF
& MO_MASK
, TF
& ~MO_MASK
);
6054 ArrayRef
<std::pair
<unsigned, const char *>>
6055 SIInstrInfo::getSerializableDirectMachineOperandTargetFlags() const {
6056 static const std::pair
<unsigned, const char *> TargetFlags
[] = {
6057 { MO_GOTPCREL
, "amdgpu-gotprel" },
6058 { MO_GOTPCREL32_LO
, "amdgpu-gotprel32-lo" },
6059 { MO_GOTPCREL32_HI
, "amdgpu-gotprel32-hi" },
6060 { MO_REL32_LO
, "amdgpu-rel32-lo" },
6061 { MO_REL32_HI
, "amdgpu-rel32-hi" },
6062 { MO_ABS32_LO
, "amdgpu-abs32-lo" },
6063 { MO_ABS32_HI
, "amdgpu-abs32-hi" },
6066 return makeArrayRef(TargetFlags
);
6069 bool SIInstrInfo::isBasicBlockPrologue(const MachineInstr
&MI
) const {
6070 return !MI
.isTerminator() && MI
.getOpcode() != AMDGPU::COPY
&&
6071 MI
.modifiesRegister(AMDGPU::EXEC
, &RI
);
6075 SIInstrInfo::getAddNoCarry(MachineBasicBlock
&MBB
,
6076 MachineBasicBlock::iterator I
,
6078 unsigned DestReg
) const {
6079 if (ST
.hasAddNoCarry())
6080 return BuildMI(MBB
, I
, DL
, get(AMDGPU::V_ADD_U32_e64
), DestReg
);
6082 MachineRegisterInfo
&MRI
= MBB
.getParent()->getRegInfo();
6083 Register UnusedCarry
= MRI
.createVirtualRegister(RI
.getBoolRC());
6084 MRI
.setRegAllocationHint(UnusedCarry
, 0, RI
.getVCC());
6086 return BuildMI(MBB
, I
, DL
, get(AMDGPU::V_ADD_I32_e64
), DestReg
)
6087 .addReg(UnusedCarry
, RegState::Define
| RegState::Dead
);
6090 bool SIInstrInfo::isKillTerminator(unsigned Opcode
) {
6092 case AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR
:
6093 case AMDGPU::SI_KILL_I1_TERMINATOR
:
6100 const MCInstrDesc
&SIInstrInfo::getKillTerminatorFromPseudo(unsigned Opcode
) const {
6102 case AMDGPU::SI_KILL_F32_COND_IMM_PSEUDO
:
6103 return get(AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR
);
6104 case AMDGPU::SI_KILL_I1_PSEUDO
:
6105 return get(AMDGPU::SI_KILL_I1_TERMINATOR
);
6107 llvm_unreachable("invalid opcode, expected SI_KILL_*_PSEUDO");
6111 void SIInstrInfo::fixImplicitOperands(MachineInstr
&MI
) const {
6112 MachineBasicBlock
*MBB
= MI
.getParent();
6113 MachineFunction
*MF
= MBB
->getParent();
6114 const GCNSubtarget
&ST
= MF
->getSubtarget
<GCNSubtarget
>();
6119 for (auto &Op
: MI
.implicit_operands()) {
6120 if (Op
.isReg() && Op
.getReg() == AMDGPU::VCC
)
6121 Op
.setReg(AMDGPU::VCC_LO
);
6125 bool SIInstrInfo::isBufferSMRD(const MachineInstr
&MI
) const {
6129 // Check that it is using a buffer resource.
6130 int Idx
= AMDGPU::getNamedOperandIdx(MI
.getOpcode(), AMDGPU::OpName::sbase
);
6131 if (Idx
== -1) // e.g. s_memtime
6134 const auto RCID
= MI
.getDesc().OpInfo
[Idx
].RegClass
;
6135 return RCID
== AMDGPU::SReg_128RegClassID
;
6138 bool SIInstrInfo::isLegalFLATOffset(int64_t Offset
, unsigned AddrSpace
,
6139 bool Signed
) const {
6140 // TODO: Should 0 be special cased?
6141 if (!ST
.hasFlatInstOffsets())
6144 if (ST
.hasFlatSegmentOffsetBug() && AddrSpace
== AMDGPUAS::FLAT_ADDRESS
)
6147 if (ST
.getGeneration() >= AMDGPUSubtarget::GFX10
) {
6148 return (Signed
&& isInt
<12>(Offset
)) ||
6149 (!Signed
&& isUInt
<11>(Offset
));
6152 return (Signed
&& isInt
<13>(Offset
)) ||
6153 (!Signed
&& isUInt
<12>(Offset
));
6157 // This must be kept in sync with the SIEncodingFamily class in SIInstrInfo.td
6158 enum SIEncodingFamily
{
6169 static SIEncodingFamily
subtargetEncodingFamily(const GCNSubtarget
&ST
) {
6170 switch (ST
.getGeneration()) {
6173 case AMDGPUSubtarget::SOUTHERN_ISLANDS
:
6174 case AMDGPUSubtarget::SEA_ISLANDS
:
6175 return SIEncodingFamily::SI
;
6176 case AMDGPUSubtarget::VOLCANIC_ISLANDS
:
6177 case AMDGPUSubtarget::GFX9
:
6178 return SIEncodingFamily::VI
;
6179 case AMDGPUSubtarget::GFX10
:
6180 return SIEncodingFamily::GFX10
;
6182 llvm_unreachable("Unknown subtarget generation!");
6185 int SIInstrInfo::pseudoToMCOpcode(int Opcode
) const {
6186 SIEncodingFamily Gen
= subtargetEncodingFamily(ST
);
6188 if ((get(Opcode
).TSFlags
& SIInstrFlags::renamedInGFX9
) != 0 &&
6189 ST
.getGeneration() == AMDGPUSubtarget::GFX9
)
6190 Gen
= SIEncodingFamily::GFX9
;
6192 // Adjust the encoding family to GFX80 for D16 buffer instructions when the
6193 // subtarget has UnpackedD16VMem feature.
6194 // TODO: remove this when we discard GFX80 encoding.
6195 if (ST
.hasUnpackedD16VMem() && (get(Opcode
).TSFlags
& SIInstrFlags::D16Buf
))
6196 Gen
= SIEncodingFamily::GFX80
;
6198 if (get(Opcode
).TSFlags
& SIInstrFlags::SDWA
) {
6199 switch (ST
.getGeneration()) {
6201 Gen
= SIEncodingFamily::SDWA
;
6203 case AMDGPUSubtarget::GFX9
:
6204 Gen
= SIEncodingFamily::SDWA9
;
6206 case AMDGPUSubtarget::GFX10
:
6207 Gen
= SIEncodingFamily::SDWA10
;
6212 int MCOp
= AMDGPU::getMCOpcode(Opcode
, Gen
);
6214 // -1 means that Opcode is already a native instruction.
6218 // (uint16_t)-1 means that Opcode is a pseudo instruction that has
6219 // no encoding in the given subtarget generation.
6220 if (MCOp
== (uint16_t)-1)
6227 TargetInstrInfo::RegSubRegPair
getRegOrUndef(const MachineOperand
&RegOpnd
) {
6228 assert(RegOpnd
.isReg());
6229 return RegOpnd
.isUndef() ? TargetInstrInfo::RegSubRegPair() :
6230 getRegSubRegPair(RegOpnd
);
6233 TargetInstrInfo::RegSubRegPair
6234 llvm::getRegSequenceSubReg(MachineInstr
&MI
, unsigned SubReg
) {
6235 assert(MI
.isRegSequence());
6236 for (unsigned I
= 0, E
= (MI
.getNumOperands() - 1)/ 2; I
< E
; ++I
)
6237 if (MI
.getOperand(1 + 2 * I
+ 1).getImm() == SubReg
) {
6238 auto &RegOp
= MI
.getOperand(1 + 2 * I
);
6239 return getRegOrUndef(RegOp
);
6241 return TargetInstrInfo::RegSubRegPair();
6244 // Try to find the definition of reg:subreg in subreg-manipulation pseudos
6245 // Following a subreg of reg:subreg isn't supported
6246 static bool followSubRegDef(MachineInstr
&MI
,
6247 TargetInstrInfo::RegSubRegPair
&RSR
) {
6250 switch (MI
.getOpcode()) {
6252 case AMDGPU::REG_SEQUENCE
:
6253 RSR
= getRegSequenceSubReg(MI
, RSR
.SubReg
);
6255 // EXTRACT_SUBREG ins't supported as this would follow a subreg of subreg
6256 case AMDGPU::INSERT_SUBREG
:
6257 if (RSR
.SubReg
== (unsigned)MI
.getOperand(3).getImm())
6258 // inserted the subreg we're looking for
6259 RSR
= getRegOrUndef(MI
.getOperand(2));
6260 else { // the subreg in the rest of the reg
6261 auto R1
= getRegOrUndef(MI
.getOperand(1));
6262 if (R1
.SubReg
) // subreg of subreg isn't supported
6271 MachineInstr
*llvm::getVRegSubRegDef(const TargetInstrInfo::RegSubRegPair
&P
,
6272 MachineRegisterInfo
&MRI
) {
6273 assert(MRI
.isSSA());
6274 if (!Register::isVirtualRegister(P
.Reg
))
6278 auto *DefInst
= MRI
.getVRegDef(RSR
.Reg
);
6279 while (auto *MI
= DefInst
) {
6281 switch (MI
->getOpcode()) {
6283 case AMDGPU::V_MOV_B32_e32
: {
6284 auto &Op1
= MI
->getOperand(1);
6285 if (Op1
.isReg() && Register::isVirtualRegister(Op1
.getReg())) {
6288 RSR
= getRegSubRegPair(Op1
);
6289 DefInst
= MRI
.getVRegDef(RSR
.Reg
);
6294 if (followSubRegDef(*MI
, RSR
)) {
6297 DefInst
= MRI
.getVRegDef(RSR
.Reg
);
6306 bool llvm::execMayBeModifiedBeforeUse(const MachineRegisterInfo
&MRI
,
6308 const MachineInstr
&DefMI
,
6309 const MachineInstr
&UseMI
) {
6310 assert(MRI
.isSSA() && "Must be run on SSA");
6312 auto *TRI
= MRI
.getTargetRegisterInfo();
6313 auto *DefBB
= DefMI
.getParent();
6315 // Don't bother searching between blocks, although it is possible this block
6316 // doesn't modify exec.
6317 if (UseMI
.getParent() != DefBB
)
6320 const int MaxInstScan
= 20;
6323 // Stop scan at the use.
6324 auto E
= UseMI
.getIterator();
6325 for (auto I
= std::next(DefMI
.getIterator()); I
!= E
; ++I
) {
6326 if (I
->isDebugInstr())
6329 if (++NumInst
> MaxInstScan
)
6332 if (I
->modifiesRegister(AMDGPU::EXEC
, TRI
))
6339 bool llvm::execMayBeModifiedBeforeAnyUse(const MachineRegisterInfo
&MRI
,
6341 const MachineInstr
&DefMI
) {
6342 assert(MRI
.isSSA() && "Must be run on SSA");
6344 auto *TRI
= MRI
.getTargetRegisterInfo();
6345 auto *DefBB
= DefMI
.getParent();
6347 const int MaxUseInstScan
= 10;
6350 for (auto &UseInst
: MRI
.use_nodbg_instructions(VReg
)) {
6351 // Don't bother searching between blocks, although it is possible this block
6352 // doesn't modify exec.
6353 if (UseInst
.getParent() != DefBB
)
6356 if (++NumUseInst
> MaxUseInstScan
)
6360 const int MaxInstScan
= 20;
6363 // Stop scan when we have seen all the uses.
6364 for (auto I
= std::next(DefMI
.getIterator()); ; ++I
) {
6365 if (I
->isDebugInstr())
6368 if (++NumInst
> MaxInstScan
)
6371 if (I
->readsRegister(VReg
))
6372 if (--NumUseInst
== 0)
6375 if (I
->modifiesRegister(AMDGPU::EXEC
, TRI
))