1 ; RUN: llc < %s -mtriple=ve -mattr=+vpu | FileCheck %s
3 ;;; Test pack intrinsic instructions
6 ;;; We test pack_f32p and pack_f32a pseudo instruction.
8 ; Function Attrs: nounwind readonly
9 define fastcc i64 @pack_f32p(ptr readonly %0, ptr readonly %1) {
10 ; CHECK-LABEL: pack_f32p:
12 ; CHECK-NEXT: ldu %s0, (, %s0)
13 ; CHECK-NEXT: ldl.zx %s1, (, %s1)
14 ; CHECK-NEXT: or %s0, %s0, %s1
15 ; CHECK-NEXT: b.l.t (, %s10)
16 %3 = tail call i64 @llvm.ve.vl.pack.f32p(ptr %0, ptr %1)
20 ; Function Attrs: nounwind readonly
21 declare i64 @llvm.ve.vl.pack.f32p(ptr, ptr)
23 ; Function Attrs: nounwind readonly
24 define fastcc i64 @pack_f32a(ptr readonly %0) {
25 ; CHECK-LABEL: pack_f32a:
27 ; CHECK-NEXT: ldl.zx %s0, (, %s0)
28 ; CHECK-NEXT: lea %s1, 1
29 ; CHECK-NEXT: and %s1, %s1, (32)0
30 ; CHECK-NEXT: lea.sl %s1, 1(, %s1)
31 ; CHECK-NEXT: mulu.l %s0, %s0, %s1
32 ; CHECK-NEXT: b.l.t (, %s10)
33 %2 = tail call i64 @llvm.ve.vl.pack.f32a(ptr %0)
37 ; Function Attrs: nounwind readonly
38 declare i64 @llvm.ve.vl.pack.f32a(ptr)