1 ; NOTE: Assertions have been autogenerated by utils/update_test_checks.py
2 ; RUN: opt < %s -loop-vectorize -instsimplify -scalable-vectorization=on -force-target-supports-scalable-vectors -S | FileCheck %s
4 define void @trunc_minimal_bitwidth(i8* %bptr, i16* noalias %hptr, i32 %val, i64 %N) {
5 ; CHECK-LABEL: @trunc_minimal_bitwidth(
7 ; CHECK-NEXT: [[TMP0:%.*]] = call i64 @llvm.vscale.i64()
8 ; CHECK-NEXT: [[TMP1:%.*]] = mul i64 [[TMP0]], 4
9 ; CHECK-NEXT: [[MIN_ITERS_CHECK:%.*]] = icmp ult i64 [[N:%.*]], [[TMP1]]
10 ; CHECK-NEXT: br i1 [[MIN_ITERS_CHECK]], label [[SCALAR_PH:%.*]], label [[VECTOR_PH:%.*]]
12 ; CHECK-NEXT: [[TMP2:%.*]] = call i64 @llvm.vscale.i64()
13 ; CHECK-NEXT: [[TMP3:%.*]] = mul i64 [[TMP2]], 4
14 ; CHECK-NEXT: [[N_MOD_VF:%.*]] = urem i64 [[N]], [[TMP3]]
15 ; CHECK-NEXT: [[N_VEC:%.*]] = sub i64 [[N]], [[N_MOD_VF]]
16 ; CHECK-NEXT: [[BROADCAST_SPLATINSERT1:%.*]] = insertelement <vscale x 4 x i32> poison, i32 [[VAL:%.*]], i32 0
17 ; CHECK-NEXT: [[BROADCAST_SPLAT2:%.*]] = shufflevector <vscale x 4 x i32> [[BROADCAST_SPLATINSERT1]], <vscale x 4 x i32> poison, <vscale x 4 x i32> zeroinitializer
18 ; CHECK-NEXT: br label [[VECTOR_BODY:%.*]]
20 ; CHECK-NEXT: [[INDEX:%.*]] = phi i64 [ 0, [[VECTOR_PH]] ], [ [[INDEX_NEXT:%.*]], [[VECTOR_BODY]] ]
21 ; CHECK-NEXT: [[TMP4:%.*]] = trunc <vscale x 4 x i32> [[BROADCAST_SPLAT2]] to <vscale x 4 x i16>
22 ; CHECK-NEXT: [[TMP5:%.*]] = getelementptr inbounds i16, i16* [[HPTR:%.*]], i64 [[INDEX]]
23 ; CHECK-NEXT: [[TMP6:%.*]] = bitcast i16* [[TMP5]] to <vscale x 4 x i16>*
24 ; CHECK-NEXT: store <vscale x 4 x i16> [[TMP4]], <vscale x 4 x i16>* [[TMP6]], align 2
25 ; CHECK-NEXT: [[TMP7:%.*]] = call i64 @llvm.vscale.i64()
26 ; CHECK-NEXT: [[TMP8:%.*]] = mul i64 [[TMP7]], 4
27 ; CHECK-NEXT: [[INDEX_NEXT]] = add nuw i64 [[INDEX]], [[TMP8]]
28 ; CHECK-NEXT: [[TMP9:%.*]] = icmp eq i64 [[INDEX_NEXT]], [[N_VEC]]
29 ; CHECK-NEXT: br i1 [[TMP9]], label [[MIDDLE_BLOCK:%.*]], label [[VECTOR_BODY]], !llvm.loop [[LOOP0:![0-9]+]]
30 ; CHECK: middle.block:
31 ; CHECK-NEXT: [[CMP_N:%.*]] = icmp eq i64 [[N]], [[N_VEC]]
32 ; CHECK-NEXT: br i1 [[CMP_N]], label [[FOR_EXIT:%.*]], label [[SCALAR_PH]]
34 ; CHECK-NEXT: [[BC_RESUME_VAL:%.*]] = phi i64 [ [[N_VEC]], [[MIDDLE_BLOCK]] ], [ 0, [[ENTRY:%.*]] ]
35 ; CHECK-NEXT: br label [[FOR_BODY:%.*]]
37 ; CHECK-NEXT: [[INDVARS_IV:%.*]] = phi i64 [ [[BC_RESUME_VAL]], [[SCALAR_PH]] ], [ [[INDVARS_IV_NEXT:%.*]], [[FOR_BODY]] ]
38 ; CHECK-NEXT: [[CONV21:%.*]] = trunc i32 [[VAL]] to i16
39 ; CHECK-NEXT: [[ARRAYIDX23:%.*]] = getelementptr inbounds i16, i16* [[HPTR]], i64 [[INDVARS_IV]]
40 ; CHECK-NEXT: store i16 [[CONV21]], i16* [[ARRAYIDX23]], align 2
41 ; CHECK-NEXT: [[INDVARS_IV_NEXT]] = add nuw nsw i64 [[INDVARS_IV]], 1
42 ; CHECK-NEXT: [[EXITCOND_NOT:%.*]] = icmp eq i64 [[INDVARS_IV_NEXT]], [[N]]
43 ; CHECK-NEXT: br i1 [[EXITCOND_NOT]], label [[FOR_EXIT]], label [[FOR_BODY]], !llvm.loop [[LOOP2:![0-9]+]]
45 ; CHECK-NEXT: ret void
51 %indvars.iv = phi i64 [ 0, %entry ], [ %indvars.iv.next, %for.body ]
52 %0 = load i8, i8* %bptr, align 1
53 %conv = zext i8 %0 to i32
54 %conv21 = trunc i32 %val to i16
55 %arrayidx23 = getelementptr inbounds i16, i16* %hptr, i64 %indvars.iv
56 store i16 %conv21, i16* %arrayidx23, align 2
57 %indvars.iv.next = add nuw nsw i64 %indvars.iv, 1
58 %exitcond.not = icmp eq i64 %indvars.iv.next, %N
59 br i1 %exitcond.not, label %for.exit, label %for.body, !llvm.loop !0
65 define void @trunc_minimal_bitwidths_shufflevector (i8* %p, i32 %arg1, i64 %len) {
66 ; CHECK-LABEL: @trunc_minimal_bitwidths_shufflevector(
68 ; CHECK-NEXT: [[TMP0:%.*]] = call i64 @llvm.vscale.i64()
69 ; CHECK-NEXT: [[TMP1:%.*]] = mul i64 [[TMP0]], 4
70 ; CHECK-NEXT: [[MIN_ITERS_CHECK:%.*]] = icmp ult i64 [[LEN:%.*]], [[TMP1]]
71 ; CHECK-NEXT: br i1 [[MIN_ITERS_CHECK]], label [[SCALAR_PH:%.*]], label [[VECTOR_PH:%.*]]
73 ; CHECK-NEXT: [[TMP2:%.*]] = call i64 @llvm.vscale.i64()
74 ; CHECK-NEXT: [[TMP3:%.*]] = mul i64 [[TMP2]], 4
75 ; CHECK-NEXT: [[N_MOD_VF:%.*]] = urem i64 [[LEN]], [[TMP3]]
76 ; CHECK-NEXT: [[N_VEC:%.*]] = sub i64 [[LEN]], [[N_MOD_VF]]
77 ; CHECK-NEXT: [[BROADCAST_SPLATINSERT:%.*]] = insertelement <vscale x 4 x i32> poison, i32 [[ARG1:%.*]], i32 0
78 ; CHECK-NEXT: [[BROADCAST_SPLAT:%.*]] = shufflevector <vscale x 4 x i32> [[BROADCAST_SPLATINSERT]], <vscale x 4 x i32> poison, <vscale x 4 x i32> zeroinitializer
79 ; CHECK-NEXT: br label [[VECTOR_BODY:%.*]]
81 ; CHECK-NEXT: [[INDEX:%.*]] = phi i64 [ 0, [[VECTOR_PH]] ], [ [[INDEX_NEXT:%.*]], [[VECTOR_BODY]] ]
82 ; CHECK-NEXT: [[TMP4:%.*]] = getelementptr inbounds i8, i8* [[P:%.*]], i64 [[INDEX]]
83 ; CHECK-NEXT: [[TMP5:%.*]] = bitcast i8* [[TMP4]] to <vscale x 4 x i8>*
84 ; CHECK-NEXT: [[WIDE_LOAD:%.*]] = load <vscale x 4 x i8>, <vscale x 4 x i8>* [[TMP5]], align 1
85 ; CHECK-NEXT: [[TMP6:%.*]] = trunc <vscale x 4 x i32> [[BROADCAST_SPLAT]] to <vscale x 4 x i8>
86 ; CHECK-NEXT: [[TMP7:%.*]] = xor <vscale x 4 x i8> [[WIDE_LOAD]], [[TMP6]]
87 ; CHECK-NEXT: [[TMP8:%.*]] = mul <vscale x 4 x i8> [[TMP7]], [[WIDE_LOAD]]
88 ; CHECK-NEXT: [[TMP9:%.*]] = bitcast i8* [[TMP4]] to <vscale x 4 x i8>*
89 ; CHECK-NEXT: store <vscale x 4 x i8> [[TMP8]], <vscale x 4 x i8>* [[TMP9]], align 1
90 ; CHECK-NEXT: [[TMP10:%.*]] = call i64 @llvm.vscale.i64()
91 ; CHECK-NEXT: [[TMP11:%.*]] = mul i64 [[TMP10]], 4
92 ; CHECK-NEXT: [[INDEX_NEXT]] = add nuw i64 [[INDEX]], [[TMP11]]
93 ; CHECK-NEXT: [[TMP12:%.*]] = icmp eq i64 [[INDEX_NEXT]], [[N_VEC]]
94 ; CHECK-NEXT: br i1 [[TMP12]], label [[MIDDLE_BLOCK:%.*]], label [[VECTOR_BODY]], !llvm.loop [[LOOP0:![0-9]+]]
98 for.body: ; preds = %entry
99 %indvars.iv = phi i64 [ 0, %entry ], [ %indvars.iv.next, %for.body ]
100 %arrayidx = getelementptr inbounds i8, i8* %p, i64 %indvars.iv
101 %0 = load i8, i8* %arrayidx
102 %conv = zext i8 %0 to i32
103 %conv17 = xor i32 %conv, %arg1
104 %mul18 = mul nuw nsw i32 %conv17, %conv
105 %conv19 = trunc i32 %mul18 to i8
106 store i8 %conv19, i8* %arrayidx
107 %indvars.iv.next = add nuw nsw i64 %indvars.iv, 1
108 %exitcond = icmp eq i64 %indvars.iv.next, %len
109 br i1 %exitcond, label %for.exit, label %for.body, !llvm.loop !0
111 for.exit: ; preds = %for.body
115 !1 = !{!"llvm.loop.vectorize.width", i32 4}
116 !2 = !{!"llvm.loop.vectorize.scalable.enable", i1 true}