1 ; RUN: llc --debugify-and-strip-all-safe=0 -mtriple=arm64-- -O3 -debug-pass=Structure < %s -o /dev/null 2>&1 | \
2 ; RUN: grep -v "Verify generated machine code" | FileCheck %s
6 ; CHECK-LABEL: Pass Arguments:
7 ; CHECK-NEXT: Target Library Information
8 ; CHECK-NEXT: Target Pass Configuration
9 ; CHECK-NEXT: Machine Module Information
10 ; CHECK-NEXT: Target Transform Information
11 ; CHECK-NEXT: Assumption Cache Tracker
12 ; CHECK-NEXT: Profile summary info
13 ; CHECK-NEXT: Type-Based Alias Analysis
14 ; CHECK-NEXT: Scoped NoAlias Alias Analysis
15 ; CHECK-NEXT: Create Garbage Collector Module Metadata
16 ; CHECK-NEXT: Machine Branch Probability Analysis
17 ; CHECK-NEXT: Default Regalloc Eviction Advisor
18 ; CHECK-NEXT: Default Regalloc Priority Advisor
19 ; CHECK-NEXT: ModulePass Manager
20 ; CHECK-NEXT: Pre-ISel Intrinsic Lowering
21 ; CHECK-NEXT: FunctionPass Manager
22 ; CHECK-NEXT: Expand large div/rem
23 ; CHECK-NEXT: Expand large fp convert
24 ; CHECK-NEXT: Expand Atomic instructions
25 ; CHECK-NEXT: SVE intrinsics optimizations
26 ; CHECK-NEXT: FunctionPass Manager
27 ; CHECK-NEXT: Dominator Tree Construction
28 ; CHECK-NEXT: FunctionPass Manager
29 ; CHECK-NEXT: Simplify the CFG
30 ; CHECK-NEXT: Dominator Tree Construction
31 ; CHECK-NEXT: Natural Loop Information
32 ; CHECK-NEXT: Canonicalize natural loops
33 ; CHECK-NEXT: Lazy Branch Probability Analysis
34 ; CHECK-NEXT: Lazy Block Frequency Analysis
35 ; CHECK-NEXT: Optimization Remark Emitter
36 ; CHECK-NEXT: Scalar Evolution Analysis
37 ; CHECK-NEXT: Loop Data Prefetch
38 ; CHECK-NEXT: Falkor HW Prefetch Fix
39 ; CHECK-NEXT: Module Verifier
40 ; CHECK-NEXT: Basic Alias Analysis (stateless AA impl)
41 ; CHECK-NEXT: Canonicalize natural loops
42 ; CHECK-NEXT: Loop Pass Manager
43 ; CHECK-NEXT: Canonicalize Freeze Instructions in Loops
44 ; CHECK-NEXT: Induction Variable Users
45 ; CHECK-NEXT: Loop Strength Reduction
46 ; CHECK-NEXT: Basic Alias Analysis (stateless AA impl)
47 ; CHECK-NEXT: Function Alias Analysis Results
48 ; CHECK-NEXT: Merge contiguous icmps into a memcmp
49 ; CHECK-NEXT: Natural Loop Information
50 ; CHECK-NEXT: Lazy Branch Probability Analysis
51 ; CHECK-NEXT: Lazy Block Frequency Analysis
52 ; CHECK-NEXT: Expand memcmp() to load/stores
53 ; CHECK-NEXT: Lower Garbage Collection Instructions
54 ; CHECK-NEXT: Shadow Stack GC Lowering
55 ; CHECK-NEXT: Lower constant intrinsics
56 ; CHECK-NEXT: Remove unreachable blocks from the CFG
57 ; CHECK-NEXT: Natural Loop Information
58 ; CHECK-NEXT: Post-Dominator Tree Construction
59 ; CHECK-NEXT: Branch Probability Analysis
60 ; CHECK-NEXT: Block Frequency Analysis
61 ; CHECK-NEXT: Constant Hoisting
62 ; CHECK-NEXT: Replace intrinsics with calls to vector library
63 ; CHECK-NEXT: Partially inline calls to library functions
64 ; CHECK-NEXT: Expand vector predication intrinsics
65 ; CHECK-NEXT: Instrument function entry/exit with calls to e.g. mcount() (post inlining)
66 ; CHECK-NEXT: Scalarize Masked Memory Intrinsics
67 ; CHECK-NEXT: Expand reduction intrinsics
68 ; CHECK-NEXT: Natural Loop Information
69 ; CHECK-NEXT: TLS Variable Hoist
70 ; CHECK-NEXT: Post-Dominator Tree Construction
71 ; CHECK-NEXT: Branch Probability Analysis
72 ; CHECK-NEXT: Block Frequency Analysis
73 ; CHECK-NEXT: Lazy Branch Probability Analysis
74 ; CHECK-NEXT: Lazy Block Frequency Analysis
75 ; CHECK-NEXT: Optimization Remark Emitter
76 ; CHECK-NEXT: Optimize selects
77 ; CHECK-NEXT: AArch64 Globals Tagging
78 ; CHECK-NEXT: Stack Safety Analysis
79 ; CHECK-NEXT: FunctionPass Manager
80 ; CHECK-NEXT: Dominator Tree Construction
81 ; CHECK-NEXT: Natural Loop Information
82 ; CHECK-NEXT: Scalar Evolution Analysis
83 ; CHECK-NEXT: Stack Safety Local Analysis
84 ; CHECK-NEXT: FunctionPass Manager
85 ; CHECK-NEXT: Dominator Tree Construction
86 ; CHECK-NEXT: Basic Alias Analysis (stateless AA impl)
87 ; CHECK-NEXT: Function Alias Analysis Results
88 ; CHECK-NEXT: AArch64 Stack Tagging
89 ; CHECK-NEXT: Complex Deinterleaving Pass
90 ; CHECK-NEXT: Function Alias Analysis Results
91 ; CHECK-NEXT: Memory SSA
92 ; CHECK-NEXT: Interleaved Load Combine Pass
93 ; CHECK-NEXT: Dominator Tree Construction
94 ; CHECK-NEXT: Interleaved Access Pass
95 ; CHECK-NEXT: SME ABI Pass
96 ; CHECK-NEXT: Dominator Tree Construction
97 ; CHECK-NEXT: Natural Loop Information
98 ; CHECK-NEXT: Type Promotion
99 ; CHECK-NEXT: CodeGen Prepare
100 ; CHECK-NEXT: Dominator Tree Construction
101 ; CHECK-NEXT: Exception handling preparation
102 ; CHECK-NEXT: AArch64 Promote Constant
103 ; CHECK-NEXT: FunctionPass Manager
104 ; CHECK-NEXT: Dominator Tree Construction
105 ; CHECK-NEXT: FunctionPass Manager
106 ; CHECK-NEXT: Merge internal globals
107 ; CHECK-NEXT: Prepare callbr
108 ; CHECK-NEXT: Safe Stack instrumentation pass
109 ; CHECK-NEXT: Insert stack protectors
110 ; CHECK-NEXT: Module Verifier
111 ; CHECK-NEXT: Dominator Tree Construction
112 ; CHECK-NEXT: Basic Alias Analysis (stateless AA impl)
113 ; CHECK-NEXT: Function Alias Analysis Results
114 ; CHECK-NEXT: Natural Loop Information
115 ; CHECK-NEXT: Post-Dominator Tree Construction
116 ; CHECK-NEXT: Branch Probability Analysis
117 ; CHECK-NEXT: Assignment Tracking Analysis
118 ; CHECK-NEXT: Lazy Branch Probability Analysis
119 ; CHECK-NEXT: Lazy Block Frequency Analysis
120 ; CHECK-NEXT: AArch64 Instruction Selection
121 ; CHECK-NEXT: MachineDominator Tree Construction
122 ; CHECK-NEXT: AArch64 Local Dynamic TLS Access Clean-up
123 ; CHECK-NEXT: Finalize ISel and expand pseudo-instructions
124 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
125 ; CHECK-NEXT: Early Tail Duplication
126 ; CHECK-NEXT: Optimize machine instruction PHIs
127 ; CHECK-NEXT: Slot index numbering
128 ; CHECK-NEXT: Merge disjoint stack slots
129 ; CHECK-NEXT: Local Stack Slot Allocation
130 ; CHECK-NEXT: Remove dead machine instructions
131 ; CHECK-NEXT: MachineDominator Tree Construction
132 ; CHECK-NEXT: AArch64 Condition Optimizer
133 ; CHECK-NEXT: Machine Natural Loop Construction
134 ; CHECK-NEXT: Machine Trace Metrics
135 ; CHECK-NEXT: AArch64 Conditional Compares
136 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
137 ; CHECK-NEXT: Machine InstCombiner
138 ; CHECK-NEXT: AArch64 Conditional Branch Tuning
139 ; CHECK-NEXT: Machine Trace Metrics
140 ; CHECK-NEXT: Early If-Conversion
141 ; CHECK-NEXT: AArch64 Store Pair Suppression
142 ; CHECK-NEXT: AArch64 SIMD instructions optimization pass
143 ; CHECK-NEXT: AArch64 Stack Tagging PreRA
144 ; CHECK-NEXT: MachineDominator Tree Construction
145 ; CHECK-NEXT: Machine Natural Loop Construction
146 ; CHECK-NEXT: Machine Block Frequency Analysis
147 ; CHECK-NEXT: Early Machine Loop Invariant Code Motion
148 ; CHECK-NEXT: MachineDominator Tree Construction
149 ; CHECK-NEXT: Machine Block Frequency Analysis
150 ; CHECK-NEXT: Machine Common Subexpression Elimination
151 ; CHECK-NEXT: MachinePostDominator Tree Construction
152 ; CHECK-NEXT: Machine Cycle Info Analysis
153 ; CHECK-NEXT: Machine code sinking
154 ; CHECK-NEXT: Peephole Optimizations
155 ; CHECK-NEXT: Remove dead machine instructions
156 ; CHECK-NEXT: AArch64 MI Peephole Optimization pass
157 ; CHECK-NEXT: AArch64 Dead register definitions
158 ; CHECK-NEXT: Detect Dead Lanes
159 ; CHECK-NEXT: Init Undef Pass
160 ; CHECK-NEXT: Process Implicit Definitions
161 ; CHECK-NEXT: Remove unreachable machine basic blocks
162 ; CHECK-NEXT: Live Variable Analysis
163 ; CHECK-NEXT: Eliminate PHI nodes for register allocation
164 ; CHECK-NEXT: Two-Address instruction pass
165 ; CHECK-NEXT: MachineDominator Tree Construction
166 ; CHECK-NEXT: Slot index numbering
167 ; CHECK-NEXT: Live Interval Analysis
168 ; CHECK-NEXT: Register Coalescer
169 ; CHECK-NEXT: Rename Disconnected Subregister Components
170 ; CHECK-NEXT: Machine Instruction Scheduler
171 ; CHECK-NEXT: AArch64 Post Coalescer pass
172 ; CHECK-NEXT: Machine Block Frequency Analysis
173 ; CHECK-NEXT: Debug Variable Analysis
174 ; CHECK-NEXT: Live Stack Slot Analysis
175 ; CHECK-NEXT: Virtual Register Map
176 ; CHECK-NEXT: Live Register Matrix
177 ; CHECK-NEXT: Bundle Machine CFG Edges
178 ; CHECK-NEXT: Spill Code Placement Analysis
179 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
180 ; CHECK-NEXT: Machine Optimization Remark Emitter
181 ; CHECK-NEXT: Greedy Register Allocator
182 ; CHECK-NEXT: Virtual Register Rewriter
183 ; CHECK-NEXT: Register Allocation Pass Scoring
184 ; CHECK-NEXT: Stack Slot Coloring
185 ; CHECK-NEXT: Machine Copy Propagation Pass
186 ; CHECK-NEXT: Machine Loop Invariant Code Motion
187 ; CHECK-NEXT: AArch64 Redundant Copy Elimination
188 ; CHECK-NEXT: A57 FP Anti-dependency breaker
189 ; CHECK-NEXT: Remove Redundant DEBUG_VALUE analysis
190 ; CHECK-NEXT: Fixup Statepoint Caller Saved
191 ; CHECK-NEXT: PostRA Machine Sink
192 ; CHECK-NEXT: MachineDominator Tree Construction
193 ; CHECK-NEXT: Machine Natural Loop Construction
194 ; CHECK-NEXT: Machine Block Frequency Analysis
195 ; CHECK-NEXT: MachinePostDominator Tree Construction
196 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
197 ; CHECK-NEXT: Machine Optimization Remark Emitter
198 ; CHECK-NEXT: Shrink Wrapping analysis
199 ; CHECK-NEXT: Prologue/Epilogue Insertion & Frame Finalization
200 ; CHECK-NEXT: Machine Late Instructions Cleanup Pass
201 ; CHECK-NEXT: Control Flow Optimizer
202 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
203 ; CHECK-NEXT: Tail Duplication
204 ; CHECK-NEXT: Machine Copy Propagation Pass
205 ; CHECK-NEXT: Post-RA pseudo instruction expansion pass
206 ; CHECK-NEXT: AArch64 pseudo instruction expansion pass
207 ; CHECK-NEXT: AArch64 load / store optimization pass
208 ; CHECK-NEXT: Insert KCFI indirect call checks
209 ; CHECK-NEXT: AArch64 speculation hardening pass
210 ; CHECK-NEXT: MachineDominator Tree Construction
211 ; CHECK-NEXT: Machine Natural Loop Construction
212 ; CHECK-NEXT: Falkor HW Prefetch Fix Late Phase
213 ; CHECK-NEXT: PostRA Machine Instruction Scheduler
214 ; CHECK-NEXT: Analyze Machine Code For Garbage Collection
215 ; CHECK-NEXT: Machine Block Frequency Analysis
216 ; CHECK-NEXT: MachinePostDominator Tree Construction
217 ; CHECK-NEXT: Branch Probability Basic Block Placement
218 ; CHECK-NEXT: Insert fentry calls
219 ; CHECK-NEXT: Insert XRay ops
220 ; CHECK-NEXT: Implement the 'patchable-function' attribute
221 ; CHECK-NEXT: AArch64 load / store optimization pass
222 ; CHECK-NEXT: Machine Copy Propagation Pass
223 ; CHECK-NEXT: Workaround A53 erratum 835769 pass
224 ; CHECK-NEXT: Contiguously Lay Out Funclets
225 ; CHECK-NEXT: StackMap Liveness Analysis
226 ; CHECK-NEXT: Live DEBUG_VALUE analysis
227 ; CHECK-NEXT: Machine Sanitizer Binary Metadata
228 ; CHECK-NEXT: Machine Outliner
229 ; CHECK-NEXT: FunctionPass Manager
230 ; CHECK-NEXT: AArch64 sls hardening pass
231 ; CHECK-NEXT: AArch64 Pointer Authentication
232 ; CHECK-NEXT: AArch64 Branch Targets
233 ; CHECK-NEXT: Branch relaxation pass
234 ; CHECK-NEXT: AArch64 Compress Jump Tables
235 ; CHECK-NEXT: Insert CFI remember/restore state instructions
236 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
237 ; CHECK-NEXT: Machine Optimization Remark Emitter
238 ; CHECK-NEXT: Stack Frame Layout Analysis
239 ; CHECK-NEXT: Unpack machine instruction bundles
240 ; CHECK-NEXT: Lazy Machine Block Frequency Analysis
241 ; CHECK-NEXT: Machine Optimization Remark Emitter
242 ; CHECK-NEXT: AArch64 Assembly Printer
243 ; CHECK-NEXT: Free MachineFunction
244 ; CHECK-NEXT: Pass Arguments: -domtree
245 ; CHECK-NEXT: FunctionPass Manager
246 ; CHECK-NEXT: Dominator Tree Construction
247 ; CHECK-NEXT: Pass Arguments: -assumption-cache-tracker -targetlibinfo -domtree -loops -scalar-evolution -stack-safety-local
248 ; CHECK-NEXT: Assumption Cache Tracker
249 ; CHECK-NEXT: Target Library Information
250 ; CHECK-NEXT: FunctionPass Manager
251 ; CHECK-NEXT: Dominator Tree Construction
252 ; CHECK-NEXT: Natural Loop Information
253 ; CHECK-NEXT: Scalar Evolution Analysis
254 ; CHECK-NEXT: Stack Safety Local Analysis
255 ; CHECK-NEXT: Pass Arguments: -domtree
256 ; CHECK-NEXT: FunctionPass Manager
257 ; CHECK-NEXT: Dominator Tree Construction