1 # NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
2 # RUN: llc -mtriple=amdgcn -mcpu=tahiti -run-pass=regallocfast -o - %s | FileCheck -check-prefix=SPILLED %s
3 # RUN: llc -mtriple=amdgcn -mcpu=tahiti -passes=regallocfast -o - %s | FileCheck -check-prefix=SPILLED %s
4 # RUN: llc -mtriple=amdgcn -mcpu=tahiti -run-pass=regallocfast,si-lower-sgpr-spills -o - %s | FileCheck -check-prefix=EXPANDED %s
6 # Make sure spill/restore of 192 bit registers works. We have to
7 # settle for a MIR test for now since inlineasm fails without 192-bit
11 name: spill_restore_sgpr192
12 tracksRegLiveness: true
14 scratchRSrcReg: $sgpr0_sgpr1_sgpr2_sgpr3
15 stackPtrOffsetReg: $sgpr32
17 ; SPILLED-LABEL: name: spill_restore_sgpr192
19 ; SPILLED-NEXT: successors: %bb.1(0x80000000)
20 ; SPILLED-NEXT: {{ $}}
21 ; SPILLED-NEXT: S_NOP 0, implicit-def renamable $sgpr4_sgpr5_sgpr6_sgpr7_sgpr8_sgpr9
22 ; SPILLED-NEXT: SI_SPILL_S192_SAVE killed $sgpr4_sgpr5_sgpr6_sgpr7_sgpr8_sgpr9, %stack.0, implicit $exec, implicit $sgpr32 :: (store (s192) into %stack.0, align 4, addrspace 5)
23 ; SPILLED-NEXT: S_CBRANCH_SCC1 %bb.1, implicit undef $scc
24 ; SPILLED-NEXT: {{ $}}
26 ; SPILLED-NEXT: successors: %bb.2(0x80000000)
27 ; SPILLED-NEXT: {{ $}}
28 ; SPILLED-NEXT: S_NOP 1
29 ; SPILLED-NEXT: {{ $}}
31 ; SPILLED-NEXT: $sgpr4_sgpr5_sgpr6_sgpr7_sgpr8_sgpr9 = SI_SPILL_S192_RESTORE %stack.0, implicit $exec, implicit $sgpr32 :: (load (s192) from %stack.0, align 4, addrspace 5)
32 ; SPILLED-NEXT: S_NOP 0, implicit killed renamable $sgpr4_sgpr5_sgpr6_sgpr7_sgpr8_sgpr9
34 ; EXPANDED-LABEL: name: spill_restore_sgpr192
36 ; EXPANDED-NEXT: successors: %bb.1(0x80000000)
37 ; EXPANDED-NEXT: {{ $}}
38 ; EXPANDED-NEXT: [[DEF:%[0-9]+]]:vgpr_32 = IMPLICIT_DEF
39 ; EXPANDED-NEXT: S_NOP 0, implicit-def renamable $sgpr4_sgpr5_sgpr6_sgpr7_sgpr8_sgpr9
40 ; EXPANDED-NEXT: [[DEF:%[0-9]+]]:vgpr_32 = SI_SPILL_S32_TO_VGPR $sgpr4, 0, [[DEF]], implicit-def $sgpr4_sgpr5_sgpr6_sgpr7_sgpr8_sgpr9, implicit $sgpr4_sgpr5_sgpr6_sgpr7_sgpr8_sgpr9
41 ; EXPANDED-NEXT: [[DEF:%[0-9]+]]:vgpr_32 = SI_SPILL_S32_TO_VGPR $sgpr5, 1, [[DEF]]
42 ; EXPANDED-NEXT: [[DEF:%[0-9]+]]:vgpr_32 = SI_SPILL_S32_TO_VGPR $sgpr6, 2, [[DEF]]
43 ; EXPANDED-NEXT: [[DEF:%[0-9]+]]:vgpr_32 = SI_SPILL_S32_TO_VGPR $sgpr7, 3, [[DEF]]
44 ; EXPANDED-NEXT: [[DEF:%[0-9]+]]:vgpr_32 = SI_SPILL_S32_TO_VGPR $sgpr8, 4, [[DEF]]
45 ; EXPANDED-NEXT: [[DEF:%[0-9]+]]:vgpr_32 = SI_SPILL_S32_TO_VGPR killed $sgpr9, 5, [[DEF]], implicit killed $sgpr4_sgpr5_sgpr6_sgpr7_sgpr8_sgpr9
46 ; EXPANDED-NEXT: S_CBRANCH_SCC1 %bb.1, implicit undef $scc
47 ; EXPANDED-NEXT: {{ $}}
48 ; EXPANDED-NEXT: bb.1:
49 ; EXPANDED-NEXT: successors: %bb.2(0x80000000)
50 ; EXPANDED-NEXT: {{ $}}
51 ; EXPANDED-NEXT: S_NOP 1
52 ; EXPANDED-NEXT: {{ $}}
53 ; EXPANDED-NEXT: bb.2:
54 ; EXPANDED-NEXT: $sgpr4 = SI_RESTORE_S32_FROM_VGPR [[DEF]], 0, implicit-def $sgpr4_sgpr5_sgpr6_sgpr7_sgpr8_sgpr9
55 ; EXPANDED-NEXT: $sgpr5 = SI_RESTORE_S32_FROM_VGPR [[DEF]], 1
56 ; EXPANDED-NEXT: $sgpr6 = SI_RESTORE_S32_FROM_VGPR [[DEF]], 2
57 ; EXPANDED-NEXT: $sgpr7 = SI_RESTORE_S32_FROM_VGPR [[DEF]], 3
58 ; EXPANDED-NEXT: $sgpr8 = SI_RESTORE_S32_FROM_VGPR [[DEF]], 4
59 ; EXPANDED-NEXT: $sgpr9 = SI_RESTORE_S32_FROM_VGPR [[DEF]], 5
60 ; EXPANDED-NEXT: S_NOP 0, implicit killed renamable $sgpr4_sgpr5_sgpr6_sgpr7_sgpr8_sgpr9
62 S_NOP 0, implicit-def %0:sgpr_192
63 S_CBRANCH_SCC1 implicit undef $scc, %bb.1
73 name: spill_restore_vgpr192
74 tracksRegLiveness: true
76 scratchRSrcReg: $sgpr0_sgpr1_sgpr2_sgpr3
77 stackPtrOffsetReg: $sgpr32
79 ; SPILLED-LABEL: name: spill_restore_vgpr192
81 ; SPILLED-NEXT: successors: %bb.1(0x80000000)
82 ; SPILLED-NEXT: {{ $}}
83 ; SPILLED-NEXT: S_NOP 0, implicit-def renamable $vgpr0_vgpr1_vgpr2_vgpr3_vgpr4_vgpr5
84 ; SPILLED-NEXT: SI_SPILL_V192_SAVE killed $vgpr0_vgpr1_vgpr2_vgpr3_vgpr4_vgpr5, %stack.0, $sgpr32, 0, implicit $exec :: (store (s192) into %stack.0, align 4, addrspace 5)
85 ; SPILLED-NEXT: S_CBRANCH_SCC1 %bb.1, implicit undef $scc
86 ; SPILLED-NEXT: {{ $}}
88 ; SPILLED-NEXT: successors: %bb.2(0x80000000)
89 ; SPILLED-NEXT: {{ $}}
90 ; SPILLED-NEXT: S_NOP 1
91 ; SPILLED-NEXT: {{ $}}
93 ; SPILLED-NEXT: $vgpr0_vgpr1_vgpr2_vgpr3_vgpr4_vgpr5 = SI_SPILL_V192_RESTORE %stack.0, $sgpr32, 0, implicit $exec :: (load (s192) from %stack.0, align 4, addrspace 5)
94 ; SPILLED-NEXT: S_NOP 0, implicit killed renamable $vgpr0_vgpr1_vgpr2_vgpr3_vgpr4_vgpr5
96 ; EXPANDED-LABEL: name: spill_restore_vgpr192
98 ; EXPANDED-NEXT: successors: %bb.1(0x80000000)
99 ; EXPANDED-NEXT: {{ $}}
100 ; EXPANDED-NEXT: S_NOP 0, implicit-def renamable $vgpr0_vgpr1_vgpr2_vgpr3_vgpr4_vgpr5
101 ; EXPANDED-NEXT: SI_SPILL_V192_SAVE killed $vgpr0_vgpr1_vgpr2_vgpr3_vgpr4_vgpr5, %stack.0, $sgpr32, 0, implicit $exec :: (store (s192) into %stack.0, align 4, addrspace 5)
102 ; EXPANDED-NEXT: S_CBRANCH_SCC1 %bb.1, implicit undef $scc
103 ; EXPANDED-NEXT: {{ $}}
104 ; EXPANDED-NEXT: bb.1:
105 ; EXPANDED-NEXT: successors: %bb.2(0x80000000)
106 ; EXPANDED-NEXT: {{ $}}
107 ; EXPANDED-NEXT: S_NOP 1
108 ; EXPANDED-NEXT: {{ $}}
109 ; EXPANDED-NEXT: bb.2:
110 ; EXPANDED-NEXT: $vgpr0_vgpr1_vgpr2_vgpr3_vgpr4_vgpr5 = SI_SPILL_V192_RESTORE %stack.0, $sgpr32, 0, implicit $exec :: (load (s192) from %stack.0, align 4, addrspace 5)
111 ; EXPANDED-NEXT: S_NOP 0, implicit killed renamable $vgpr0_vgpr1_vgpr2_vgpr3_vgpr4_vgpr5
113 S_NOP 0, implicit-def %0:vreg_192
114 S_CBRANCH_SCC1 implicit undef $scc, %bb.1