Run DCE after a LoopFlatten test to reduce spurious output [nfc]
[llvm-project.git] / clang / test / CodeGen / RISCV / rvv-intrinsics-autogenerated / non-policy / non-overloaded / vfmv.c
blobc69b5de7931cba01db74988be7512c031e984fe0
1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --version 2
2 // REQUIRES: riscv-registered-target
3 // RUN: %clang_cc1 -triple riscv64 -target-feature +v -target-feature +zfh \
4 // RUN: -target-feature +zvfh -disable-O0-optnone \
5 // RUN: -emit-llvm %s -o - | opt -S -passes=mem2reg | \
6 // RUN: FileCheck --check-prefix=CHECK-RV64 %s
8 #include <riscv_vector.h>
10 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x half> @test_vfmv_v_f_f16mf4
11 // CHECK-RV64-SAME: (half noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0:[0-9]+]] {
12 // CHECK-RV64-NEXT: entry:
13 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x half> @llvm.riscv.vfmv.v.f.nxv1f16.i64(<vscale x 1 x half> poison, half [[SRC]], i64 [[VL]])
14 // CHECK-RV64-NEXT: ret <vscale x 1 x half> [[TMP0]]
16 vfloat16mf4_t test_vfmv_v_f_f16mf4(_Float16 src, size_t vl) {
17 return __riscv_vfmv_v_f_f16mf4(src, vl);
20 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x half> @test_vfmv_v_f_f16mf2
21 // CHECK-RV64-SAME: (half noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
22 // CHECK-RV64-NEXT: entry:
23 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x half> @llvm.riscv.vfmv.v.f.nxv2f16.i64(<vscale x 2 x half> poison, half [[SRC]], i64 [[VL]])
24 // CHECK-RV64-NEXT: ret <vscale x 2 x half> [[TMP0]]
26 vfloat16mf2_t test_vfmv_v_f_f16mf2(_Float16 src, size_t vl) {
27 return __riscv_vfmv_v_f_f16mf2(src, vl);
30 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x half> @test_vfmv_v_f_f16m1
31 // CHECK-RV64-SAME: (half noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
32 // CHECK-RV64-NEXT: entry:
33 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x half> @llvm.riscv.vfmv.v.f.nxv4f16.i64(<vscale x 4 x half> poison, half [[SRC]], i64 [[VL]])
34 // CHECK-RV64-NEXT: ret <vscale x 4 x half> [[TMP0]]
36 vfloat16m1_t test_vfmv_v_f_f16m1(_Float16 src, size_t vl) {
37 return __riscv_vfmv_v_f_f16m1(src, vl);
40 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x half> @test_vfmv_v_f_f16m2
41 // CHECK-RV64-SAME: (half noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
42 // CHECK-RV64-NEXT: entry:
43 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x half> @llvm.riscv.vfmv.v.f.nxv8f16.i64(<vscale x 8 x half> poison, half [[SRC]], i64 [[VL]])
44 // CHECK-RV64-NEXT: ret <vscale x 8 x half> [[TMP0]]
46 vfloat16m2_t test_vfmv_v_f_f16m2(_Float16 src, size_t vl) {
47 return __riscv_vfmv_v_f_f16m2(src, vl);
50 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x half> @test_vfmv_v_f_f16m4
51 // CHECK-RV64-SAME: (half noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
52 // CHECK-RV64-NEXT: entry:
53 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x half> @llvm.riscv.vfmv.v.f.nxv16f16.i64(<vscale x 16 x half> poison, half [[SRC]], i64 [[VL]])
54 // CHECK-RV64-NEXT: ret <vscale x 16 x half> [[TMP0]]
56 vfloat16m4_t test_vfmv_v_f_f16m4(_Float16 src, size_t vl) {
57 return __riscv_vfmv_v_f_f16m4(src, vl);
60 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x half> @test_vfmv_v_f_f16m8
61 // CHECK-RV64-SAME: (half noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
62 // CHECK-RV64-NEXT: entry:
63 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x half> @llvm.riscv.vfmv.v.f.nxv32f16.i64(<vscale x 32 x half> poison, half [[SRC]], i64 [[VL]])
64 // CHECK-RV64-NEXT: ret <vscale x 32 x half> [[TMP0]]
66 vfloat16m8_t test_vfmv_v_f_f16m8(_Float16 src, size_t vl) {
67 return __riscv_vfmv_v_f_f16m8(src, vl);
70 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfmv_v_f_f32mf2
71 // CHECK-RV64-SAME: (float noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
72 // CHECK-RV64-NEXT: entry:
73 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfmv.v.f.nxv1f32.i64(<vscale x 1 x float> poison, float [[SRC]], i64 [[VL]])
74 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
76 vfloat32mf2_t test_vfmv_v_f_f32mf2(float src, size_t vl) {
77 return __riscv_vfmv_v_f_f32mf2(src, vl);
80 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfmv_v_f_f32m1
81 // CHECK-RV64-SAME: (float noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
82 // CHECK-RV64-NEXT: entry:
83 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfmv.v.f.nxv2f32.i64(<vscale x 2 x float> poison, float [[SRC]], i64 [[VL]])
84 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
86 vfloat32m1_t test_vfmv_v_f_f32m1(float src, size_t vl) {
87 return __riscv_vfmv_v_f_f32m1(src, vl);
90 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfmv_v_f_f32m2
91 // CHECK-RV64-SAME: (float noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
92 // CHECK-RV64-NEXT: entry:
93 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfmv.v.f.nxv4f32.i64(<vscale x 4 x float> poison, float [[SRC]], i64 [[VL]])
94 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
96 vfloat32m2_t test_vfmv_v_f_f32m2(float src, size_t vl) {
97 return __riscv_vfmv_v_f_f32m2(src, vl);
100 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfmv_v_f_f32m4
101 // CHECK-RV64-SAME: (float noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
102 // CHECK-RV64-NEXT: entry:
103 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfmv.v.f.nxv8f32.i64(<vscale x 8 x float> poison, float [[SRC]], i64 [[VL]])
104 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
106 vfloat32m4_t test_vfmv_v_f_f32m4(float src, size_t vl) {
107 return __riscv_vfmv_v_f_f32m4(src, vl);
110 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfmv_v_f_f32m8
111 // CHECK-RV64-SAME: (float noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
112 // CHECK-RV64-NEXT: entry:
113 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfmv.v.f.nxv16f32.i64(<vscale x 16 x float> poison, float [[SRC]], i64 [[VL]])
114 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
116 vfloat32m8_t test_vfmv_v_f_f32m8(float src, size_t vl) {
117 return __riscv_vfmv_v_f_f32m8(src, vl);
120 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfmv_v_f_f64m1
121 // CHECK-RV64-SAME: (double noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
122 // CHECK-RV64-NEXT: entry:
123 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfmv.v.f.nxv1f64.i64(<vscale x 1 x double> poison, double [[SRC]], i64 [[VL]])
124 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
126 vfloat64m1_t test_vfmv_v_f_f64m1(double src, size_t vl) {
127 return __riscv_vfmv_v_f_f64m1(src, vl);
130 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfmv_v_f_f64m2
131 // CHECK-RV64-SAME: (double noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
132 // CHECK-RV64-NEXT: entry:
133 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfmv.v.f.nxv2f64.i64(<vscale x 2 x double> poison, double [[SRC]], i64 [[VL]])
134 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
136 vfloat64m2_t test_vfmv_v_f_f64m2(double src, size_t vl) {
137 return __riscv_vfmv_v_f_f64m2(src, vl);
140 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfmv_v_f_f64m4
141 // CHECK-RV64-SAME: (double noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
142 // CHECK-RV64-NEXT: entry:
143 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfmv.v.f.nxv4f64.i64(<vscale x 4 x double> poison, double [[SRC]], i64 [[VL]])
144 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
146 vfloat64m4_t test_vfmv_v_f_f64m4(double src, size_t vl) {
147 return __riscv_vfmv_v_f_f64m4(src, vl);
150 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfmv_v_f_f64m8
151 // CHECK-RV64-SAME: (double noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
152 // CHECK-RV64-NEXT: entry:
153 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfmv.v.f.nxv8f64.i64(<vscale x 8 x double> poison, double [[SRC]], i64 [[VL]])
154 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
156 vfloat64m8_t test_vfmv_v_f_f64m8(double src, size_t vl) {
157 return __riscv_vfmv_v_f_f64m8(src, vl);
160 // CHECK-RV64-LABEL: define dso_local half @test_vfmv_f_s_f16mf4_f16
161 // CHECK-RV64-SAME: (<vscale x 1 x half> [[SRC:%.*]]) #[[ATTR0]] {
162 // CHECK-RV64-NEXT: entry:
163 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call half @llvm.riscv.vfmv.f.s.nxv1f16(<vscale x 1 x half> [[SRC]])
164 // CHECK-RV64-NEXT: ret half [[TMP0]]
166 _Float16 test_vfmv_f_s_f16mf4_f16(vfloat16mf4_t src) {
167 return __riscv_vfmv_f_s_f16mf4_f16(src);
170 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x half> @test_vfmv_s_f_f16mf4
171 // CHECK-RV64-SAME: (half noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
172 // CHECK-RV64-NEXT: entry:
173 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x half> @llvm.riscv.vfmv.s.f.nxv1f16.i64(<vscale x 1 x half> poison, half [[SRC]], i64 [[VL]])
174 // CHECK-RV64-NEXT: ret <vscale x 1 x half> [[TMP0]]
176 vfloat16mf4_t test_vfmv_s_f_f16mf4(_Float16 src, size_t vl) {
177 return __riscv_vfmv_s_f_f16mf4(src, vl);
180 // CHECK-RV64-LABEL: define dso_local half @test_vfmv_f_s_f16mf2_f16
181 // CHECK-RV64-SAME: (<vscale x 2 x half> [[SRC:%.*]]) #[[ATTR0]] {
182 // CHECK-RV64-NEXT: entry:
183 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call half @llvm.riscv.vfmv.f.s.nxv2f16(<vscale x 2 x half> [[SRC]])
184 // CHECK-RV64-NEXT: ret half [[TMP0]]
186 _Float16 test_vfmv_f_s_f16mf2_f16(vfloat16mf2_t src) {
187 return __riscv_vfmv_f_s_f16mf2_f16(src);
190 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x half> @test_vfmv_s_f_f16mf2
191 // CHECK-RV64-SAME: (half noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
192 // CHECK-RV64-NEXT: entry:
193 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x half> @llvm.riscv.vfmv.s.f.nxv2f16.i64(<vscale x 2 x half> poison, half [[SRC]], i64 [[VL]])
194 // CHECK-RV64-NEXT: ret <vscale x 2 x half> [[TMP0]]
196 vfloat16mf2_t test_vfmv_s_f_f16mf2(_Float16 src, size_t vl) {
197 return __riscv_vfmv_s_f_f16mf2(src, vl);
200 // CHECK-RV64-LABEL: define dso_local half @test_vfmv_f_s_f16m1_f16
201 // CHECK-RV64-SAME: (<vscale x 4 x half> [[SRC:%.*]]) #[[ATTR0]] {
202 // CHECK-RV64-NEXT: entry:
203 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call half @llvm.riscv.vfmv.f.s.nxv4f16(<vscale x 4 x half> [[SRC]])
204 // CHECK-RV64-NEXT: ret half [[TMP0]]
206 _Float16 test_vfmv_f_s_f16m1_f16(vfloat16m1_t src) {
207 return __riscv_vfmv_f_s_f16m1_f16(src);
210 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x half> @test_vfmv_s_f_f16m1
211 // CHECK-RV64-SAME: (half noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
212 // CHECK-RV64-NEXT: entry:
213 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x half> @llvm.riscv.vfmv.s.f.nxv4f16.i64(<vscale x 4 x half> poison, half [[SRC]], i64 [[VL]])
214 // CHECK-RV64-NEXT: ret <vscale x 4 x half> [[TMP0]]
216 vfloat16m1_t test_vfmv_s_f_f16m1(_Float16 src, size_t vl) {
217 return __riscv_vfmv_s_f_f16m1(src, vl);
220 // CHECK-RV64-LABEL: define dso_local half @test_vfmv_f_s_f16m2_f16
221 // CHECK-RV64-SAME: (<vscale x 8 x half> [[SRC:%.*]]) #[[ATTR0]] {
222 // CHECK-RV64-NEXT: entry:
223 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call half @llvm.riscv.vfmv.f.s.nxv8f16(<vscale x 8 x half> [[SRC]])
224 // CHECK-RV64-NEXT: ret half [[TMP0]]
226 _Float16 test_vfmv_f_s_f16m2_f16(vfloat16m2_t src) {
227 return __riscv_vfmv_f_s_f16m2_f16(src);
230 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x half> @test_vfmv_s_f_f16m2
231 // CHECK-RV64-SAME: (half noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
232 // CHECK-RV64-NEXT: entry:
233 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x half> @llvm.riscv.vfmv.s.f.nxv8f16.i64(<vscale x 8 x half> poison, half [[SRC]], i64 [[VL]])
234 // CHECK-RV64-NEXT: ret <vscale x 8 x half> [[TMP0]]
236 vfloat16m2_t test_vfmv_s_f_f16m2(_Float16 src, size_t vl) {
237 return __riscv_vfmv_s_f_f16m2(src, vl);
240 // CHECK-RV64-LABEL: define dso_local half @test_vfmv_f_s_f16m4_f16
241 // CHECK-RV64-SAME: (<vscale x 16 x half> [[SRC:%.*]]) #[[ATTR0]] {
242 // CHECK-RV64-NEXT: entry:
243 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call half @llvm.riscv.vfmv.f.s.nxv16f16(<vscale x 16 x half> [[SRC]])
244 // CHECK-RV64-NEXT: ret half [[TMP0]]
246 _Float16 test_vfmv_f_s_f16m4_f16(vfloat16m4_t src) {
247 return __riscv_vfmv_f_s_f16m4_f16(src);
250 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x half> @test_vfmv_s_f_f16m4
251 // CHECK-RV64-SAME: (half noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
252 // CHECK-RV64-NEXT: entry:
253 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x half> @llvm.riscv.vfmv.s.f.nxv16f16.i64(<vscale x 16 x half> poison, half [[SRC]], i64 [[VL]])
254 // CHECK-RV64-NEXT: ret <vscale x 16 x half> [[TMP0]]
256 vfloat16m4_t test_vfmv_s_f_f16m4(_Float16 src, size_t vl) {
257 return __riscv_vfmv_s_f_f16m4(src, vl);
260 // CHECK-RV64-LABEL: define dso_local half @test_vfmv_f_s_f16m8_f16
261 // CHECK-RV64-SAME: (<vscale x 32 x half> [[SRC:%.*]]) #[[ATTR0]] {
262 // CHECK-RV64-NEXT: entry:
263 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call half @llvm.riscv.vfmv.f.s.nxv32f16(<vscale x 32 x half> [[SRC]])
264 // CHECK-RV64-NEXT: ret half [[TMP0]]
266 _Float16 test_vfmv_f_s_f16m8_f16(vfloat16m8_t src) {
267 return __riscv_vfmv_f_s_f16m8_f16(src);
270 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x half> @test_vfmv_s_f_f16m8
271 // CHECK-RV64-SAME: (half noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
272 // CHECK-RV64-NEXT: entry:
273 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x half> @llvm.riscv.vfmv.s.f.nxv32f16.i64(<vscale x 32 x half> poison, half [[SRC]], i64 [[VL]])
274 // CHECK-RV64-NEXT: ret <vscale x 32 x half> [[TMP0]]
276 vfloat16m8_t test_vfmv_s_f_f16m8(_Float16 src, size_t vl) {
277 return __riscv_vfmv_s_f_f16m8(src, vl);
280 // CHECK-RV64-LABEL: define dso_local float @test_vfmv_f_s_f32mf2_f32
281 // CHECK-RV64-SAME: (<vscale x 1 x float> [[SRC:%.*]]) #[[ATTR0]] {
282 // CHECK-RV64-NEXT: entry:
283 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call float @llvm.riscv.vfmv.f.s.nxv1f32(<vscale x 1 x float> [[SRC]])
284 // CHECK-RV64-NEXT: ret float [[TMP0]]
286 float test_vfmv_f_s_f32mf2_f32(vfloat32mf2_t src) {
287 return __riscv_vfmv_f_s_f32mf2_f32(src);
290 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfmv_s_f_f32mf2
291 // CHECK-RV64-SAME: (float noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
292 // CHECK-RV64-NEXT: entry:
293 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfmv.s.f.nxv1f32.i64(<vscale x 1 x float> poison, float [[SRC]], i64 [[VL]])
294 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
296 vfloat32mf2_t test_vfmv_s_f_f32mf2(float src, size_t vl) {
297 return __riscv_vfmv_s_f_f32mf2(src, vl);
300 // CHECK-RV64-LABEL: define dso_local float @test_vfmv_f_s_f32m1_f32
301 // CHECK-RV64-SAME: (<vscale x 2 x float> [[SRC:%.*]]) #[[ATTR0]] {
302 // CHECK-RV64-NEXT: entry:
303 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call float @llvm.riscv.vfmv.f.s.nxv2f32(<vscale x 2 x float> [[SRC]])
304 // CHECK-RV64-NEXT: ret float [[TMP0]]
306 float test_vfmv_f_s_f32m1_f32(vfloat32m1_t src) {
307 return __riscv_vfmv_f_s_f32m1_f32(src);
310 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfmv_s_f_f32m1
311 // CHECK-RV64-SAME: (float noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
312 // CHECK-RV64-NEXT: entry:
313 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfmv.s.f.nxv2f32.i64(<vscale x 2 x float> poison, float [[SRC]], i64 [[VL]])
314 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
316 vfloat32m1_t test_vfmv_s_f_f32m1(float src, size_t vl) {
317 return __riscv_vfmv_s_f_f32m1(src, vl);
320 // CHECK-RV64-LABEL: define dso_local float @test_vfmv_f_s_f32m2_f32
321 // CHECK-RV64-SAME: (<vscale x 4 x float> [[SRC:%.*]]) #[[ATTR0]] {
322 // CHECK-RV64-NEXT: entry:
323 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call float @llvm.riscv.vfmv.f.s.nxv4f32(<vscale x 4 x float> [[SRC]])
324 // CHECK-RV64-NEXT: ret float [[TMP0]]
326 float test_vfmv_f_s_f32m2_f32(vfloat32m2_t src) {
327 return __riscv_vfmv_f_s_f32m2_f32(src);
330 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfmv_s_f_f32m2
331 // CHECK-RV64-SAME: (float noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
332 // CHECK-RV64-NEXT: entry:
333 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfmv.s.f.nxv4f32.i64(<vscale x 4 x float> poison, float [[SRC]], i64 [[VL]])
334 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
336 vfloat32m2_t test_vfmv_s_f_f32m2(float src, size_t vl) {
337 return __riscv_vfmv_s_f_f32m2(src, vl);
340 // CHECK-RV64-LABEL: define dso_local float @test_vfmv_f_s_f32m4_f32
341 // CHECK-RV64-SAME: (<vscale x 8 x float> [[SRC:%.*]]) #[[ATTR0]] {
342 // CHECK-RV64-NEXT: entry:
343 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call float @llvm.riscv.vfmv.f.s.nxv8f32(<vscale x 8 x float> [[SRC]])
344 // CHECK-RV64-NEXT: ret float [[TMP0]]
346 float test_vfmv_f_s_f32m4_f32(vfloat32m4_t src) {
347 return __riscv_vfmv_f_s_f32m4_f32(src);
350 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfmv_s_f_f32m4
351 // CHECK-RV64-SAME: (float noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
352 // CHECK-RV64-NEXT: entry:
353 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfmv.s.f.nxv8f32.i64(<vscale x 8 x float> poison, float [[SRC]], i64 [[VL]])
354 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
356 vfloat32m4_t test_vfmv_s_f_f32m4(float src, size_t vl) {
357 return __riscv_vfmv_s_f_f32m4(src, vl);
360 // CHECK-RV64-LABEL: define dso_local float @test_vfmv_f_s_f32m8_f32
361 // CHECK-RV64-SAME: (<vscale x 16 x float> [[SRC:%.*]]) #[[ATTR0]] {
362 // CHECK-RV64-NEXT: entry:
363 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call float @llvm.riscv.vfmv.f.s.nxv16f32(<vscale x 16 x float> [[SRC]])
364 // CHECK-RV64-NEXT: ret float [[TMP0]]
366 float test_vfmv_f_s_f32m8_f32(vfloat32m8_t src) {
367 return __riscv_vfmv_f_s_f32m8_f32(src);
370 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfmv_s_f_f32m8
371 // CHECK-RV64-SAME: (float noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
372 // CHECK-RV64-NEXT: entry:
373 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfmv.s.f.nxv16f32.i64(<vscale x 16 x float> poison, float [[SRC]], i64 [[VL]])
374 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
376 vfloat32m8_t test_vfmv_s_f_f32m8(float src, size_t vl) {
377 return __riscv_vfmv_s_f_f32m8(src, vl);
380 // CHECK-RV64-LABEL: define dso_local double @test_vfmv_f_s_f64m1_f64
381 // CHECK-RV64-SAME: (<vscale x 1 x double> [[SRC:%.*]]) #[[ATTR0]] {
382 // CHECK-RV64-NEXT: entry:
383 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call double @llvm.riscv.vfmv.f.s.nxv1f64(<vscale x 1 x double> [[SRC]])
384 // CHECK-RV64-NEXT: ret double [[TMP0]]
386 double test_vfmv_f_s_f64m1_f64(vfloat64m1_t src) {
387 return __riscv_vfmv_f_s_f64m1_f64(src);
390 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfmv_s_f_f64m1
391 // CHECK-RV64-SAME: (double noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
392 // CHECK-RV64-NEXT: entry:
393 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfmv.s.f.nxv1f64.i64(<vscale x 1 x double> poison, double [[SRC]], i64 [[VL]])
394 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
396 vfloat64m1_t test_vfmv_s_f_f64m1(double src, size_t vl) {
397 return __riscv_vfmv_s_f_f64m1(src, vl);
400 // CHECK-RV64-LABEL: define dso_local double @test_vfmv_f_s_f64m2_f64
401 // CHECK-RV64-SAME: (<vscale x 2 x double> [[SRC:%.*]]) #[[ATTR0]] {
402 // CHECK-RV64-NEXT: entry:
403 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call double @llvm.riscv.vfmv.f.s.nxv2f64(<vscale x 2 x double> [[SRC]])
404 // CHECK-RV64-NEXT: ret double [[TMP0]]
406 double test_vfmv_f_s_f64m2_f64(vfloat64m2_t src) {
407 return __riscv_vfmv_f_s_f64m2_f64(src);
410 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfmv_s_f_f64m2
411 // CHECK-RV64-SAME: (double noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
412 // CHECK-RV64-NEXT: entry:
413 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfmv.s.f.nxv2f64.i64(<vscale x 2 x double> poison, double [[SRC]], i64 [[VL]])
414 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
416 vfloat64m2_t test_vfmv_s_f_f64m2(double src, size_t vl) {
417 return __riscv_vfmv_s_f_f64m2(src, vl);
420 // CHECK-RV64-LABEL: define dso_local double @test_vfmv_f_s_f64m4_f64
421 // CHECK-RV64-SAME: (<vscale x 4 x double> [[SRC:%.*]]) #[[ATTR0]] {
422 // CHECK-RV64-NEXT: entry:
423 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call double @llvm.riscv.vfmv.f.s.nxv4f64(<vscale x 4 x double> [[SRC]])
424 // CHECK-RV64-NEXT: ret double [[TMP0]]
426 double test_vfmv_f_s_f64m4_f64(vfloat64m4_t src) {
427 return __riscv_vfmv_f_s_f64m4_f64(src);
430 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfmv_s_f_f64m4
431 // CHECK-RV64-SAME: (double noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
432 // CHECK-RV64-NEXT: entry:
433 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfmv.s.f.nxv4f64.i64(<vscale x 4 x double> poison, double [[SRC]], i64 [[VL]])
434 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
436 vfloat64m4_t test_vfmv_s_f_f64m4(double src, size_t vl) {
437 return __riscv_vfmv_s_f_f64m4(src, vl);
440 // CHECK-RV64-LABEL: define dso_local double @test_vfmv_f_s_f64m8_f64
441 // CHECK-RV64-SAME: (<vscale x 8 x double> [[SRC:%.*]]) #[[ATTR0]] {
442 // CHECK-RV64-NEXT: entry:
443 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call double @llvm.riscv.vfmv.f.s.nxv8f64(<vscale x 8 x double> [[SRC]])
444 // CHECK-RV64-NEXT: ret double [[TMP0]]
446 double test_vfmv_f_s_f64m8_f64(vfloat64m8_t src) {
447 return __riscv_vfmv_f_s_f64m8_f64(src);
450 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfmv_s_f_f64m8
451 // CHECK-RV64-SAME: (double noundef [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
452 // CHECK-RV64-NEXT: entry:
453 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfmv.s.f.nxv8f64.i64(<vscale x 8 x double> poison, double [[SRC]], i64 [[VL]])
454 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
456 vfloat64m8_t test_vfmv_s_f_f64m8(double src, size_t vl) {
457 return __riscv_vfmv_s_f_f64m8(src, vl);