1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --version 2
2 // REQUIRES: riscv-registered-target
3 // RUN: %clang_cc1 -triple riscv64 -target-feature +v -target-feature +zfh \
4 // RUN: -target-feature +zvfh -disable-O0-optnone \
5 // RUN: -emit-llvm %s -o - | opt -S -passes=mem2reg | \
6 // RUN: FileCheck --check-prefix=CHECK-RV64 %s
8 #include <riscv_vector.h>
10 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_vv_f32mf2
11 // CHECK-RV64-SAME: (<vscale x 1 x half> [[OP1:%.*]], <vscale x 1 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0:[0-9]+]] {
12 // CHECK-RV64-NEXT: entry:
13 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.nxv1f32.nxv1f16.nxv1f16.i64(<vscale x 1 x float> poison, <vscale x 1 x half> [[OP1]], <vscale x 1 x half> [[OP2]], i64 7, i64 [[VL]])
14 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
16 vfloat32mf2_t
test_vfwadd_vv_f32mf2(vfloat16mf4_t op1
, vfloat16mf4_t op2
, size_t vl
) {
17 return __riscv_vfwadd_vv_f32mf2(op1
, op2
, vl
);
20 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_vf_f32mf2
21 // CHECK-RV64-SAME: (<vscale x 1 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
22 // CHECK-RV64-NEXT: entry:
23 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.nxv1f32.nxv1f16.f16.i64(<vscale x 1 x float> poison, <vscale x 1 x half> [[OP1]], half [[OP2]], i64 7, i64 [[VL]])
24 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
26 vfloat32mf2_t
test_vfwadd_vf_f32mf2(vfloat16mf4_t op1
, _Float16 op2
, size_t vl
) {
27 return __riscv_vfwadd_vf_f32mf2(op1
, op2
, vl
);
30 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_wv_f32mf2
31 // CHECK-RV64-SAME: (<vscale x 1 x float> [[OP1:%.*]], <vscale x 1 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
32 // CHECK-RV64-NEXT: entry:
33 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.nxv1f32.nxv1f16.i64(<vscale x 1 x float> poison, <vscale x 1 x float> [[OP1]], <vscale x 1 x half> [[OP2]], i64 7, i64 [[VL]])
34 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
36 vfloat32mf2_t
test_vfwadd_wv_f32mf2(vfloat32mf2_t op1
, vfloat16mf4_t op2
, size_t vl
) {
37 return __riscv_vfwadd_wv_f32mf2(op1
, op2
, vl
);
40 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_wf_f32mf2
41 // CHECK-RV64-SAME: (<vscale x 1 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
42 // CHECK-RV64-NEXT: entry:
43 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.nxv1f32.f16.i64(<vscale x 1 x float> poison, <vscale x 1 x float> [[OP1]], half [[OP2]], i64 7, i64 [[VL]])
44 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
46 vfloat32mf2_t
test_vfwadd_wf_f32mf2(vfloat32mf2_t op1
, _Float16 op2
, size_t vl
) {
47 return __riscv_vfwadd_wf_f32mf2(op1
, op2
, vl
);
50 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_vv_f32m1
51 // CHECK-RV64-SAME: (<vscale x 2 x half> [[OP1:%.*]], <vscale x 2 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
52 // CHECK-RV64-NEXT: entry:
53 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.nxv2f32.nxv2f16.nxv2f16.i64(<vscale x 2 x float> poison, <vscale x 2 x half> [[OP1]], <vscale x 2 x half> [[OP2]], i64 7, i64 [[VL]])
54 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
56 vfloat32m1_t
test_vfwadd_vv_f32m1(vfloat16mf2_t op1
, vfloat16mf2_t op2
, size_t vl
) {
57 return __riscv_vfwadd_vv_f32m1(op1
, op2
, vl
);
60 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_vf_f32m1
61 // CHECK-RV64-SAME: (<vscale x 2 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
62 // CHECK-RV64-NEXT: entry:
63 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.nxv2f32.nxv2f16.f16.i64(<vscale x 2 x float> poison, <vscale x 2 x half> [[OP1]], half [[OP2]], i64 7, i64 [[VL]])
64 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
66 vfloat32m1_t
test_vfwadd_vf_f32m1(vfloat16mf2_t op1
, _Float16 op2
, size_t vl
) {
67 return __riscv_vfwadd_vf_f32m1(op1
, op2
, vl
);
70 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_wv_f32m1
71 // CHECK-RV64-SAME: (<vscale x 2 x float> [[OP1:%.*]], <vscale x 2 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
72 // CHECK-RV64-NEXT: entry:
73 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.nxv2f32.nxv2f16.i64(<vscale x 2 x float> poison, <vscale x 2 x float> [[OP1]], <vscale x 2 x half> [[OP2]], i64 7, i64 [[VL]])
74 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
76 vfloat32m1_t
test_vfwadd_wv_f32m1(vfloat32m1_t op1
, vfloat16mf2_t op2
, size_t vl
) {
77 return __riscv_vfwadd_wv_f32m1(op1
, op2
, vl
);
80 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_wf_f32m1
81 // CHECK-RV64-SAME: (<vscale x 2 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
82 // CHECK-RV64-NEXT: entry:
83 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.nxv2f32.f16.i64(<vscale x 2 x float> poison, <vscale x 2 x float> [[OP1]], half [[OP2]], i64 7, i64 [[VL]])
84 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
86 vfloat32m1_t
test_vfwadd_wf_f32m1(vfloat32m1_t op1
, _Float16 op2
, size_t vl
) {
87 return __riscv_vfwadd_wf_f32m1(op1
, op2
, vl
);
90 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_vv_f32m2
91 // CHECK-RV64-SAME: (<vscale x 4 x half> [[OP1:%.*]], <vscale x 4 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
92 // CHECK-RV64-NEXT: entry:
93 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.nxv4f32.nxv4f16.nxv4f16.i64(<vscale x 4 x float> poison, <vscale x 4 x half> [[OP1]], <vscale x 4 x half> [[OP2]], i64 7, i64 [[VL]])
94 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
96 vfloat32m2_t
test_vfwadd_vv_f32m2(vfloat16m1_t op1
, vfloat16m1_t op2
, size_t vl
) {
97 return __riscv_vfwadd_vv_f32m2(op1
, op2
, vl
);
100 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_vf_f32m2
101 // CHECK-RV64-SAME: (<vscale x 4 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
102 // CHECK-RV64-NEXT: entry:
103 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.nxv4f32.nxv4f16.f16.i64(<vscale x 4 x float> poison, <vscale x 4 x half> [[OP1]], half [[OP2]], i64 7, i64 [[VL]])
104 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
106 vfloat32m2_t
test_vfwadd_vf_f32m2(vfloat16m1_t op1
, _Float16 op2
, size_t vl
) {
107 return __riscv_vfwadd_vf_f32m2(op1
, op2
, vl
);
110 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_wv_f32m2
111 // CHECK-RV64-SAME: (<vscale x 4 x float> [[OP1:%.*]], <vscale x 4 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
112 // CHECK-RV64-NEXT: entry:
113 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.nxv4f32.nxv4f16.i64(<vscale x 4 x float> poison, <vscale x 4 x float> [[OP1]], <vscale x 4 x half> [[OP2]], i64 7, i64 [[VL]])
114 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
116 vfloat32m2_t
test_vfwadd_wv_f32m2(vfloat32m2_t op1
, vfloat16m1_t op2
, size_t vl
) {
117 return __riscv_vfwadd_wv_f32m2(op1
, op2
, vl
);
120 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_wf_f32m2
121 // CHECK-RV64-SAME: (<vscale x 4 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
122 // CHECK-RV64-NEXT: entry:
123 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.nxv4f32.f16.i64(<vscale x 4 x float> poison, <vscale x 4 x float> [[OP1]], half [[OP2]], i64 7, i64 [[VL]])
124 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
126 vfloat32m2_t
test_vfwadd_wf_f32m2(vfloat32m2_t op1
, _Float16 op2
, size_t vl
) {
127 return __riscv_vfwadd_wf_f32m2(op1
, op2
, vl
);
130 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_vv_f32m4
131 // CHECK-RV64-SAME: (<vscale x 8 x half> [[OP1:%.*]], <vscale x 8 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
132 // CHECK-RV64-NEXT: entry:
133 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.nxv8f32.nxv8f16.nxv8f16.i64(<vscale x 8 x float> poison, <vscale x 8 x half> [[OP1]], <vscale x 8 x half> [[OP2]], i64 7, i64 [[VL]])
134 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
136 vfloat32m4_t
test_vfwadd_vv_f32m4(vfloat16m2_t op1
, vfloat16m2_t op2
, size_t vl
) {
137 return __riscv_vfwadd_vv_f32m4(op1
, op2
, vl
);
140 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_vf_f32m4
141 // CHECK-RV64-SAME: (<vscale x 8 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
142 // CHECK-RV64-NEXT: entry:
143 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.nxv8f32.nxv8f16.f16.i64(<vscale x 8 x float> poison, <vscale x 8 x half> [[OP1]], half [[OP2]], i64 7, i64 [[VL]])
144 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
146 vfloat32m4_t
test_vfwadd_vf_f32m4(vfloat16m2_t op1
, _Float16 op2
, size_t vl
) {
147 return __riscv_vfwadd_vf_f32m4(op1
, op2
, vl
);
150 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_wv_f32m4
151 // CHECK-RV64-SAME: (<vscale x 8 x float> [[OP1:%.*]], <vscale x 8 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
152 // CHECK-RV64-NEXT: entry:
153 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.nxv8f32.nxv8f16.i64(<vscale x 8 x float> poison, <vscale x 8 x float> [[OP1]], <vscale x 8 x half> [[OP2]], i64 7, i64 [[VL]])
154 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
156 vfloat32m4_t
test_vfwadd_wv_f32m4(vfloat32m4_t op1
, vfloat16m2_t op2
, size_t vl
) {
157 return __riscv_vfwadd_wv_f32m4(op1
, op2
, vl
);
160 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_wf_f32m4
161 // CHECK-RV64-SAME: (<vscale x 8 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
162 // CHECK-RV64-NEXT: entry:
163 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.nxv8f32.f16.i64(<vscale x 8 x float> poison, <vscale x 8 x float> [[OP1]], half [[OP2]], i64 7, i64 [[VL]])
164 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
166 vfloat32m4_t
test_vfwadd_wf_f32m4(vfloat32m4_t op1
, _Float16 op2
, size_t vl
) {
167 return __riscv_vfwadd_wf_f32m4(op1
, op2
, vl
);
170 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_vv_f32m8
171 // CHECK-RV64-SAME: (<vscale x 16 x half> [[OP1:%.*]], <vscale x 16 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
172 // CHECK-RV64-NEXT: entry:
173 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.nxv16f32.nxv16f16.nxv16f16.i64(<vscale x 16 x float> poison, <vscale x 16 x half> [[OP1]], <vscale x 16 x half> [[OP2]], i64 7, i64 [[VL]])
174 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
176 vfloat32m8_t
test_vfwadd_vv_f32m8(vfloat16m4_t op1
, vfloat16m4_t op2
, size_t vl
) {
177 return __riscv_vfwadd_vv_f32m8(op1
, op2
, vl
);
180 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_vf_f32m8
181 // CHECK-RV64-SAME: (<vscale x 16 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
182 // CHECK-RV64-NEXT: entry:
183 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.nxv16f32.nxv16f16.f16.i64(<vscale x 16 x float> poison, <vscale x 16 x half> [[OP1]], half [[OP2]], i64 7, i64 [[VL]])
184 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
186 vfloat32m8_t
test_vfwadd_vf_f32m8(vfloat16m4_t op1
, _Float16 op2
, size_t vl
) {
187 return __riscv_vfwadd_vf_f32m8(op1
, op2
, vl
);
190 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_wv_f32m8
191 // CHECK-RV64-SAME: (<vscale x 16 x float> [[OP1:%.*]], <vscale x 16 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
192 // CHECK-RV64-NEXT: entry:
193 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.nxv16f32.nxv16f16.i64(<vscale x 16 x float> poison, <vscale x 16 x float> [[OP1]], <vscale x 16 x half> [[OP2]], i64 7, i64 [[VL]])
194 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
196 vfloat32m8_t
test_vfwadd_wv_f32m8(vfloat32m8_t op1
, vfloat16m4_t op2
, size_t vl
) {
197 return __riscv_vfwadd_wv_f32m8(op1
, op2
, vl
);
200 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_wf_f32m8
201 // CHECK-RV64-SAME: (<vscale x 16 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
202 // CHECK-RV64-NEXT: entry:
203 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.nxv16f32.f16.i64(<vscale x 16 x float> poison, <vscale x 16 x float> [[OP1]], half [[OP2]], i64 7, i64 [[VL]])
204 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
206 vfloat32m8_t
test_vfwadd_wf_f32m8(vfloat32m8_t op1
, _Float16 op2
, size_t vl
) {
207 return __riscv_vfwadd_wf_f32m8(op1
, op2
, vl
);
210 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_vv_f64m1
211 // CHECK-RV64-SAME: (<vscale x 1 x float> [[OP1:%.*]], <vscale x 1 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
212 // CHECK-RV64-NEXT: entry:
213 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.nxv1f64.nxv1f32.nxv1f32.i64(<vscale x 1 x double> poison, <vscale x 1 x float> [[OP1]], <vscale x 1 x float> [[OP2]], i64 7, i64 [[VL]])
214 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
216 vfloat64m1_t
test_vfwadd_vv_f64m1(vfloat32mf2_t op1
, vfloat32mf2_t op2
, size_t vl
) {
217 return __riscv_vfwadd_vv_f64m1(op1
, op2
, vl
);
220 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_vf_f64m1
221 // CHECK-RV64-SAME: (<vscale x 1 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
222 // CHECK-RV64-NEXT: entry:
223 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.nxv1f64.nxv1f32.f32.i64(<vscale x 1 x double> poison, <vscale x 1 x float> [[OP1]], float [[OP2]], i64 7, i64 [[VL]])
224 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
226 vfloat64m1_t
test_vfwadd_vf_f64m1(vfloat32mf2_t op1
, float op2
, size_t vl
) {
227 return __riscv_vfwadd_vf_f64m1(op1
, op2
, vl
);
230 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_wv_f64m1
231 // CHECK-RV64-SAME: (<vscale x 1 x double> [[OP1:%.*]], <vscale x 1 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
232 // CHECK-RV64-NEXT: entry:
233 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.w.nxv1f64.nxv1f32.i64(<vscale x 1 x double> poison, <vscale x 1 x double> [[OP1]], <vscale x 1 x float> [[OP2]], i64 7, i64 [[VL]])
234 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
236 vfloat64m1_t
test_vfwadd_wv_f64m1(vfloat64m1_t op1
, vfloat32mf2_t op2
, size_t vl
) {
237 return __riscv_vfwadd_wv_f64m1(op1
, op2
, vl
);
240 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_wf_f64m1
241 // CHECK-RV64-SAME: (<vscale x 1 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
242 // CHECK-RV64-NEXT: entry:
243 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.w.nxv1f64.f32.i64(<vscale x 1 x double> poison, <vscale x 1 x double> [[OP1]], float [[OP2]], i64 7, i64 [[VL]])
244 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
246 vfloat64m1_t
test_vfwadd_wf_f64m1(vfloat64m1_t op1
, float op2
, size_t vl
) {
247 return __riscv_vfwadd_wf_f64m1(op1
, op2
, vl
);
250 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_vv_f64m2
251 // CHECK-RV64-SAME: (<vscale x 2 x float> [[OP1:%.*]], <vscale x 2 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
252 // CHECK-RV64-NEXT: entry:
253 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.nxv2f64.nxv2f32.nxv2f32.i64(<vscale x 2 x double> poison, <vscale x 2 x float> [[OP1]], <vscale x 2 x float> [[OP2]], i64 7, i64 [[VL]])
254 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
256 vfloat64m2_t
test_vfwadd_vv_f64m2(vfloat32m1_t op1
, vfloat32m1_t op2
, size_t vl
) {
257 return __riscv_vfwadd_vv_f64m2(op1
, op2
, vl
);
260 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_vf_f64m2
261 // CHECK-RV64-SAME: (<vscale x 2 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
262 // CHECK-RV64-NEXT: entry:
263 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.nxv2f64.nxv2f32.f32.i64(<vscale x 2 x double> poison, <vscale x 2 x float> [[OP1]], float [[OP2]], i64 7, i64 [[VL]])
264 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
266 vfloat64m2_t
test_vfwadd_vf_f64m2(vfloat32m1_t op1
, float op2
, size_t vl
) {
267 return __riscv_vfwadd_vf_f64m2(op1
, op2
, vl
);
270 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_wv_f64m2
271 // CHECK-RV64-SAME: (<vscale x 2 x double> [[OP1:%.*]], <vscale x 2 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
272 // CHECK-RV64-NEXT: entry:
273 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.w.nxv2f64.nxv2f32.i64(<vscale x 2 x double> poison, <vscale x 2 x double> [[OP1]], <vscale x 2 x float> [[OP2]], i64 7, i64 [[VL]])
274 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
276 vfloat64m2_t
test_vfwadd_wv_f64m2(vfloat64m2_t op1
, vfloat32m1_t op2
, size_t vl
) {
277 return __riscv_vfwadd_wv_f64m2(op1
, op2
, vl
);
280 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_wf_f64m2
281 // CHECK-RV64-SAME: (<vscale x 2 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
282 // CHECK-RV64-NEXT: entry:
283 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.w.nxv2f64.f32.i64(<vscale x 2 x double> poison, <vscale x 2 x double> [[OP1]], float [[OP2]], i64 7, i64 [[VL]])
284 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
286 vfloat64m2_t
test_vfwadd_wf_f64m2(vfloat64m2_t op1
, float op2
, size_t vl
) {
287 return __riscv_vfwadd_wf_f64m2(op1
, op2
, vl
);
290 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_vv_f64m4
291 // CHECK-RV64-SAME: (<vscale x 4 x float> [[OP1:%.*]], <vscale x 4 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
292 // CHECK-RV64-NEXT: entry:
293 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.nxv4f64.nxv4f32.nxv4f32.i64(<vscale x 4 x double> poison, <vscale x 4 x float> [[OP1]], <vscale x 4 x float> [[OP2]], i64 7, i64 [[VL]])
294 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
296 vfloat64m4_t
test_vfwadd_vv_f64m4(vfloat32m2_t op1
, vfloat32m2_t op2
, size_t vl
) {
297 return __riscv_vfwadd_vv_f64m4(op1
, op2
, vl
);
300 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_vf_f64m4
301 // CHECK-RV64-SAME: (<vscale x 4 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
302 // CHECK-RV64-NEXT: entry:
303 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.nxv4f64.nxv4f32.f32.i64(<vscale x 4 x double> poison, <vscale x 4 x float> [[OP1]], float [[OP2]], i64 7, i64 [[VL]])
304 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
306 vfloat64m4_t
test_vfwadd_vf_f64m4(vfloat32m2_t op1
, float op2
, size_t vl
) {
307 return __riscv_vfwadd_vf_f64m4(op1
, op2
, vl
);
310 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_wv_f64m4
311 // CHECK-RV64-SAME: (<vscale x 4 x double> [[OP1:%.*]], <vscale x 4 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
312 // CHECK-RV64-NEXT: entry:
313 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.w.nxv4f64.nxv4f32.i64(<vscale x 4 x double> poison, <vscale x 4 x double> [[OP1]], <vscale x 4 x float> [[OP2]], i64 7, i64 [[VL]])
314 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
316 vfloat64m4_t
test_vfwadd_wv_f64m4(vfloat64m4_t op1
, vfloat32m2_t op2
, size_t vl
) {
317 return __riscv_vfwadd_wv_f64m4(op1
, op2
, vl
);
320 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_wf_f64m4
321 // CHECK-RV64-SAME: (<vscale x 4 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
322 // CHECK-RV64-NEXT: entry:
323 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.w.nxv4f64.f32.i64(<vscale x 4 x double> poison, <vscale x 4 x double> [[OP1]], float [[OP2]], i64 7, i64 [[VL]])
324 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
326 vfloat64m4_t
test_vfwadd_wf_f64m4(vfloat64m4_t op1
, float op2
, size_t vl
) {
327 return __riscv_vfwadd_wf_f64m4(op1
, op2
, vl
);
330 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_vv_f64m8
331 // CHECK-RV64-SAME: (<vscale x 8 x float> [[OP1:%.*]], <vscale x 8 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
332 // CHECK-RV64-NEXT: entry:
333 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.nxv8f64.nxv8f32.nxv8f32.i64(<vscale x 8 x double> poison, <vscale x 8 x float> [[OP1]], <vscale x 8 x float> [[OP2]], i64 7, i64 [[VL]])
334 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
336 vfloat64m8_t
test_vfwadd_vv_f64m8(vfloat32m4_t op1
, vfloat32m4_t op2
, size_t vl
) {
337 return __riscv_vfwadd_vv_f64m8(op1
, op2
, vl
);
340 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_vf_f64m8
341 // CHECK-RV64-SAME: (<vscale x 8 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
342 // CHECK-RV64-NEXT: entry:
343 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.nxv8f64.nxv8f32.f32.i64(<vscale x 8 x double> poison, <vscale x 8 x float> [[OP1]], float [[OP2]], i64 7, i64 [[VL]])
344 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
346 vfloat64m8_t
test_vfwadd_vf_f64m8(vfloat32m4_t op1
, float op2
, size_t vl
) {
347 return __riscv_vfwadd_vf_f64m8(op1
, op2
, vl
);
350 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_wv_f64m8
351 // CHECK-RV64-SAME: (<vscale x 8 x double> [[OP1:%.*]], <vscale x 8 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
352 // CHECK-RV64-NEXT: entry:
353 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.w.nxv8f64.nxv8f32.i64(<vscale x 8 x double> poison, <vscale x 8 x double> [[OP1]], <vscale x 8 x float> [[OP2]], i64 7, i64 [[VL]])
354 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
356 vfloat64m8_t
test_vfwadd_wv_f64m8(vfloat64m8_t op1
, vfloat32m4_t op2
, size_t vl
) {
357 return __riscv_vfwadd_wv_f64m8(op1
, op2
, vl
);
360 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_wf_f64m8
361 // CHECK-RV64-SAME: (<vscale x 8 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
362 // CHECK-RV64-NEXT: entry:
363 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.w.nxv8f64.f32.i64(<vscale x 8 x double> poison, <vscale x 8 x double> [[OP1]], float [[OP2]], i64 7, i64 [[VL]])
364 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
366 vfloat64m8_t
test_vfwadd_wf_f64m8(vfloat64m8_t op1
, float op2
, size_t vl
) {
367 return __riscv_vfwadd_wf_f64m8(op1
, op2
, vl
);
370 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_vv_f32mf2_m
371 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x half> [[OP1:%.*]], <vscale x 1 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
372 // CHECK-RV64-NEXT: entry:
373 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.mask.nxv1f32.nxv1f16.nxv1f16.i64(<vscale x 1 x float> poison, <vscale x 1 x half> [[OP1]], <vscale x 1 x half> [[OP2]], <vscale x 1 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
374 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
376 vfloat32mf2_t
test_vfwadd_vv_f32mf2_m(vbool64_t mask
, vfloat16mf4_t op1
, vfloat16mf4_t op2
, size_t vl
) {
377 return __riscv_vfwadd_vv_f32mf2_m(mask
, op1
, op2
, vl
);
380 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_vf_f32mf2_m
381 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
382 // CHECK-RV64-NEXT: entry:
383 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.mask.nxv1f32.nxv1f16.f16.i64(<vscale x 1 x float> poison, <vscale x 1 x half> [[OP1]], half [[OP2]], <vscale x 1 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
384 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
386 vfloat32mf2_t
test_vfwadd_vf_f32mf2_m(vbool64_t mask
, vfloat16mf4_t op1
, _Float16 op2
, size_t vl
) {
387 return __riscv_vfwadd_vf_f32mf2_m(mask
, op1
, op2
, vl
);
390 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_wv_f32mf2_m
391 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x float> [[OP1:%.*]], <vscale x 1 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
392 // CHECK-RV64-NEXT: entry:
393 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.mask.nxv1f32.nxv1f16.i64(<vscale x 1 x float> poison, <vscale x 1 x float> [[OP1]], <vscale x 1 x half> [[OP2]], <vscale x 1 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
394 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
396 vfloat32mf2_t
test_vfwadd_wv_f32mf2_m(vbool64_t mask
, vfloat32mf2_t op1
, vfloat16mf4_t op2
, size_t vl
) {
397 return __riscv_vfwadd_wv_f32mf2_m(mask
, op1
, op2
, vl
);
400 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_wf_f32mf2_m
401 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
402 // CHECK-RV64-NEXT: entry:
403 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.mask.nxv1f32.f16.i64(<vscale x 1 x float> poison, <vscale x 1 x float> [[OP1]], half [[OP2]], <vscale x 1 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
404 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
406 vfloat32mf2_t
test_vfwadd_wf_f32mf2_m(vbool64_t mask
, vfloat32mf2_t op1
, _Float16 op2
, size_t vl
) {
407 return __riscv_vfwadd_wf_f32mf2_m(mask
, op1
, op2
, vl
);
410 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_vv_f32m1_m
411 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x half> [[OP1:%.*]], <vscale x 2 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
412 // CHECK-RV64-NEXT: entry:
413 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.mask.nxv2f32.nxv2f16.nxv2f16.i64(<vscale x 2 x float> poison, <vscale x 2 x half> [[OP1]], <vscale x 2 x half> [[OP2]], <vscale x 2 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
414 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
416 vfloat32m1_t
test_vfwadd_vv_f32m1_m(vbool32_t mask
, vfloat16mf2_t op1
, vfloat16mf2_t op2
, size_t vl
) {
417 return __riscv_vfwadd_vv_f32m1_m(mask
, op1
, op2
, vl
);
420 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_vf_f32m1_m
421 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
422 // CHECK-RV64-NEXT: entry:
423 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.mask.nxv2f32.nxv2f16.f16.i64(<vscale x 2 x float> poison, <vscale x 2 x half> [[OP1]], half [[OP2]], <vscale x 2 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
424 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
426 vfloat32m1_t
test_vfwadd_vf_f32m1_m(vbool32_t mask
, vfloat16mf2_t op1
, _Float16 op2
, size_t vl
) {
427 return __riscv_vfwadd_vf_f32m1_m(mask
, op1
, op2
, vl
);
430 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_wv_f32m1_m
431 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x float> [[OP1:%.*]], <vscale x 2 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
432 // CHECK-RV64-NEXT: entry:
433 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.mask.nxv2f32.nxv2f16.i64(<vscale x 2 x float> poison, <vscale x 2 x float> [[OP1]], <vscale x 2 x half> [[OP2]], <vscale x 2 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
434 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
436 vfloat32m1_t
test_vfwadd_wv_f32m1_m(vbool32_t mask
, vfloat32m1_t op1
, vfloat16mf2_t op2
, size_t vl
) {
437 return __riscv_vfwadd_wv_f32m1_m(mask
, op1
, op2
, vl
);
440 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_wf_f32m1_m
441 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
442 // CHECK-RV64-NEXT: entry:
443 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.mask.nxv2f32.f16.i64(<vscale x 2 x float> poison, <vscale x 2 x float> [[OP1]], half [[OP2]], <vscale x 2 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
444 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
446 vfloat32m1_t
test_vfwadd_wf_f32m1_m(vbool32_t mask
, vfloat32m1_t op1
, _Float16 op2
, size_t vl
) {
447 return __riscv_vfwadd_wf_f32m1_m(mask
, op1
, op2
, vl
);
450 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_vv_f32m2_m
451 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x half> [[OP1:%.*]], <vscale x 4 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
452 // CHECK-RV64-NEXT: entry:
453 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.mask.nxv4f32.nxv4f16.nxv4f16.i64(<vscale x 4 x float> poison, <vscale x 4 x half> [[OP1]], <vscale x 4 x half> [[OP2]], <vscale x 4 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
454 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
456 vfloat32m2_t
test_vfwadd_vv_f32m2_m(vbool16_t mask
, vfloat16m1_t op1
, vfloat16m1_t op2
, size_t vl
) {
457 return __riscv_vfwadd_vv_f32m2_m(mask
, op1
, op2
, vl
);
460 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_vf_f32m2_m
461 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
462 // CHECK-RV64-NEXT: entry:
463 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.mask.nxv4f32.nxv4f16.f16.i64(<vscale x 4 x float> poison, <vscale x 4 x half> [[OP1]], half [[OP2]], <vscale x 4 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
464 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
466 vfloat32m2_t
test_vfwadd_vf_f32m2_m(vbool16_t mask
, vfloat16m1_t op1
, _Float16 op2
, size_t vl
) {
467 return __riscv_vfwadd_vf_f32m2_m(mask
, op1
, op2
, vl
);
470 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_wv_f32m2_m
471 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x float> [[OP1:%.*]], <vscale x 4 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
472 // CHECK-RV64-NEXT: entry:
473 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.mask.nxv4f32.nxv4f16.i64(<vscale x 4 x float> poison, <vscale x 4 x float> [[OP1]], <vscale x 4 x half> [[OP2]], <vscale x 4 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
474 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
476 vfloat32m2_t
test_vfwadd_wv_f32m2_m(vbool16_t mask
, vfloat32m2_t op1
, vfloat16m1_t op2
, size_t vl
) {
477 return __riscv_vfwadd_wv_f32m2_m(mask
, op1
, op2
, vl
);
480 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_wf_f32m2_m
481 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
482 // CHECK-RV64-NEXT: entry:
483 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.mask.nxv4f32.f16.i64(<vscale x 4 x float> poison, <vscale x 4 x float> [[OP1]], half [[OP2]], <vscale x 4 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
484 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
486 vfloat32m2_t
test_vfwadd_wf_f32m2_m(vbool16_t mask
, vfloat32m2_t op1
, _Float16 op2
, size_t vl
) {
487 return __riscv_vfwadd_wf_f32m2_m(mask
, op1
, op2
, vl
);
490 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_vv_f32m4_m
491 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x half> [[OP1:%.*]], <vscale x 8 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
492 // CHECK-RV64-NEXT: entry:
493 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.mask.nxv8f32.nxv8f16.nxv8f16.i64(<vscale x 8 x float> poison, <vscale x 8 x half> [[OP1]], <vscale x 8 x half> [[OP2]], <vscale x 8 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
494 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
496 vfloat32m4_t
test_vfwadd_vv_f32m4_m(vbool8_t mask
, vfloat16m2_t op1
, vfloat16m2_t op2
, size_t vl
) {
497 return __riscv_vfwadd_vv_f32m4_m(mask
, op1
, op2
, vl
);
500 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_vf_f32m4_m
501 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
502 // CHECK-RV64-NEXT: entry:
503 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.mask.nxv8f32.nxv8f16.f16.i64(<vscale x 8 x float> poison, <vscale x 8 x half> [[OP1]], half [[OP2]], <vscale x 8 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
504 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
506 vfloat32m4_t
test_vfwadd_vf_f32m4_m(vbool8_t mask
, vfloat16m2_t op1
, _Float16 op2
, size_t vl
) {
507 return __riscv_vfwadd_vf_f32m4_m(mask
, op1
, op2
, vl
);
510 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_wv_f32m4_m
511 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x float> [[OP1:%.*]], <vscale x 8 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
512 // CHECK-RV64-NEXT: entry:
513 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.mask.nxv8f32.nxv8f16.i64(<vscale x 8 x float> poison, <vscale x 8 x float> [[OP1]], <vscale x 8 x half> [[OP2]], <vscale x 8 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
514 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
516 vfloat32m4_t
test_vfwadd_wv_f32m4_m(vbool8_t mask
, vfloat32m4_t op1
, vfloat16m2_t op2
, size_t vl
) {
517 return __riscv_vfwadd_wv_f32m4_m(mask
, op1
, op2
, vl
);
520 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_wf_f32m4_m
521 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
522 // CHECK-RV64-NEXT: entry:
523 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.mask.nxv8f32.f16.i64(<vscale x 8 x float> poison, <vscale x 8 x float> [[OP1]], half [[OP2]], <vscale x 8 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
524 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
526 vfloat32m4_t
test_vfwadd_wf_f32m4_m(vbool8_t mask
, vfloat32m4_t op1
, _Float16 op2
, size_t vl
) {
527 return __riscv_vfwadd_wf_f32m4_m(mask
, op1
, op2
, vl
);
530 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_vv_f32m8_m
531 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x half> [[OP1:%.*]], <vscale x 16 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
532 // CHECK-RV64-NEXT: entry:
533 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.mask.nxv16f32.nxv16f16.nxv16f16.i64(<vscale x 16 x float> poison, <vscale x 16 x half> [[OP1]], <vscale x 16 x half> [[OP2]], <vscale x 16 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
534 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
536 vfloat32m8_t
test_vfwadd_vv_f32m8_m(vbool4_t mask
, vfloat16m4_t op1
, vfloat16m4_t op2
, size_t vl
) {
537 return __riscv_vfwadd_vv_f32m8_m(mask
, op1
, op2
, vl
);
540 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_vf_f32m8_m
541 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
542 // CHECK-RV64-NEXT: entry:
543 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.mask.nxv16f32.nxv16f16.f16.i64(<vscale x 16 x float> poison, <vscale x 16 x half> [[OP1]], half [[OP2]], <vscale x 16 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
544 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
546 vfloat32m8_t
test_vfwadd_vf_f32m8_m(vbool4_t mask
, vfloat16m4_t op1
, _Float16 op2
, size_t vl
) {
547 return __riscv_vfwadd_vf_f32m8_m(mask
, op1
, op2
, vl
);
550 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_wv_f32m8_m
551 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x float> [[OP1:%.*]], <vscale x 16 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
552 // CHECK-RV64-NEXT: entry:
553 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.mask.nxv16f32.nxv16f16.i64(<vscale x 16 x float> poison, <vscale x 16 x float> [[OP1]], <vscale x 16 x half> [[OP2]], <vscale x 16 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
554 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
556 vfloat32m8_t
test_vfwadd_wv_f32m8_m(vbool4_t mask
, vfloat32m8_t op1
, vfloat16m4_t op2
, size_t vl
) {
557 return __riscv_vfwadd_wv_f32m8_m(mask
, op1
, op2
, vl
);
560 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_wf_f32m8_m
561 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
562 // CHECK-RV64-NEXT: entry:
563 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.mask.nxv16f32.f16.i64(<vscale x 16 x float> poison, <vscale x 16 x float> [[OP1]], half [[OP2]], <vscale x 16 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
564 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
566 vfloat32m8_t
test_vfwadd_wf_f32m8_m(vbool4_t mask
, vfloat32m8_t op1
, _Float16 op2
, size_t vl
) {
567 return __riscv_vfwadd_wf_f32m8_m(mask
, op1
, op2
, vl
);
570 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_vv_f64m1_m
571 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x float> [[OP1:%.*]], <vscale x 1 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
572 // CHECK-RV64-NEXT: entry:
573 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.mask.nxv1f64.nxv1f32.nxv1f32.i64(<vscale x 1 x double> poison, <vscale x 1 x float> [[OP1]], <vscale x 1 x float> [[OP2]], <vscale x 1 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
574 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
576 vfloat64m1_t
test_vfwadd_vv_f64m1_m(vbool64_t mask
, vfloat32mf2_t op1
, vfloat32mf2_t op2
, size_t vl
) {
577 return __riscv_vfwadd_vv_f64m1_m(mask
, op1
, op2
, vl
);
580 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_vf_f64m1_m
581 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
582 // CHECK-RV64-NEXT: entry:
583 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.mask.nxv1f64.nxv1f32.f32.i64(<vscale x 1 x double> poison, <vscale x 1 x float> [[OP1]], float [[OP2]], <vscale x 1 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
584 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
586 vfloat64m1_t
test_vfwadd_vf_f64m1_m(vbool64_t mask
, vfloat32mf2_t op1
, float op2
, size_t vl
) {
587 return __riscv_vfwadd_vf_f64m1_m(mask
, op1
, op2
, vl
);
590 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_wv_f64m1_m
591 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x double> [[OP1:%.*]], <vscale x 1 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
592 // CHECK-RV64-NEXT: entry:
593 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.w.mask.nxv1f64.nxv1f32.i64(<vscale x 1 x double> poison, <vscale x 1 x double> [[OP1]], <vscale x 1 x float> [[OP2]], <vscale x 1 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
594 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
596 vfloat64m1_t
test_vfwadd_wv_f64m1_m(vbool64_t mask
, vfloat64m1_t op1
, vfloat32mf2_t op2
, size_t vl
) {
597 return __riscv_vfwadd_wv_f64m1_m(mask
, op1
, op2
, vl
);
600 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_wf_f64m1_m
601 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
602 // CHECK-RV64-NEXT: entry:
603 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.w.mask.nxv1f64.f32.i64(<vscale x 1 x double> poison, <vscale x 1 x double> [[OP1]], float [[OP2]], <vscale x 1 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
604 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
606 vfloat64m1_t
test_vfwadd_wf_f64m1_m(vbool64_t mask
, vfloat64m1_t op1
, float op2
, size_t vl
) {
607 return __riscv_vfwadd_wf_f64m1_m(mask
, op1
, op2
, vl
);
610 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_vv_f64m2_m
611 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x float> [[OP1:%.*]], <vscale x 2 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
612 // CHECK-RV64-NEXT: entry:
613 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.mask.nxv2f64.nxv2f32.nxv2f32.i64(<vscale x 2 x double> poison, <vscale x 2 x float> [[OP1]], <vscale x 2 x float> [[OP2]], <vscale x 2 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
614 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
616 vfloat64m2_t
test_vfwadd_vv_f64m2_m(vbool32_t mask
, vfloat32m1_t op1
, vfloat32m1_t op2
, size_t vl
) {
617 return __riscv_vfwadd_vv_f64m2_m(mask
, op1
, op2
, vl
);
620 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_vf_f64m2_m
621 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
622 // CHECK-RV64-NEXT: entry:
623 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.mask.nxv2f64.nxv2f32.f32.i64(<vscale x 2 x double> poison, <vscale x 2 x float> [[OP1]], float [[OP2]], <vscale x 2 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
624 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
626 vfloat64m2_t
test_vfwadd_vf_f64m2_m(vbool32_t mask
, vfloat32m1_t op1
, float op2
, size_t vl
) {
627 return __riscv_vfwadd_vf_f64m2_m(mask
, op1
, op2
, vl
);
630 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_wv_f64m2_m
631 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x double> [[OP1:%.*]], <vscale x 2 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
632 // CHECK-RV64-NEXT: entry:
633 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.w.mask.nxv2f64.nxv2f32.i64(<vscale x 2 x double> poison, <vscale x 2 x double> [[OP1]], <vscale x 2 x float> [[OP2]], <vscale x 2 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
634 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
636 vfloat64m2_t
test_vfwadd_wv_f64m2_m(vbool32_t mask
, vfloat64m2_t op1
, vfloat32m1_t op2
, size_t vl
) {
637 return __riscv_vfwadd_wv_f64m2_m(mask
, op1
, op2
, vl
);
640 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_wf_f64m2_m
641 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
642 // CHECK-RV64-NEXT: entry:
643 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.w.mask.nxv2f64.f32.i64(<vscale x 2 x double> poison, <vscale x 2 x double> [[OP1]], float [[OP2]], <vscale x 2 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
644 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
646 vfloat64m2_t
test_vfwadd_wf_f64m2_m(vbool32_t mask
, vfloat64m2_t op1
, float op2
, size_t vl
) {
647 return __riscv_vfwadd_wf_f64m2_m(mask
, op1
, op2
, vl
);
650 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_vv_f64m4_m
651 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x float> [[OP1:%.*]], <vscale x 4 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
652 // CHECK-RV64-NEXT: entry:
653 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.mask.nxv4f64.nxv4f32.nxv4f32.i64(<vscale x 4 x double> poison, <vscale x 4 x float> [[OP1]], <vscale x 4 x float> [[OP2]], <vscale x 4 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
654 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
656 vfloat64m4_t
test_vfwadd_vv_f64m4_m(vbool16_t mask
, vfloat32m2_t op1
, vfloat32m2_t op2
, size_t vl
) {
657 return __riscv_vfwadd_vv_f64m4_m(mask
, op1
, op2
, vl
);
660 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_vf_f64m4_m
661 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
662 // CHECK-RV64-NEXT: entry:
663 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.mask.nxv4f64.nxv4f32.f32.i64(<vscale x 4 x double> poison, <vscale x 4 x float> [[OP1]], float [[OP2]], <vscale x 4 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
664 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
666 vfloat64m4_t
test_vfwadd_vf_f64m4_m(vbool16_t mask
, vfloat32m2_t op1
, float op2
, size_t vl
) {
667 return __riscv_vfwadd_vf_f64m4_m(mask
, op1
, op2
, vl
);
670 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_wv_f64m4_m
671 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x double> [[OP1:%.*]], <vscale x 4 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
672 // CHECK-RV64-NEXT: entry:
673 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.w.mask.nxv4f64.nxv4f32.i64(<vscale x 4 x double> poison, <vscale x 4 x double> [[OP1]], <vscale x 4 x float> [[OP2]], <vscale x 4 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
674 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
676 vfloat64m4_t
test_vfwadd_wv_f64m4_m(vbool16_t mask
, vfloat64m4_t op1
, vfloat32m2_t op2
, size_t vl
) {
677 return __riscv_vfwadd_wv_f64m4_m(mask
, op1
, op2
, vl
);
680 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_wf_f64m4_m
681 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
682 // CHECK-RV64-NEXT: entry:
683 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.w.mask.nxv4f64.f32.i64(<vscale x 4 x double> poison, <vscale x 4 x double> [[OP1]], float [[OP2]], <vscale x 4 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
684 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
686 vfloat64m4_t
test_vfwadd_wf_f64m4_m(vbool16_t mask
, vfloat64m4_t op1
, float op2
, size_t vl
) {
687 return __riscv_vfwadd_wf_f64m4_m(mask
, op1
, op2
, vl
);
690 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_vv_f64m8_m
691 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x float> [[OP1:%.*]], <vscale x 8 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
692 // CHECK-RV64-NEXT: entry:
693 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.mask.nxv8f64.nxv8f32.nxv8f32.i64(<vscale x 8 x double> poison, <vscale x 8 x float> [[OP1]], <vscale x 8 x float> [[OP2]], <vscale x 8 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
694 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
696 vfloat64m8_t
test_vfwadd_vv_f64m8_m(vbool8_t mask
, vfloat32m4_t op1
, vfloat32m4_t op2
, size_t vl
) {
697 return __riscv_vfwadd_vv_f64m8_m(mask
, op1
, op2
, vl
);
700 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_vf_f64m8_m
701 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
702 // CHECK-RV64-NEXT: entry:
703 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.mask.nxv8f64.nxv8f32.f32.i64(<vscale x 8 x double> poison, <vscale x 8 x float> [[OP1]], float [[OP2]], <vscale x 8 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
704 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
706 vfloat64m8_t
test_vfwadd_vf_f64m8_m(vbool8_t mask
, vfloat32m4_t op1
, float op2
, size_t vl
) {
707 return __riscv_vfwadd_vf_f64m8_m(mask
, op1
, op2
, vl
);
710 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_wv_f64m8_m
711 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x double> [[OP1:%.*]], <vscale x 8 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
712 // CHECK-RV64-NEXT: entry:
713 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.w.mask.nxv8f64.nxv8f32.i64(<vscale x 8 x double> poison, <vscale x 8 x double> [[OP1]], <vscale x 8 x float> [[OP2]], <vscale x 8 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
714 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
716 vfloat64m8_t
test_vfwadd_wv_f64m8_m(vbool8_t mask
, vfloat64m8_t op1
, vfloat32m4_t op2
, size_t vl
) {
717 return __riscv_vfwadd_wv_f64m8_m(mask
, op1
, op2
, vl
);
720 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_wf_f64m8_m
721 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
722 // CHECK-RV64-NEXT: entry:
723 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.w.mask.nxv8f64.f32.i64(<vscale x 8 x double> poison, <vscale x 8 x double> [[OP1]], float [[OP2]], <vscale x 8 x i1> [[MASK]], i64 7, i64 [[VL]], i64 3)
724 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
726 vfloat64m8_t
test_vfwadd_wf_f64m8_m(vbool8_t mask
, vfloat64m8_t op1
, float op2
, size_t vl
) {
727 return __riscv_vfwadd_wf_f64m8_m(mask
, op1
, op2
, vl
);
730 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_vv_f32mf2_rm
731 // CHECK-RV64-SAME: (<vscale x 1 x half> [[OP1:%.*]], <vscale x 1 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
732 // CHECK-RV64-NEXT: entry:
733 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.nxv1f32.nxv1f16.nxv1f16.i64(<vscale x 1 x float> poison, <vscale x 1 x half> [[OP1]], <vscale x 1 x half> [[OP2]], i64 0, i64 [[VL]])
734 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
736 vfloat32mf2_t
test_vfwadd_vv_f32mf2_rm(vfloat16mf4_t op1
, vfloat16mf4_t op2
, size_t vl
) {
737 return __riscv_vfwadd_vv_f32mf2_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
740 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_vf_f32mf2_rm
741 // CHECK-RV64-SAME: (<vscale x 1 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
742 // CHECK-RV64-NEXT: entry:
743 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.nxv1f32.nxv1f16.f16.i64(<vscale x 1 x float> poison, <vscale x 1 x half> [[OP1]], half [[OP2]], i64 0, i64 [[VL]])
744 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
746 vfloat32mf2_t
test_vfwadd_vf_f32mf2_rm(vfloat16mf4_t op1
, _Float16 op2
, size_t vl
) {
747 return __riscv_vfwadd_vf_f32mf2_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
750 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_wv_f32mf2_rm
751 // CHECK-RV64-SAME: (<vscale x 1 x float> [[OP1:%.*]], <vscale x 1 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
752 // CHECK-RV64-NEXT: entry:
753 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.nxv1f32.nxv1f16.i64(<vscale x 1 x float> poison, <vscale x 1 x float> [[OP1]], <vscale x 1 x half> [[OP2]], i64 0, i64 [[VL]])
754 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
756 vfloat32mf2_t
test_vfwadd_wv_f32mf2_rm(vfloat32mf2_t op1
, vfloat16mf4_t op2
, size_t vl
) {
757 return __riscv_vfwadd_wv_f32mf2_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
760 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_wf_f32mf2_rm
761 // CHECK-RV64-SAME: (<vscale x 1 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
762 // CHECK-RV64-NEXT: entry:
763 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.nxv1f32.f16.i64(<vscale x 1 x float> poison, <vscale x 1 x float> [[OP1]], half [[OP2]], i64 0, i64 [[VL]])
764 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
766 vfloat32mf2_t
test_vfwadd_wf_f32mf2_rm(vfloat32mf2_t op1
, _Float16 op2
, size_t vl
) {
767 return __riscv_vfwadd_wf_f32mf2_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
770 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_vv_f32m1_rm
771 // CHECK-RV64-SAME: (<vscale x 2 x half> [[OP1:%.*]], <vscale x 2 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
772 // CHECK-RV64-NEXT: entry:
773 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.nxv2f32.nxv2f16.nxv2f16.i64(<vscale x 2 x float> poison, <vscale x 2 x half> [[OP1]], <vscale x 2 x half> [[OP2]], i64 0, i64 [[VL]])
774 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
776 vfloat32m1_t
test_vfwadd_vv_f32m1_rm(vfloat16mf2_t op1
, vfloat16mf2_t op2
, size_t vl
) {
777 return __riscv_vfwadd_vv_f32m1_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
780 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_vf_f32m1_rm
781 // CHECK-RV64-SAME: (<vscale x 2 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
782 // CHECK-RV64-NEXT: entry:
783 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.nxv2f32.nxv2f16.f16.i64(<vscale x 2 x float> poison, <vscale x 2 x half> [[OP1]], half [[OP2]], i64 0, i64 [[VL]])
784 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
786 vfloat32m1_t
test_vfwadd_vf_f32m1_rm(vfloat16mf2_t op1
, _Float16 op2
, size_t vl
) {
787 return __riscv_vfwadd_vf_f32m1_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
790 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_wv_f32m1_rm
791 // CHECK-RV64-SAME: (<vscale x 2 x float> [[OP1:%.*]], <vscale x 2 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
792 // CHECK-RV64-NEXT: entry:
793 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.nxv2f32.nxv2f16.i64(<vscale x 2 x float> poison, <vscale x 2 x float> [[OP1]], <vscale x 2 x half> [[OP2]], i64 0, i64 [[VL]])
794 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
796 vfloat32m1_t
test_vfwadd_wv_f32m1_rm(vfloat32m1_t op1
, vfloat16mf2_t op2
, size_t vl
) {
797 return __riscv_vfwadd_wv_f32m1_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
800 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_wf_f32m1_rm
801 // CHECK-RV64-SAME: (<vscale x 2 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
802 // CHECK-RV64-NEXT: entry:
803 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.nxv2f32.f16.i64(<vscale x 2 x float> poison, <vscale x 2 x float> [[OP1]], half [[OP2]], i64 0, i64 [[VL]])
804 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
806 vfloat32m1_t
test_vfwadd_wf_f32m1_rm(vfloat32m1_t op1
, _Float16 op2
, size_t vl
) {
807 return __riscv_vfwadd_wf_f32m1_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
810 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_vv_f32m2_rm
811 // CHECK-RV64-SAME: (<vscale x 4 x half> [[OP1:%.*]], <vscale x 4 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
812 // CHECK-RV64-NEXT: entry:
813 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.nxv4f32.nxv4f16.nxv4f16.i64(<vscale x 4 x float> poison, <vscale x 4 x half> [[OP1]], <vscale x 4 x half> [[OP2]], i64 0, i64 [[VL]])
814 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
816 vfloat32m2_t
test_vfwadd_vv_f32m2_rm(vfloat16m1_t op1
, vfloat16m1_t op2
, size_t vl
) {
817 return __riscv_vfwadd_vv_f32m2_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
820 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_vf_f32m2_rm
821 // CHECK-RV64-SAME: (<vscale x 4 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
822 // CHECK-RV64-NEXT: entry:
823 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.nxv4f32.nxv4f16.f16.i64(<vscale x 4 x float> poison, <vscale x 4 x half> [[OP1]], half [[OP2]], i64 0, i64 [[VL]])
824 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
826 vfloat32m2_t
test_vfwadd_vf_f32m2_rm(vfloat16m1_t op1
, _Float16 op2
, size_t vl
) {
827 return __riscv_vfwadd_vf_f32m2_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
830 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_wv_f32m2_rm
831 // CHECK-RV64-SAME: (<vscale x 4 x float> [[OP1:%.*]], <vscale x 4 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
832 // CHECK-RV64-NEXT: entry:
833 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.nxv4f32.nxv4f16.i64(<vscale x 4 x float> poison, <vscale x 4 x float> [[OP1]], <vscale x 4 x half> [[OP2]], i64 0, i64 [[VL]])
834 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
836 vfloat32m2_t
test_vfwadd_wv_f32m2_rm(vfloat32m2_t op1
, vfloat16m1_t op2
, size_t vl
) {
837 return __riscv_vfwadd_wv_f32m2_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
840 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_wf_f32m2_rm
841 // CHECK-RV64-SAME: (<vscale x 4 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
842 // CHECK-RV64-NEXT: entry:
843 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.nxv4f32.f16.i64(<vscale x 4 x float> poison, <vscale x 4 x float> [[OP1]], half [[OP2]], i64 0, i64 [[VL]])
844 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
846 vfloat32m2_t
test_vfwadd_wf_f32m2_rm(vfloat32m2_t op1
, _Float16 op2
, size_t vl
) {
847 return __riscv_vfwadd_wf_f32m2_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
850 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_vv_f32m4_rm
851 // CHECK-RV64-SAME: (<vscale x 8 x half> [[OP1:%.*]], <vscale x 8 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
852 // CHECK-RV64-NEXT: entry:
853 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.nxv8f32.nxv8f16.nxv8f16.i64(<vscale x 8 x float> poison, <vscale x 8 x half> [[OP1]], <vscale x 8 x half> [[OP2]], i64 0, i64 [[VL]])
854 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
856 vfloat32m4_t
test_vfwadd_vv_f32m4_rm(vfloat16m2_t op1
, vfloat16m2_t op2
, size_t vl
) {
857 return __riscv_vfwadd_vv_f32m4_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
860 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_vf_f32m4_rm
861 // CHECK-RV64-SAME: (<vscale x 8 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
862 // CHECK-RV64-NEXT: entry:
863 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.nxv8f32.nxv8f16.f16.i64(<vscale x 8 x float> poison, <vscale x 8 x half> [[OP1]], half [[OP2]], i64 0, i64 [[VL]])
864 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
866 vfloat32m4_t
test_vfwadd_vf_f32m4_rm(vfloat16m2_t op1
, _Float16 op2
, size_t vl
) {
867 return __riscv_vfwadd_vf_f32m4_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
870 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_wv_f32m4_rm
871 // CHECK-RV64-SAME: (<vscale x 8 x float> [[OP1:%.*]], <vscale x 8 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
872 // CHECK-RV64-NEXT: entry:
873 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.nxv8f32.nxv8f16.i64(<vscale x 8 x float> poison, <vscale x 8 x float> [[OP1]], <vscale x 8 x half> [[OP2]], i64 0, i64 [[VL]])
874 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
876 vfloat32m4_t
test_vfwadd_wv_f32m4_rm(vfloat32m4_t op1
, vfloat16m2_t op2
, size_t vl
) {
877 return __riscv_vfwadd_wv_f32m4_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
880 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_wf_f32m4_rm
881 // CHECK-RV64-SAME: (<vscale x 8 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
882 // CHECK-RV64-NEXT: entry:
883 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.nxv8f32.f16.i64(<vscale x 8 x float> poison, <vscale x 8 x float> [[OP1]], half [[OP2]], i64 0, i64 [[VL]])
884 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
886 vfloat32m4_t
test_vfwadd_wf_f32m4_rm(vfloat32m4_t op1
, _Float16 op2
, size_t vl
) {
887 return __riscv_vfwadd_wf_f32m4_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
890 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_vv_f32m8_rm
891 // CHECK-RV64-SAME: (<vscale x 16 x half> [[OP1:%.*]], <vscale x 16 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
892 // CHECK-RV64-NEXT: entry:
893 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.nxv16f32.nxv16f16.nxv16f16.i64(<vscale x 16 x float> poison, <vscale x 16 x half> [[OP1]], <vscale x 16 x half> [[OP2]], i64 0, i64 [[VL]])
894 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
896 vfloat32m8_t
test_vfwadd_vv_f32m8_rm(vfloat16m4_t op1
, vfloat16m4_t op2
, size_t vl
) {
897 return __riscv_vfwadd_vv_f32m8_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
900 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_vf_f32m8_rm
901 // CHECK-RV64-SAME: (<vscale x 16 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
902 // CHECK-RV64-NEXT: entry:
903 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.nxv16f32.nxv16f16.f16.i64(<vscale x 16 x float> poison, <vscale x 16 x half> [[OP1]], half [[OP2]], i64 0, i64 [[VL]])
904 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
906 vfloat32m8_t
test_vfwadd_vf_f32m8_rm(vfloat16m4_t op1
, _Float16 op2
, size_t vl
) {
907 return __riscv_vfwadd_vf_f32m8_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
910 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_wv_f32m8_rm
911 // CHECK-RV64-SAME: (<vscale x 16 x float> [[OP1:%.*]], <vscale x 16 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
912 // CHECK-RV64-NEXT: entry:
913 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.nxv16f32.nxv16f16.i64(<vscale x 16 x float> poison, <vscale x 16 x float> [[OP1]], <vscale x 16 x half> [[OP2]], i64 0, i64 [[VL]])
914 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
916 vfloat32m8_t
test_vfwadd_wv_f32m8_rm(vfloat32m8_t op1
, vfloat16m4_t op2
, size_t vl
) {
917 return __riscv_vfwadd_wv_f32m8_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
920 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_wf_f32m8_rm
921 // CHECK-RV64-SAME: (<vscale x 16 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
922 // CHECK-RV64-NEXT: entry:
923 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.nxv16f32.f16.i64(<vscale x 16 x float> poison, <vscale x 16 x float> [[OP1]], half [[OP2]], i64 0, i64 [[VL]])
924 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
926 vfloat32m8_t
test_vfwadd_wf_f32m8_rm(vfloat32m8_t op1
, _Float16 op2
, size_t vl
) {
927 return __riscv_vfwadd_wf_f32m8_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
930 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_vv_f64m1_rm
931 // CHECK-RV64-SAME: (<vscale x 1 x float> [[OP1:%.*]], <vscale x 1 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
932 // CHECK-RV64-NEXT: entry:
933 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.nxv1f64.nxv1f32.nxv1f32.i64(<vscale x 1 x double> poison, <vscale x 1 x float> [[OP1]], <vscale x 1 x float> [[OP2]], i64 0, i64 [[VL]])
934 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
936 vfloat64m1_t
test_vfwadd_vv_f64m1_rm(vfloat32mf2_t op1
, vfloat32mf2_t op2
, size_t vl
) {
937 return __riscv_vfwadd_vv_f64m1_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
940 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_vf_f64m1_rm
941 // CHECK-RV64-SAME: (<vscale x 1 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
942 // CHECK-RV64-NEXT: entry:
943 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.nxv1f64.nxv1f32.f32.i64(<vscale x 1 x double> poison, <vscale x 1 x float> [[OP1]], float [[OP2]], i64 0, i64 [[VL]])
944 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
946 vfloat64m1_t
test_vfwadd_vf_f64m1_rm(vfloat32mf2_t op1
, float op2
, size_t vl
) {
947 return __riscv_vfwadd_vf_f64m1_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
950 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_wv_f64m1_rm
951 // CHECK-RV64-SAME: (<vscale x 1 x double> [[OP1:%.*]], <vscale x 1 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
952 // CHECK-RV64-NEXT: entry:
953 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.w.nxv1f64.nxv1f32.i64(<vscale x 1 x double> poison, <vscale x 1 x double> [[OP1]], <vscale x 1 x float> [[OP2]], i64 0, i64 [[VL]])
954 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
956 vfloat64m1_t
test_vfwadd_wv_f64m1_rm(vfloat64m1_t op1
, vfloat32mf2_t op2
, size_t vl
) {
957 return __riscv_vfwadd_wv_f64m1_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
960 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_wf_f64m1_rm
961 // CHECK-RV64-SAME: (<vscale x 1 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
962 // CHECK-RV64-NEXT: entry:
963 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.w.nxv1f64.f32.i64(<vscale x 1 x double> poison, <vscale x 1 x double> [[OP1]], float [[OP2]], i64 0, i64 [[VL]])
964 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
966 vfloat64m1_t
test_vfwadd_wf_f64m1_rm(vfloat64m1_t op1
, float op2
, size_t vl
) {
967 return __riscv_vfwadd_wf_f64m1_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
970 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_vv_f64m2_rm
971 // CHECK-RV64-SAME: (<vscale x 2 x float> [[OP1:%.*]], <vscale x 2 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
972 // CHECK-RV64-NEXT: entry:
973 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.nxv2f64.nxv2f32.nxv2f32.i64(<vscale x 2 x double> poison, <vscale x 2 x float> [[OP1]], <vscale x 2 x float> [[OP2]], i64 0, i64 [[VL]])
974 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
976 vfloat64m2_t
test_vfwadd_vv_f64m2_rm(vfloat32m1_t op1
, vfloat32m1_t op2
, size_t vl
) {
977 return __riscv_vfwadd_vv_f64m2_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
980 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_vf_f64m2_rm
981 // CHECK-RV64-SAME: (<vscale x 2 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
982 // CHECK-RV64-NEXT: entry:
983 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.nxv2f64.nxv2f32.f32.i64(<vscale x 2 x double> poison, <vscale x 2 x float> [[OP1]], float [[OP2]], i64 0, i64 [[VL]])
984 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
986 vfloat64m2_t
test_vfwadd_vf_f64m2_rm(vfloat32m1_t op1
, float op2
, size_t vl
) {
987 return __riscv_vfwadd_vf_f64m2_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
990 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_wv_f64m2_rm
991 // CHECK-RV64-SAME: (<vscale x 2 x double> [[OP1:%.*]], <vscale x 2 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
992 // CHECK-RV64-NEXT: entry:
993 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.w.nxv2f64.nxv2f32.i64(<vscale x 2 x double> poison, <vscale x 2 x double> [[OP1]], <vscale x 2 x float> [[OP2]], i64 0, i64 [[VL]])
994 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
996 vfloat64m2_t
test_vfwadd_wv_f64m2_rm(vfloat64m2_t op1
, vfloat32m1_t op2
, size_t vl
) {
997 return __riscv_vfwadd_wv_f64m2_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
1000 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_wf_f64m2_rm
1001 // CHECK-RV64-SAME: (<vscale x 2 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1002 // CHECK-RV64-NEXT: entry:
1003 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.w.nxv2f64.f32.i64(<vscale x 2 x double> poison, <vscale x 2 x double> [[OP1]], float [[OP2]], i64 0, i64 [[VL]])
1004 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
1006 vfloat64m2_t
test_vfwadd_wf_f64m2_rm(vfloat64m2_t op1
, float op2
, size_t vl
) {
1007 return __riscv_vfwadd_wf_f64m2_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
1010 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_vv_f64m4_rm
1011 // CHECK-RV64-SAME: (<vscale x 4 x float> [[OP1:%.*]], <vscale x 4 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1012 // CHECK-RV64-NEXT: entry:
1013 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.nxv4f64.nxv4f32.nxv4f32.i64(<vscale x 4 x double> poison, <vscale x 4 x float> [[OP1]], <vscale x 4 x float> [[OP2]], i64 0, i64 [[VL]])
1014 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
1016 vfloat64m4_t
test_vfwadd_vv_f64m4_rm(vfloat32m2_t op1
, vfloat32m2_t op2
, size_t vl
) {
1017 return __riscv_vfwadd_vv_f64m4_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
1020 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_vf_f64m4_rm
1021 // CHECK-RV64-SAME: (<vscale x 4 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1022 // CHECK-RV64-NEXT: entry:
1023 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.nxv4f64.nxv4f32.f32.i64(<vscale x 4 x double> poison, <vscale x 4 x float> [[OP1]], float [[OP2]], i64 0, i64 [[VL]])
1024 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
1026 vfloat64m4_t
test_vfwadd_vf_f64m4_rm(vfloat32m2_t op1
, float op2
, size_t vl
) {
1027 return __riscv_vfwadd_vf_f64m4_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
1030 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_wv_f64m4_rm
1031 // CHECK-RV64-SAME: (<vscale x 4 x double> [[OP1:%.*]], <vscale x 4 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1032 // CHECK-RV64-NEXT: entry:
1033 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.w.nxv4f64.nxv4f32.i64(<vscale x 4 x double> poison, <vscale x 4 x double> [[OP1]], <vscale x 4 x float> [[OP2]], i64 0, i64 [[VL]])
1034 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
1036 vfloat64m4_t
test_vfwadd_wv_f64m4_rm(vfloat64m4_t op1
, vfloat32m2_t op2
, size_t vl
) {
1037 return __riscv_vfwadd_wv_f64m4_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
1040 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_wf_f64m4_rm
1041 // CHECK-RV64-SAME: (<vscale x 4 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1042 // CHECK-RV64-NEXT: entry:
1043 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.w.nxv4f64.f32.i64(<vscale x 4 x double> poison, <vscale x 4 x double> [[OP1]], float [[OP2]], i64 0, i64 [[VL]])
1044 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
1046 vfloat64m4_t
test_vfwadd_wf_f64m4_rm(vfloat64m4_t op1
, float op2
, size_t vl
) {
1047 return __riscv_vfwadd_wf_f64m4_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
1050 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_vv_f64m8_rm
1051 // CHECK-RV64-SAME: (<vscale x 8 x float> [[OP1:%.*]], <vscale x 8 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1052 // CHECK-RV64-NEXT: entry:
1053 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.nxv8f64.nxv8f32.nxv8f32.i64(<vscale x 8 x double> poison, <vscale x 8 x float> [[OP1]], <vscale x 8 x float> [[OP2]], i64 0, i64 [[VL]])
1054 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
1056 vfloat64m8_t
test_vfwadd_vv_f64m8_rm(vfloat32m4_t op1
, vfloat32m4_t op2
, size_t vl
) {
1057 return __riscv_vfwadd_vv_f64m8_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
1060 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_vf_f64m8_rm
1061 // CHECK-RV64-SAME: (<vscale x 8 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1062 // CHECK-RV64-NEXT: entry:
1063 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.nxv8f64.nxv8f32.f32.i64(<vscale x 8 x double> poison, <vscale x 8 x float> [[OP1]], float [[OP2]], i64 0, i64 [[VL]])
1064 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
1066 vfloat64m8_t
test_vfwadd_vf_f64m8_rm(vfloat32m4_t op1
, float op2
, size_t vl
) {
1067 return __riscv_vfwadd_vf_f64m8_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
1070 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_wv_f64m8_rm
1071 // CHECK-RV64-SAME: (<vscale x 8 x double> [[OP1:%.*]], <vscale x 8 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1072 // CHECK-RV64-NEXT: entry:
1073 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.w.nxv8f64.nxv8f32.i64(<vscale x 8 x double> poison, <vscale x 8 x double> [[OP1]], <vscale x 8 x float> [[OP2]], i64 0, i64 [[VL]])
1074 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
1076 vfloat64m8_t
test_vfwadd_wv_f64m8_rm(vfloat64m8_t op1
, vfloat32m4_t op2
, size_t vl
) {
1077 return __riscv_vfwadd_wv_f64m8_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
1080 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_wf_f64m8_rm
1081 // CHECK-RV64-SAME: (<vscale x 8 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1082 // CHECK-RV64-NEXT: entry:
1083 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.w.nxv8f64.f32.i64(<vscale x 8 x double> poison, <vscale x 8 x double> [[OP1]], float [[OP2]], i64 0, i64 [[VL]])
1084 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
1086 vfloat64m8_t
test_vfwadd_wf_f64m8_rm(vfloat64m8_t op1
, float op2
, size_t vl
) {
1087 return __riscv_vfwadd_wf_f64m8_rm(op1
, op2
, __RISCV_FRM_RNE
, vl
);
1090 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_vv_f32mf2_rm_m
1091 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x half> [[OP1:%.*]], <vscale x 1 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1092 // CHECK-RV64-NEXT: entry:
1093 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.mask.nxv1f32.nxv1f16.nxv1f16.i64(<vscale x 1 x float> poison, <vscale x 1 x half> [[OP1]], <vscale x 1 x half> [[OP2]], <vscale x 1 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1094 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
1096 vfloat32mf2_t
test_vfwadd_vv_f32mf2_rm_m(vbool64_t mask
, vfloat16mf4_t op1
, vfloat16mf4_t op2
, size_t vl
) {
1097 return __riscv_vfwadd_vv_f32mf2_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1100 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_vf_f32mf2_rm_m
1101 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1102 // CHECK-RV64-NEXT: entry:
1103 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.mask.nxv1f32.nxv1f16.f16.i64(<vscale x 1 x float> poison, <vscale x 1 x half> [[OP1]], half [[OP2]], <vscale x 1 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1104 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
1106 vfloat32mf2_t
test_vfwadd_vf_f32mf2_rm_m(vbool64_t mask
, vfloat16mf4_t op1
, _Float16 op2
, size_t vl
) {
1107 return __riscv_vfwadd_vf_f32mf2_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1110 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_wv_f32mf2_rm_m
1111 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x float> [[OP1:%.*]], <vscale x 1 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1112 // CHECK-RV64-NEXT: entry:
1113 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.mask.nxv1f32.nxv1f16.i64(<vscale x 1 x float> poison, <vscale x 1 x float> [[OP1]], <vscale x 1 x half> [[OP2]], <vscale x 1 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1114 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
1116 vfloat32mf2_t
test_vfwadd_wv_f32mf2_rm_m(vbool64_t mask
, vfloat32mf2_t op1
, vfloat16mf4_t op2
, size_t vl
) {
1117 return __riscv_vfwadd_wv_f32mf2_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1120 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vfwadd_wf_f32mf2_rm_m
1121 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1122 // CHECK-RV64-NEXT: entry:
1123 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vfwadd.w.mask.nxv1f32.f16.i64(<vscale x 1 x float> poison, <vscale x 1 x float> [[OP1]], half [[OP2]], <vscale x 1 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1124 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
1126 vfloat32mf2_t
test_vfwadd_wf_f32mf2_rm_m(vbool64_t mask
, vfloat32mf2_t op1
, _Float16 op2
, size_t vl
) {
1127 return __riscv_vfwadd_wf_f32mf2_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1130 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_vv_f32m1_rm_m
1131 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x half> [[OP1:%.*]], <vscale x 2 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1132 // CHECK-RV64-NEXT: entry:
1133 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.mask.nxv2f32.nxv2f16.nxv2f16.i64(<vscale x 2 x float> poison, <vscale x 2 x half> [[OP1]], <vscale x 2 x half> [[OP2]], <vscale x 2 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1134 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
1136 vfloat32m1_t
test_vfwadd_vv_f32m1_rm_m(vbool32_t mask
, vfloat16mf2_t op1
, vfloat16mf2_t op2
, size_t vl
) {
1137 return __riscv_vfwadd_vv_f32m1_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1140 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_vf_f32m1_rm_m
1141 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1142 // CHECK-RV64-NEXT: entry:
1143 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.mask.nxv2f32.nxv2f16.f16.i64(<vscale x 2 x float> poison, <vscale x 2 x half> [[OP1]], half [[OP2]], <vscale x 2 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1144 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
1146 vfloat32m1_t
test_vfwadd_vf_f32m1_rm_m(vbool32_t mask
, vfloat16mf2_t op1
, _Float16 op2
, size_t vl
) {
1147 return __riscv_vfwadd_vf_f32m1_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1150 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_wv_f32m1_rm_m
1151 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x float> [[OP1:%.*]], <vscale x 2 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1152 // CHECK-RV64-NEXT: entry:
1153 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.mask.nxv2f32.nxv2f16.i64(<vscale x 2 x float> poison, <vscale x 2 x float> [[OP1]], <vscale x 2 x half> [[OP2]], <vscale x 2 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1154 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
1156 vfloat32m1_t
test_vfwadd_wv_f32m1_rm_m(vbool32_t mask
, vfloat32m1_t op1
, vfloat16mf2_t op2
, size_t vl
) {
1157 return __riscv_vfwadd_wv_f32m1_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1160 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vfwadd_wf_f32m1_rm_m
1161 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1162 // CHECK-RV64-NEXT: entry:
1163 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vfwadd.w.mask.nxv2f32.f16.i64(<vscale x 2 x float> poison, <vscale x 2 x float> [[OP1]], half [[OP2]], <vscale x 2 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1164 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
1166 vfloat32m1_t
test_vfwadd_wf_f32m1_rm_m(vbool32_t mask
, vfloat32m1_t op1
, _Float16 op2
, size_t vl
) {
1167 return __riscv_vfwadd_wf_f32m1_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1170 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_vv_f32m2_rm_m
1171 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x half> [[OP1:%.*]], <vscale x 4 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1172 // CHECK-RV64-NEXT: entry:
1173 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.mask.nxv4f32.nxv4f16.nxv4f16.i64(<vscale x 4 x float> poison, <vscale x 4 x half> [[OP1]], <vscale x 4 x half> [[OP2]], <vscale x 4 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1174 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
1176 vfloat32m2_t
test_vfwadd_vv_f32m2_rm_m(vbool16_t mask
, vfloat16m1_t op1
, vfloat16m1_t op2
, size_t vl
) {
1177 return __riscv_vfwadd_vv_f32m2_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1180 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_vf_f32m2_rm_m
1181 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1182 // CHECK-RV64-NEXT: entry:
1183 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.mask.nxv4f32.nxv4f16.f16.i64(<vscale x 4 x float> poison, <vscale x 4 x half> [[OP1]], half [[OP2]], <vscale x 4 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1184 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
1186 vfloat32m2_t
test_vfwadd_vf_f32m2_rm_m(vbool16_t mask
, vfloat16m1_t op1
, _Float16 op2
, size_t vl
) {
1187 return __riscv_vfwadd_vf_f32m2_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1190 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_wv_f32m2_rm_m
1191 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x float> [[OP1:%.*]], <vscale x 4 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1192 // CHECK-RV64-NEXT: entry:
1193 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.mask.nxv4f32.nxv4f16.i64(<vscale x 4 x float> poison, <vscale x 4 x float> [[OP1]], <vscale x 4 x half> [[OP2]], <vscale x 4 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1194 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
1196 vfloat32m2_t
test_vfwadd_wv_f32m2_rm_m(vbool16_t mask
, vfloat32m2_t op1
, vfloat16m1_t op2
, size_t vl
) {
1197 return __riscv_vfwadd_wv_f32m2_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1200 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vfwadd_wf_f32m2_rm_m
1201 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1202 // CHECK-RV64-NEXT: entry:
1203 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vfwadd.w.mask.nxv4f32.f16.i64(<vscale x 4 x float> poison, <vscale x 4 x float> [[OP1]], half [[OP2]], <vscale x 4 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1204 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
1206 vfloat32m2_t
test_vfwadd_wf_f32m2_rm_m(vbool16_t mask
, vfloat32m2_t op1
, _Float16 op2
, size_t vl
) {
1207 return __riscv_vfwadd_wf_f32m2_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1210 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_vv_f32m4_rm_m
1211 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x half> [[OP1:%.*]], <vscale x 8 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1212 // CHECK-RV64-NEXT: entry:
1213 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.mask.nxv8f32.nxv8f16.nxv8f16.i64(<vscale x 8 x float> poison, <vscale x 8 x half> [[OP1]], <vscale x 8 x half> [[OP2]], <vscale x 8 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1214 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
1216 vfloat32m4_t
test_vfwadd_vv_f32m4_rm_m(vbool8_t mask
, vfloat16m2_t op1
, vfloat16m2_t op2
, size_t vl
) {
1217 return __riscv_vfwadd_vv_f32m4_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1220 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_vf_f32m4_rm_m
1221 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1222 // CHECK-RV64-NEXT: entry:
1223 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.mask.nxv8f32.nxv8f16.f16.i64(<vscale x 8 x float> poison, <vscale x 8 x half> [[OP1]], half [[OP2]], <vscale x 8 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1224 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
1226 vfloat32m4_t
test_vfwadd_vf_f32m4_rm_m(vbool8_t mask
, vfloat16m2_t op1
, _Float16 op2
, size_t vl
) {
1227 return __riscv_vfwadd_vf_f32m4_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1230 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_wv_f32m4_rm_m
1231 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x float> [[OP1:%.*]], <vscale x 8 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1232 // CHECK-RV64-NEXT: entry:
1233 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.mask.nxv8f32.nxv8f16.i64(<vscale x 8 x float> poison, <vscale x 8 x float> [[OP1]], <vscale x 8 x half> [[OP2]], <vscale x 8 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1234 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
1236 vfloat32m4_t
test_vfwadd_wv_f32m4_rm_m(vbool8_t mask
, vfloat32m4_t op1
, vfloat16m2_t op2
, size_t vl
) {
1237 return __riscv_vfwadd_wv_f32m4_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1240 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vfwadd_wf_f32m4_rm_m
1241 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1242 // CHECK-RV64-NEXT: entry:
1243 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vfwadd.w.mask.nxv8f32.f16.i64(<vscale x 8 x float> poison, <vscale x 8 x float> [[OP1]], half [[OP2]], <vscale x 8 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1244 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
1246 vfloat32m4_t
test_vfwadd_wf_f32m4_rm_m(vbool8_t mask
, vfloat32m4_t op1
, _Float16 op2
, size_t vl
) {
1247 return __riscv_vfwadd_wf_f32m4_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1250 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_vv_f32m8_rm_m
1251 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x half> [[OP1:%.*]], <vscale x 16 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1252 // CHECK-RV64-NEXT: entry:
1253 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.mask.nxv16f32.nxv16f16.nxv16f16.i64(<vscale x 16 x float> poison, <vscale x 16 x half> [[OP1]], <vscale x 16 x half> [[OP2]], <vscale x 16 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1254 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
1256 vfloat32m8_t
test_vfwadd_vv_f32m8_rm_m(vbool4_t mask
, vfloat16m4_t op1
, vfloat16m4_t op2
, size_t vl
) {
1257 return __riscv_vfwadd_vv_f32m8_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1260 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_vf_f32m8_rm_m
1261 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x half> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1262 // CHECK-RV64-NEXT: entry:
1263 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.mask.nxv16f32.nxv16f16.f16.i64(<vscale x 16 x float> poison, <vscale x 16 x half> [[OP1]], half [[OP2]], <vscale x 16 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1264 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
1266 vfloat32m8_t
test_vfwadd_vf_f32m8_rm_m(vbool4_t mask
, vfloat16m4_t op1
, _Float16 op2
, size_t vl
) {
1267 return __riscv_vfwadd_vf_f32m8_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1270 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_wv_f32m8_rm_m
1271 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x float> [[OP1:%.*]], <vscale x 16 x half> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1272 // CHECK-RV64-NEXT: entry:
1273 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.mask.nxv16f32.nxv16f16.i64(<vscale x 16 x float> poison, <vscale x 16 x float> [[OP1]], <vscale x 16 x half> [[OP2]], <vscale x 16 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1274 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
1276 vfloat32m8_t
test_vfwadd_wv_f32m8_rm_m(vbool4_t mask
, vfloat32m8_t op1
, vfloat16m4_t op2
, size_t vl
) {
1277 return __riscv_vfwadd_wv_f32m8_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1280 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vfwadd_wf_f32m8_rm_m
1281 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x float> [[OP1:%.*]], half noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1282 // CHECK-RV64-NEXT: entry:
1283 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vfwadd.w.mask.nxv16f32.f16.i64(<vscale x 16 x float> poison, <vscale x 16 x float> [[OP1]], half [[OP2]], <vscale x 16 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1284 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
1286 vfloat32m8_t
test_vfwadd_wf_f32m8_rm_m(vbool4_t mask
, vfloat32m8_t op1
, _Float16 op2
, size_t vl
) {
1287 return __riscv_vfwadd_wf_f32m8_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1290 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_vv_f64m1_rm_m
1291 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x float> [[OP1:%.*]], <vscale x 1 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1292 // CHECK-RV64-NEXT: entry:
1293 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.mask.nxv1f64.nxv1f32.nxv1f32.i64(<vscale x 1 x double> poison, <vscale x 1 x float> [[OP1]], <vscale x 1 x float> [[OP2]], <vscale x 1 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1294 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
1296 vfloat64m1_t
test_vfwadd_vv_f64m1_rm_m(vbool64_t mask
, vfloat32mf2_t op1
, vfloat32mf2_t op2
, size_t vl
) {
1297 return __riscv_vfwadd_vv_f64m1_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1300 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_vf_f64m1_rm_m
1301 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1302 // CHECK-RV64-NEXT: entry:
1303 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.mask.nxv1f64.nxv1f32.f32.i64(<vscale x 1 x double> poison, <vscale x 1 x float> [[OP1]], float [[OP2]], <vscale x 1 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1304 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
1306 vfloat64m1_t
test_vfwadd_vf_f64m1_rm_m(vbool64_t mask
, vfloat32mf2_t op1
, float op2
, size_t vl
) {
1307 return __riscv_vfwadd_vf_f64m1_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1310 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_wv_f64m1_rm_m
1311 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x double> [[OP1:%.*]], <vscale x 1 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1312 // CHECK-RV64-NEXT: entry:
1313 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.w.mask.nxv1f64.nxv1f32.i64(<vscale x 1 x double> poison, <vscale x 1 x double> [[OP1]], <vscale x 1 x float> [[OP2]], <vscale x 1 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1314 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
1316 vfloat64m1_t
test_vfwadd_wv_f64m1_rm_m(vbool64_t mask
, vfloat64m1_t op1
, vfloat32mf2_t op2
, size_t vl
) {
1317 return __riscv_vfwadd_wv_f64m1_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1320 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vfwadd_wf_f64m1_rm_m
1321 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1322 // CHECK-RV64-NEXT: entry:
1323 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vfwadd.w.mask.nxv1f64.f32.i64(<vscale x 1 x double> poison, <vscale x 1 x double> [[OP1]], float [[OP2]], <vscale x 1 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1324 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
1326 vfloat64m1_t
test_vfwadd_wf_f64m1_rm_m(vbool64_t mask
, vfloat64m1_t op1
, float op2
, size_t vl
) {
1327 return __riscv_vfwadd_wf_f64m1_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1330 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_vv_f64m2_rm_m
1331 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x float> [[OP1:%.*]], <vscale x 2 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1332 // CHECK-RV64-NEXT: entry:
1333 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.mask.nxv2f64.nxv2f32.nxv2f32.i64(<vscale x 2 x double> poison, <vscale x 2 x float> [[OP1]], <vscale x 2 x float> [[OP2]], <vscale x 2 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1334 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
1336 vfloat64m2_t
test_vfwadd_vv_f64m2_rm_m(vbool32_t mask
, vfloat32m1_t op1
, vfloat32m1_t op2
, size_t vl
) {
1337 return __riscv_vfwadd_vv_f64m2_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1340 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_vf_f64m2_rm_m
1341 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1342 // CHECK-RV64-NEXT: entry:
1343 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.mask.nxv2f64.nxv2f32.f32.i64(<vscale x 2 x double> poison, <vscale x 2 x float> [[OP1]], float [[OP2]], <vscale x 2 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1344 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
1346 vfloat64m2_t
test_vfwadd_vf_f64m2_rm_m(vbool32_t mask
, vfloat32m1_t op1
, float op2
, size_t vl
) {
1347 return __riscv_vfwadd_vf_f64m2_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1350 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_wv_f64m2_rm_m
1351 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x double> [[OP1:%.*]], <vscale x 2 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1352 // CHECK-RV64-NEXT: entry:
1353 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.w.mask.nxv2f64.nxv2f32.i64(<vscale x 2 x double> poison, <vscale x 2 x double> [[OP1]], <vscale x 2 x float> [[OP2]], <vscale x 2 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1354 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
1356 vfloat64m2_t
test_vfwadd_wv_f64m2_rm_m(vbool32_t mask
, vfloat64m2_t op1
, vfloat32m1_t op2
, size_t vl
) {
1357 return __riscv_vfwadd_wv_f64m2_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1360 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vfwadd_wf_f64m2_rm_m
1361 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1362 // CHECK-RV64-NEXT: entry:
1363 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vfwadd.w.mask.nxv2f64.f32.i64(<vscale x 2 x double> poison, <vscale x 2 x double> [[OP1]], float [[OP2]], <vscale x 2 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1364 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
1366 vfloat64m2_t
test_vfwadd_wf_f64m2_rm_m(vbool32_t mask
, vfloat64m2_t op1
, float op2
, size_t vl
) {
1367 return __riscv_vfwadd_wf_f64m2_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1370 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_vv_f64m4_rm_m
1371 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x float> [[OP1:%.*]], <vscale x 4 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1372 // CHECK-RV64-NEXT: entry:
1373 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.mask.nxv4f64.nxv4f32.nxv4f32.i64(<vscale x 4 x double> poison, <vscale x 4 x float> [[OP1]], <vscale x 4 x float> [[OP2]], <vscale x 4 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1374 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
1376 vfloat64m4_t
test_vfwadd_vv_f64m4_rm_m(vbool16_t mask
, vfloat32m2_t op1
, vfloat32m2_t op2
, size_t vl
) {
1377 return __riscv_vfwadd_vv_f64m4_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1380 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_vf_f64m4_rm_m
1381 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1382 // CHECK-RV64-NEXT: entry:
1383 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.mask.nxv4f64.nxv4f32.f32.i64(<vscale x 4 x double> poison, <vscale x 4 x float> [[OP1]], float [[OP2]], <vscale x 4 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1384 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
1386 vfloat64m4_t
test_vfwadd_vf_f64m4_rm_m(vbool16_t mask
, vfloat32m2_t op1
, float op2
, size_t vl
) {
1387 return __riscv_vfwadd_vf_f64m4_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1390 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_wv_f64m4_rm_m
1391 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x double> [[OP1:%.*]], <vscale x 4 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1392 // CHECK-RV64-NEXT: entry:
1393 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.w.mask.nxv4f64.nxv4f32.i64(<vscale x 4 x double> poison, <vscale x 4 x double> [[OP1]], <vscale x 4 x float> [[OP2]], <vscale x 4 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1394 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
1396 vfloat64m4_t
test_vfwadd_wv_f64m4_rm_m(vbool16_t mask
, vfloat64m4_t op1
, vfloat32m2_t op2
, size_t vl
) {
1397 return __riscv_vfwadd_wv_f64m4_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1400 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vfwadd_wf_f64m4_rm_m
1401 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1402 // CHECK-RV64-NEXT: entry:
1403 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vfwadd.w.mask.nxv4f64.f32.i64(<vscale x 4 x double> poison, <vscale x 4 x double> [[OP1]], float [[OP2]], <vscale x 4 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1404 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
1406 vfloat64m4_t
test_vfwadd_wf_f64m4_rm_m(vbool16_t mask
, vfloat64m4_t op1
, float op2
, size_t vl
) {
1407 return __riscv_vfwadd_wf_f64m4_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1410 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_vv_f64m8_rm_m
1411 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x float> [[OP1:%.*]], <vscale x 8 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1412 // CHECK-RV64-NEXT: entry:
1413 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.mask.nxv8f64.nxv8f32.nxv8f32.i64(<vscale x 8 x double> poison, <vscale x 8 x float> [[OP1]], <vscale x 8 x float> [[OP2]], <vscale x 8 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1414 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
1416 vfloat64m8_t
test_vfwadd_vv_f64m8_rm_m(vbool8_t mask
, vfloat32m4_t op1
, vfloat32m4_t op2
, size_t vl
) {
1417 return __riscv_vfwadd_vv_f64m8_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1420 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_vf_f64m8_rm_m
1421 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x float> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1422 // CHECK-RV64-NEXT: entry:
1423 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.mask.nxv8f64.nxv8f32.f32.i64(<vscale x 8 x double> poison, <vscale x 8 x float> [[OP1]], float [[OP2]], <vscale x 8 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1424 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
1426 vfloat64m8_t
test_vfwadd_vf_f64m8_rm_m(vbool8_t mask
, vfloat32m4_t op1
, float op2
, size_t vl
) {
1427 return __riscv_vfwadd_vf_f64m8_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1430 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_wv_f64m8_rm_m
1431 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x double> [[OP1:%.*]], <vscale x 8 x float> [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1432 // CHECK-RV64-NEXT: entry:
1433 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.w.mask.nxv8f64.nxv8f32.i64(<vscale x 8 x double> poison, <vscale x 8 x double> [[OP1]], <vscale x 8 x float> [[OP2]], <vscale x 8 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1434 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
1436 vfloat64m8_t
test_vfwadd_wv_f64m8_rm_m(vbool8_t mask
, vfloat64m8_t op1
, vfloat32m4_t op2
, size_t vl
) {
1437 return __riscv_vfwadd_wv_f64m8_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);
1440 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vfwadd_wf_f64m8_rm_m
1441 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x double> [[OP1:%.*]], float noundef [[OP2:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1442 // CHECK-RV64-NEXT: entry:
1443 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vfwadd.w.mask.nxv8f64.f32.i64(<vscale x 8 x double> poison, <vscale x 8 x double> [[OP1]], float [[OP2]], <vscale x 8 x i1> [[MASK]], i64 0, i64 [[VL]], i64 3)
1444 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
1446 vfloat64m8_t
test_vfwadd_wf_f64m8_rm_m(vbool8_t mask
, vfloat64m8_t op1
, float op2
, size_t vl
) {
1447 return __riscv_vfwadd_wf_f64m8_rm_m(mask
, op1
, op2
, __RISCV_FRM_RNE
, vl
);