1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --version 2
2 // REQUIRES: riscv-registered-target
3 // RUN: %clang_cc1 -triple riscv64 -target-feature +v -disable-O0-optnone \
4 // RUN: -emit-llvm %s -o - | opt -S -passes=mem2reg | \
5 // RUN: FileCheck --check-prefix=CHECK-RV64 %s
7 #include <riscv_vector.h>
9 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_viota_m_u8mf8
10 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0:[0-9]+]] {
11 // CHECK-RV64-NEXT: entry:
12 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.viota.nxv1i8.i64(<vscale x 1 x i8> poison, <vscale x 1 x i1> [[OP1]], i64 [[VL]])
13 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
15 vuint8mf8_t
test_viota_m_u8mf8(vbool64_t op1
, size_t vl
) {
16 return __riscv_viota_m_u8mf8(op1
, vl
);
19 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_viota_m_u8mf4
20 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
21 // CHECK-RV64-NEXT: entry:
22 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.viota.nxv2i8.i64(<vscale x 2 x i8> poison, <vscale x 2 x i1> [[OP1]], i64 [[VL]])
23 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
25 vuint8mf4_t
test_viota_m_u8mf4(vbool32_t op1
, size_t vl
) {
26 return __riscv_viota_m_u8mf4(op1
, vl
);
29 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_viota_m_u8mf2
30 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
31 // CHECK-RV64-NEXT: entry:
32 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.viota.nxv4i8.i64(<vscale x 4 x i8> poison, <vscale x 4 x i1> [[OP1]], i64 [[VL]])
33 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
35 vuint8mf2_t
test_viota_m_u8mf2(vbool16_t op1
, size_t vl
) {
36 return __riscv_viota_m_u8mf2(op1
, vl
);
39 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_viota_m_u8m1
40 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
41 // CHECK-RV64-NEXT: entry:
42 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.viota.nxv8i8.i64(<vscale x 8 x i8> poison, <vscale x 8 x i1> [[OP1]], i64 [[VL]])
43 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
45 vuint8m1_t
test_viota_m_u8m1(vbool8_t op1
, size_t vl
) {
46 return __riscv_viota_m_u8m1(op1
, vl
);
49 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_viota_m_u8m2
50 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
51 // CHECK-RV64-NEXT: entry:
52 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.viota.nxv16i8.i64(<vscale x 16 x i8> poison, <vscale x 16 x i1> [[OP1]], i64 [[VL]])
53 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
55 vuint8m2_t
test_viota_m_u8m2(vbool4_t op1
, size_t vl
) {
56 return __riscv_viota_m_u8m2(op1
, vl
);
59 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_viota_m_u8m4
60 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
61 // CHECK-RV64-NEXT: entry:
62 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.viota.nxv32i8.i64(<vscale x 32 x i8> poison, <vscale x 32 x i1> [[OP1]], i64 [[VL]])
63 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
65 vuint8m4_t
test_viota_m_u8m4(vbool2_t op1
, size_t vl
) {
66 return __riscv_viota_m_u8m4(op1
, vl
);
69 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_viota_m_u8m8
70 // CHECK-RV64-SAME: (<vscale x 64 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
71 // CHECK-RV64-NEXT: entry:
72 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.viota.nxv64i8.i64(<vscale x 64 x i8> poison, <vscale x 64 x i1> [[OP1]], i64 [[VL]])
73 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
75 vuint8m8_t
test_viota_m_u8m8(vbool1_t op1
, size_t vl
) {
76 return __riscv_viota_m_u8m8(op1
, vl
);
79 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_viota_m_u16mf4
80 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
81 // CHECK-RV64-NEXT: entry:
82 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.viota.nxv1i16.i64(<vscale x 1 x i16> poison, <vscale x 1 x i1> [[OP1]], i64 [[VL]])
83 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
85 vuint16mf4_t
test_viota_m_u16mf4(vbool64_t op1
, size_t vl
) {
86 return __riscv_viota_m_u16mf4(op1
, vl
);
89 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_viota_m_u16mf2
90 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
91 // CHECK-RV64-NEXT: entry:
92 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.viota.nxv2i16.i64(<vscale x 2 x i16> poison, <vscale x 2 x i1> [[OP1]], i64 [[VL]])
93 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
95 vuint16mf2_t
test_viota_m_u16mf2(vbool32_t op1
, size_t vl
) {
96 return __riscv_viota_m_u16mf2(op1
, vl
);
99 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_viota_m_u16m1
100 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
101 // CHECK-RV64-NEXT: entry:
102 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.viota.nxv4i16.i64(<vscale x 4 x i16> poison, <vscale x 4 x i1> [[OP1]], i64 [[VL]])
103 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
105 vuint16m1_t
test_viota_m_u16m1(vbool16_t op1
, size_t vl
) {
106 return __riscv_viota_m_u16m1(op1
, vl
);
109 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_viota_m_u16m2
110 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
111 // CHECK-RV64-NEXT: entry:
112 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.viota.nxv8i16.i64(<vscale x 8 x i16> poison, <vscale x 8 x i1> [[OP1]], i64 [[VL]])
113 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
115 vuint16m2_t
test_viota_m_u16m2(vbool8_t op1
, size_t vl
) {
116 return __riscv_viota_m_u16m2(op1
, vl
);
119 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_viota_m_u16m4
120 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
121 // CHECK-RV64-NEXT: entry:
122 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.viota.nxv16i16.i64(<vscale x 16 x i16> poison, <vscale x 16 x i1> [[OP1]], i64 [[VL]])
123 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
125 vuint16m4_t
test_viota_m_u16m4(vbool4_t op1
, size_t vl
) {
126 return __riscv_viota_m_u16m4(op1
, vl
);
129 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_viota_m_u16m8
130 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
131 // CHECK-RV64-NEXT: entry:
132 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.viota.nxv32i16.i64(<vscale x 32 x i16> poison, <vscale x 32 x i1> [[OP1]], i64 [[VL]])
133 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
135 vuint16m8_t
test_viota_m_u16m8(vbool2_t op1
, size_t vl
) {
136 return __riscv_viota_m_u16m8(op1
, vl
);
139 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_viota_m_u32mf2
140 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
141 // CHECK-RV64-NEXT: entry:
142 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.viota.nxv1i32.i64(<vscale x 1 x i32> poison, <vscale x 1 x i1> [[OP1]], i64 [[VL]])
143 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
145 vuint32mf2_t
test_viota_m_u32mf2(vbool64_t op1
, size_t vl
) {
146 return __riscv_viota_m_u32mf2(op1
, vl
);
149 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_viota_m_u32m1
150 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
151 // CHECK-RV64-NEXT: entry:
152 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.viota.nxv2i32.i64(<vscale x 2 x i32> poison, <vscale x 2 x i1> [[OP1]], i64 [[VL]])
153 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
155 vuint32m1_t
test_viota_m_u32m1(vbool32_t op1
, size_t vl
) {
156 return __riscv_viota_m_u32m1(op1
, vl
);
159 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_viota_m_u32m2
160 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
161 // CHECK-RV64-NEXT: entry:
162 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.viota.nxv4i32.i64(<vscale x 4 x i32> poison, <vscale x 4 x i1> [[OP1]], i64 [[VL]])
163 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
165 vuint32m2_t
test_viota_m_u32m2(vbool16_t op1
, size_t vl
) {
166 return __riscv_viota_m_u32m2(op1
, vl
);
169 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_viota_m_u32m4
170 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
171 // CHECK-RV64-NEXT: entry:
172 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.viota.nxv8i32.i64(<vscale x 8 x i32> poison, <vscale x 8 x i1> [[OP1]], i64 [[VL]])
173 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
175 vuint32m4_t
test_viota_m_u32m4(vbool8_t op1
, size_t vl
) {
176 return __riscv_viota_m_u32m4(op1
, vl
);
179 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_viota_m_u32m8
180 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
181 // CHECK-RV64-NEXT: entry:
182 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.viota.nxv16i32.i64(<vscale x 16 x i32> poison, <vscale x 16 x i1> [[OP1]], i64 [[VL]])
183 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
185 vuint32m8_t
test_viota_m_u32m8(vbool4_t op1
, size_t vl
) {
186 return __riscv_viota_m_u32m8(op1
, vl
);
189 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_viota_m_u64m1
190 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
191 // CHECK-RV64-NEXT: entry:
192 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.viota.nxv1i64.i64(<vscale x 1 x i64> poison, <vscale x 1 x i1> [[OP1]], i64 [[VL]])
193 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
195 vuint64m1_t
test_viota_m_u64m1(vbool64_t op1
, size_t vl
) {
196 return __riscv_viota_m_u64m1(op1
, vl
);
199 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_viota_m_u64m2
200 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
201 // CHECK-RV64-NEXT: entry:
202 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.viota.nxv2i64.i64(<vscale x 2 x i64> poison, <vscale x 2 x i1> [[OP1]], i64 [[VL]])
203 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
205 vuint64m2_t
test_viota_m_u64m2(vbool32_t op1
, size_t vl
) {
206 return __riscv_viota_m_u64m2(op1
, vl
);
209 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_viota_m_u64m4
210 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
211 // CHECK-RV64-NEXT: entry:
212 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.viota.nxv4i64.i64(<vscale x 4 x i64> poison, <vscale x 4 x i1> [[OP1]], i64 [[VL]])
213 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
215 vuint64m4_t
test_viota_m_u64m4(vbool16_t op1
, size_t vl
) {
216 return __riscv_viota_m_u64m4(op1
, vl
);
219 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_viota_m_u64m8
220 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
221 // CHECK-RV64-NEXT: entry:
222 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.viota.nxv8i64.i64(<vscale x 8 x i64> poison, <vscale x 8 x i1> [[OP1]], i64 [[VL]])
223 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
225 vuint64m8_t
test_viota_m_u64m8(vbool8_t op1
, size_t vl
) {
226 return __riscv_viota_m_u64m8(op1
, vl
);
229 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_viota_m_u8mf8_m
230 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
231 // CHECK-RV64-NEXT: entry:
232 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.viota.mask.nxv1i8.i64(<vscale x 1 x i8> poison, <vscale x 1 x i1> [[OP1]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
233 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
235 vuint8mf8_t
test_viota_m_u8mf8_m(vbool64_t mask
, vbool64_t op1
, size_t vl
) {
236 return __riscv_viota_m_u8mf8_m(mask
, op1
, vl
);
239 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_viota_m_u8mf4_m
240 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
241 // CHECK-RV64-NEXT: entry:
242 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.viota.mask.nxv2i8.i64(<vscale x 2 x i8> poison, <vscale x 2 x i1> [[OP1]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
243 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
245 vuint8mf4_t
test_viota_m_u8mf4_m(vbool32_t mask
, vbool32_t op1
, size_t vl
) {
246 return __riscv_viota_m_u8mf4_m(mask
, op1
, vl
);
249 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_viota_m_u8mf2_m
250 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
251 // CHECK-RV64-NEXT: entry:
252 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.viota.mask.nxv4i8.i64(<vscale x 4 x i8> poison, <vscale x 4 x i1> [[OP1]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
253 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
255 vuint8mf2_t
test_viota_m_u8mf2_m(vbool16_t mask
, vbool16_t op1
, size_t vl
) {
256 return __riscv_viota_m_u8mf2_m(mask
, op1
, vl
);
259 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_viota_m_u8m1_m
260 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
261 // CHECK-RV64-NEXT: entry:
262 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.viota.mask.nxv8i8.i64(<vscale x 8 x i8> poison, <vscale x 8 x i1> [[OP1]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
263 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
265 vuint8m1_t
test_viota_m_u8m1_m(vbool8_t mask
, vbool8_t op1
, size_t vl
) {
266 return __riscv_viota_m_u8m1_m(mask
, op1
, vl
);
269 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_viota_m_u8m2_m
270 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
271 // CHECK-RV64-NEXT: entry:
272 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.viota.mask.nxv16i8.i64(<vscale x 16 x i8> poison, <vscale x 16 x i1> [[OP1]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
273 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
275 vuint8m2_t
test_viota_m_u8m2_m(vbool4_t mask
, vbool4_t op1
, size_t vl
) {
276 return __riscv_viota_m_u8m2_m(mask
, op1
, vl
);
279 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_viota_m_u8m4_m
280 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
281 // CHECK-RV64-NEXT: entry:
282 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.viota.mask.nxv32i8.i64(<vscale x 32 x i8> poison, <vscale x 32 x i1> [[OP1]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 3)
283 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
285 vuint8m4_t
test_viota_m_u8m4_m(vbool2_t mask
, vbool2_t op1
, size_t vl
) {
286 return __riscv_viota_m_u8m4_m(mask
, op1
, vl
);
289 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_viota_m_u8m8_m
290 // CHECK-RV64-SAME: (<vscale x 64 x i1> [[MASK:%.*]], <vscale x 64 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
291 // CHECK-RV64-NEXT: entry:
292 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.viota.mask.nxv64i8.i64(<vscale x 64 x i8> poison, <vscale x 64 x i1> [[OP1]], <vscale x 64 x i1> [[MASK]], i64 [[VL]], i64 3)
293 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
295 vuint8m8_t
test_viota_m_u8m8_m(vbool1_t mask
, vbool1_t op1
, size_t vl
) {
296 return __riscv_viota_m_u8m8_m(mask
, op1
, vl
);
299 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_viota_m_u16mf4_m
300 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
301 // CHECK-RV64-NEXT: entry:
302 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.viota.mask.nxv1i16.i64(<vscale x 1 x i16> poison, <vscale x 1 x i1> [[OP1]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
303 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
305 vuint16mf4_t
test_viota_m_u16mf4_m(vbool64_t mask
, vbool64_t op1
, size_t vl
) {
306 return __riscv_viota_m_u16mf4_m(mask
, op1
, vl
);
309 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_viota_m_u16mf2_m
310 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
311 // CHECK-RV64-NEXT: entry:
312 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.viota.mask.nxv2i16.i64(<vscale x 2 x i16> poison, <vscale x 2 x i1> [[OP1]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
313 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
315 vuint16mf2_t
test_viota_m_u16mf2_m(vbool32_t mask
, vbool32_t op1
, size_t vl
) {
316 return __riscv_viota_m_u16mf2_m(mask
, op1
, vl
);
319 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_viota_m_u16m1_m
320 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
321 // CHECK-RV64-NEXT: entry:
322 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.viota.mask.nxv4i16.i64(<vscale x 4 x i16> poison, <vscale x 4 x i1> [[OP1]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
323 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
325 vuint16m1_t
test_viota_m_u16m1_m(vbool16_t mask
, vbool16_t op1
, size_t vl
) {
326 return __riscv_viota_m_u16m1_m(mask
, op1
, vl
);
329 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_viota_m_u16m2_m
330 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
331 // CHECK-RV64-NEXT: entry:
332 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.viota.mask.nxv8i16.i64(<vscale x 8 x i16> poison, <vscale x 8 x i1> [[OP1]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
333 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
335 vuint16m2_t
test_viota_m_u16m2_m(vbool8_t mask
, vbool8_t op1
, size_t vl
) {
336 return __riscv_viota_m_u16m2_m(mask
, op1
, vl
);
339 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_viota_m_u16m4_m
340 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
341 // CHECK-RV64-NEXT: entry:
342 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.viota.mask.nxv16i16.i64(<vscale x 16 x i16> poison, <vscale x 16 x i1> [[OP1]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
343 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
345 vuint16m4_t
test_viota_m_u16m4_m(vbool4_t mask
, vbool4_t op1
, size_t vl
) {
346 return __riscv_viota_m_u16m4_m(mask
, op1
, vl
);
349 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_viota_m_u16m8_m
350 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
351 // CHECK-RV64-NEXT: entry:
352 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.viota.mask.nxv32i16.i64(<vscale x 32 x i16> poison, <vscale x 32 x i1> [[OP1]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 3)
353 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
355 vuint16m8_t
test_viota_m_u16m8_m(vbool2_t mask
, vbool2_t op1
, size_t vl
) {
356 return __riscv_viota_m_u16m8_m(mask
, op1
, vl
);
359 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_viota_m_u32mf2_m
360 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
361 // CHECK-RV64-NEXT: entry:
362 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.viota.mask.nxv1i32.i64(<vscale x 1 x i32> poison, <vscale x 1 x i1> [[OP1]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
363 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
365 vuint32mf2_t
test_viota_m_u32mf2_m(vbool64_t mask
, vbool64_t op1
, size_t vl
) {
366 return __riscv_viota_m_u32mf2_m(mask
, op1
, vl
);
369 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_viota_m_u32m1_m
370 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
371 // CHECK-RV64-NEXT: entry:
372 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.viota.mask.nxv2i32.i64(<vscale x 2 x i32> poison, <vscale x 2 x i1> [[OP1]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
373 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
375 vuint32m1_t
test_viota_m_u32m1_m(vbool32_t mask
, vbool32_t op1
, size_t vl
) {
376 return __riscv_viota_m_u32m1_m(mask
, op1
, vl
);
379 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_viota_m_u32m2_m
380 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
381 // CHECK-RV64-NEXT: entry:
382 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.viota.mask.nxv4i32.i64(<vscale x 4 x i32> poison, <vscale x 4 x i1> [[OP1]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
383 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
385 vuint32m2_t
test_viota_m_u32m2_m(vbool16_t mask
, vbool16_t op1
, size_t vl
) {
386 return __riscv_viota_m_u32m2_m(mask
, op1
, vl
);
389 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_viota_m_u32m4_m
390 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
391 // CHECK-RV64-NEXT: entry:
392 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.viota.mask.nxv8i32.i64(<vscale x 8 x i32> poison, <vscale x 8 x i1> [[OP1]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
393 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
395 vuint32m4_t
test_viota_m_u32m4_m(vbool8_t mask
, vbool8_t op1
, size_t vl
) {
396 return __riscv_viota_m_u32m4_m(mask
, op1
, vl
);
399 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_viota_m_u32m8_m
400 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
401 // CHECK-RV64-NEXT: entry:
402 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.viota.mask.nxv16i32.i64(<vscale x 16 x i32> poison, <vscale x 16 x i1> [[OP1]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
403 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
405 vuint32m8_t
test_viota_m_u32m8_m(vbool4_t mask
, vbool4_t op1
, size_t vl
) {
406 return __riscv_viota_m_u32m8_m(mask
, op1
, vl
);
409 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_viota_m_u64m1_m
410 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
411 // CHECK-RV64-NEXT: entry:
412 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.viota.mask.nxv1i64.i64(<vscale x 1 x i64> poison, <vscale x 1 x i1> [[OP1]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
413 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
415 vuint64m1_t
test_viota_m_u64m1_m(vbool64_t mask
, vbool64_t op1
, size_t vl
) {
416 return __riscv_viota_m_u64m1_m(mask
, op1
, vl
);
419 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_viota_m_u64m2_m
420 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
421 // CHECK-RV64-NEXT: entry:
422 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.viota.mask.nxv2i64.i64(<vscale x 2 x i64> poison, <vscale x 2 x i1> [[OP1]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
423 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
425 vuint64m2_t
test_viota_m_u64m2_m(vbool32_t mask
, vbool32_t op1
, size_t vl
) {
426 return __riscv_viota_m_u64m2_m(mask
, op1
, vl
);
429 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_viota_m_u64m4_m
430 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
431 // CHECK-RV64-NEXT: entry:
432 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.viota.mask.nxv4i64.i64(<vscale x 4 x i64> poison, <vscale x 4 x i1> [[OP1]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
433 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
435 vuint64m4_t
test_viota_m_u64m4_m(vbool16_t mask
, vbool16_t op1
, size_t vl
) {
436 return __riscv_viota_m_u64m4_m(mask
, op1
, vl
);
439 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_viota_m_u64m8_m
440 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i1> [[OP1:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
441 // CHECK-RV64-NEXT: entry:
442 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.viota.mask.nxv8i64.i64(<vscale x 8 x i64> poison, <vscale x 8 x i1> [[OP1]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
443 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
445 vuint64m8_t
test_viota_m_u64m8_m(vbool8_t mask
, vbool8_t op1
, size_t vl
) {
446 return __riscv_viota_m_u64m8_m(mask
, op1
, vl
);