1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --version 2
2 // REQUIRES: riscv-registered-target
3 // RUN: %clang_cc1 -triple riscv64 -target-feature +v -disable-O0-optnone \
4 // RUN: -emit-llvm %s -o - | opt -S -passes=mem2reg | \
5 // RUN: FileCheck --check-prefix=CHECK-RV64 %s
7 #include <riscv_vector.h>
9 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vsll_vv_i8mf8
10 // CHECK-RV64-SAME: (<vscale x 1 x i8> [[OP1:%.*]], <vscale x 1 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0:[0-9]+]] {
11 // CHECK-RV64-NEXT: entry:
12 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vsll.nxv1i8.nxv1i8.i64(<vscale x 1 x i8> poison, <vscale x 1 x i8> [[OP1]], <vscale x 1 x i8> [[SHIFT]], i64 [[VL]])
13 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
15 vint8mf8_t
test_vsll_vv_i8mf8(vint8mf8_t op1
, vuint8mf8_t shift
, size_t vl
) {
16 return __riscv_vsll_vv_i8mf8(op1
, shift
, vl
);
19 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vsll_vx_i8mf8
20 // CHECK-RV64-SAME: (<vscale x 1 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
21 // CHECK-RV64-NEXT: entry:
22 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vsll.nxv1i8.i64.i64(<vscale x 1 x i8> poison, <vscale x 1 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
23 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
25 vint8mf8_t
test_vsll_vx_i8mf8(vint8mf8_t op1
, size_t shift
, size_t vl
) {
26 return __riscv_vsll_vx_i8mf8(op1
, shift
, vl
);
29 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vsll_vv_i8mf4
30 // CHECK-RV64-SAME: (<vscale x 2 x i8> [[OP1:%.*]], <vscale x 2 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
31 // CHECK-RV64-NEXT: entry:
32 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vsll.nxv2i8.nxv2i8.i64(<vscale x 2 x i8> poison, <vscale x 2 x i8> [[OP1]], <vscale x 2 x i8> [[SHIFT]], i64 [[VL]])
33 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
35 vint8mf4_t
test_vsll_vv_i8mf4(vint8mf4_t op1
, vuint8mf4_t shift
, size_t vl
) {
36 return __riscv_vsll_vv_i8mf4(op1
, shift
, vl
);
39 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vsll_vx_i8mf4
40 // CHECK-RV64-SAME: (<vscale x 2 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
41 // CHECK-RV64-NEXT: entry:
42 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vsll.nxv2i8.i64.i64(<vscale x 2 x i8> poison, <vscale x 2 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
43 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
45 vint8mf4_t
test_vsll_vx_i8mf4(vint8mf4_t op1
, size_t shift
, size_t vl
) {
46 return __riscv_vsll_vx_i8mf4(op1
, shift
, vl
);
49 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vsll_vv_i8mf2
50 // CHECK-RV64-SAME: (<vscale x 4 x i8> [[OP1:%.*]], <vscale x 4 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
51 // CHECK-RV64-NEXT: entry:
52 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vsll.nxv4i8.nxv4i8.i64(<vscale x 4 x i8> poison, <vscale x 4 x i8> [[OP1]], <vscale x 4 x i8> [[SHIFT]], i64 [[VL]])
53 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
55 vint8mf2_t
test_vsll_vv_i8mf2(vint8mf2_t op1
, vuint8mf2_t shift
, size_t vl
) {
56 return __riscv_vsll_vv_i8mf2(op1
, shift
, vl
);
59 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vsll_vx_i8mf2
60 // CHECK-RV64-SAME: (<vscale x 4 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
61 // CHECK-RV64-NEXT: entry:
62 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vsll.nxv4i8.i64.i64(<vscale x 4 x i8> poison, <vscale x 4 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
63 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
65 vint8mf2_t
test_vsll_vx_i8mf2(vint8mf2_t op1
, size_t shift
, size_t vl
) {
66 return __riscv_vsll_vx_i8mf2(op1
, shift
, vl
);
69 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vsll_vv_i8m1
70 // CHECK-RV64-SAME: (<vscale x 8 x i8> [[OP1:%.*]], <vscale x 8 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
71 // CHECK-RV64-NEXT: entry:
72 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vsll.nxv8i8.nxv8i8.i64(<vscale x 8 x i8> poison, <vscale x 8 x i8> [[OP1]], <vscale x 8 x i8> [[SHIFT]], i64 [[VL]])
73 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
75 vint8m1_t
test_vsll_vv_i8m1(vint8m1_t op1
, vuint8m1_t shift
, size_t vl
) {
76 return __riscv_vsll_vv_i8m1(op1
, shift
, vl
);
79 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vsll_vx_i8m1
80 // CHECK-RV64-SAME: (<vscale x 8 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
81 // CHECK-RV64-NEXT: entry:
82 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vsll.nxv8i8.i64.i64(<vscale x 8 x i8> poison, <vscale x 8 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
83 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
85 vint8m1_t
test_vsll_vx_i8m1(vint8m1_t op1
, size_t shift
, size_t vl
) {
86 return __riscv_vsll_vx_i8m1(op1
, shift
, vl
);
89 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vsll_vv_i8m2
90 // CHECK-RV64-SAME: (<vscale x 16 x i8> [[OP1:%.*]], <vscale x 16 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
91 // CHECK-RV64-NEXT: entry:
92 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vsll.nxv16i8.nxv16i8.i64(<vscale x 16 x i8> poison, <vscale x 16 x i8> [[OP1]], <vscale x 16 x i8> [[SHIFT]], i64 [[VL]])
93 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
95 vint8m2_t
test_vsll_vv_i8m2(vint8m2_t op1
, vuint8m2_t shift
, size_t vl
) {
96 return __riscv_vsll_vv_i8m2(op1
, shift
, vl
);
99 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vsll_vx_i8m2
100 // CHECK-RV64-SAME: (<vscale x 16 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
101 // CHECK-RV64-NEXT: entry:
102 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vsll.nxv16i8.i64.i64(<vscale x 16 x i8> poison, <vscale x 16 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
103 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
105 vint8m2_t
test_vsll_vx_i8m2(vint8m2_t op1
, size_t shift
, size_t vl
) {
106 return __riscv_vsll_vx_i8m2(op1
, shift
, vl
);
109 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vsll_vv_i8m4
110 // CHECK-RV64-SAME: (<vscale x 32 x i8> [[OP1:%.*]], <vscale x 32 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
111 // CHECK-RV64-NEXT: entry:
112 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vsll.nxv32i8.nxv32i8.i64(<vscale x 32 x i8> poison, <vscale x 32 x i8> [[OP1]], <vscale x 32 x i8> [[SHIFT]], i64 [[VL]])
113 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
115 vint8m4_t
test_vsll_vv_i8m4(vint8m4_t op1
, vuint8m4_t shift
, size_t vl
) {
116 return __riscv_vsll_vv_i8m4(op1
, shift
, vl
);
119 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vsll_vx_i8m4
120 // CHECK-RV64-SAME: (<vscale x 32 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
121 // CHECK-RV64-NEXT: entry:
122 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vsll.nxv32i8.i64.i64(<vscale x 32 x i8> poison, <vscale x 32 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
123 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
125 vint8m4_t
test_vsll_vx_i8m4(vint8m4_t op1
, size_t shift
, size_t vl
) {
126 return __riscv_vsll_vx_i8m4(op1
, shift
, vl
);
129 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_vsll_vv_i8m8
130 // CHECK-RV64-SAME: (<vscale x 64 x i8> [[OP1:%.*]], <vscale x 64 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
131 // CHECK-RV64-NEXT: entry:
132 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.vsll.nxv64i8.nxv64i8.i64(<vscale x 64 x i8> poison, <vscale x 64 x i8> [[OP1]], <vscale x 64 x i8> [[SHIFT]], i64 [[VL]])
133 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
135 vint8m8_t
test_vsll_vv_i8m8(vint8m8_t op1
, vuint8m8_t shift
, size_t vl
) {
136 return __riscv_vsll_vv_i8m8(op1
, shift
, vl
);
139 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_vsll_vx_i8m8
140 // CHECK-RV64-SAME: (<vscale x 64 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
141 // CHECK-RV64-NEXT: entry:
142 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.vsll.nxv64i8.i64.i64(<vscale x 64 x i8> poison, <vscale x 64 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
143 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
145 vint8m8_t
test_vsll_vx_i8m8(vint8m8_t op1
, size_t shift
, size_t vl
) {
146 return __riscv_vsll_vx_i8m8(op1
, shift
, vl
);
149 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vsll_vv_i16mf4
150 // CHECK-RV64-SAME: (<vscale x 1 x i16> [[OP1:%.*]], <vscale x 1 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
151 // CHECK-RV64-NEXT: entry:
152 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vsll.nxv1i16.nxv1i16.i64(<vscale x 1 x i16> poison, <vscale x 1 x i16> [[OP1]], <vscale x 1 x i16> [[SHIFT]], i64 [[VL]])
153 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
155 vint16mf4_t
test_vsll_vv_i16mf4(vint16mf4_t op1
, vuint16mf4_t shift
, size_t vl
) {
156 return __riscv_vsll_vv_i16mf4(op1
, shift
, vl
);
159 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vsll_vx_i16mf4
160 // CHECK-RV64-SAME: (<vscale x 1 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
161 // CHECK-RV64-NEXT: entry:
162 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vsll.nxv1i16.i64.i64(<vscale x 1 x i16> poison, <vscale x 1 x i16> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
163 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
165 vint16mf4_t
test_vsll_vx_i16mf4(vint16mf4_t op1
, size_t shift
, size_t vl
) {
166 return __riscv_vsll_vx_i16mf4(op1
, shift
, vl
);
169 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vsll_vv_i16mf2
170 // CHECK-RV64-SAME: (<vscale x 2 x i16> [[OP1:%.*]], <vscale x 2 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
171 // CHECK-RV64-NEXT: entry:
172 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vsll.nxv2i16.nxv2i16.i64(<vscale x 2 x i16> poison, <vscale x 2 x i16> [[OP1]], <vscale x 2 x i16> [[SHIFT]], i64 [[VL]])
173 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
175 vint16mf2_t
test_vsll_vv_i16mf2(vint16mf2_t op1
, vuint16mf2_t shift
, size_t vl
) {
176 return __riscv_vsll_vv_i16mf2(op1
, shift
, vl
);
179 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vsll_vx_i16mf2
180 // CHECK-RV64-SAME: (<vscale x 2 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
181 // CHECK-RV64-NEXT: entry:
182 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vsll.nxv2i16.i64.i64(<vscale x 2 x i16> poison, <vscale x 2 x i16> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
183 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
185 vint16mf2_t
test_vsll_vx_i16mf2(vint16mf2_t op1
, size_t shift
, size_t vl
) {
186 return __riscv_vsll_vx_i16mf2(op1
, shift
, vl
);
189 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vsll_vv_i16m1
190 // CHECK-RV64-SAME: (<vscale x 4 x i16> [[OP1:%.*]], <vscale x 4 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
191 // CHECK-RV64-NEXT: entry:
192 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vsll.nxv4i16.nxv4i16.i64(<vscale x 4 x i16> poison, <vscale x 4 x i16> [[OP1]], <vscale x 4 x i16> [[SHIFT]], i64 [[VL]])
193 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
195 vint16m1_t
test_vsll_vv_i16m1(vint16m1_t op1
, vuint16m1_t shift
, size_t vl
) {
196 return __riscv_vsll_vv_i16m1(op1
, shift
, vl
);
199 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vsll_vx_i16m1
200 // CHECK-RV64-SAME: (<vscale x 4 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
201 // CHECK-RV64-NEXT: entry:
202 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vsll.nxv4i16.i64.i64(<vscale x 4 x i16> poison, <vscale x 4 x i16> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
203 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
205 vint16m1_t
test_vsll_vx_i16m1(vint16m1_t op1
, size_t shift
, size_t vl
) {
206 return __riscv_vsll_vx_i16m1(op1
, shift
, vl
);
209 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vsll_vv_i16m2
210 // CHECK-RV64-SAME: (<vscale x 8 x i16> [[OP1:%.*]], <vscale x 8 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
211 // CHECK-RV64-NEXT: entry:
212 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vsll.nxv8i16.nxv8i16.i64(<vscale x 8 x i16> poison, <vscale x 8 x i16> [[OP1]], <vscale x 8 x i16> [[SHIFT]], i64 [[VL]])
213 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
215 vint16m2_t
test_vsll_vv_i16m2(vint16m2_t op1
, vuint16m2_t shift
, size_t vl
) {
216 return __riscv_vsll_vv_i16m2(op1
, shift
, vl
);
219 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vsll_vx_i16m2
220 // CHECK-RV64-SAME: (<vscale x 8 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
221 // CHECK-RV64-NEXT: entry:
222 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vsll.nxv8i16.i64.i64(<vscale x 8 x i16> poison, <vscale x 8 x i16> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
223 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
225 vint16m2_t
test_vsll_vx_i16m2(vint16m2_t op1
, size_t shift
, size_t vl
) {
226 return __riscv_vsll_vx_i16m2(op1
, shift
, vl
);
229 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vsll_vv_i16m4
230 // CHECK-RV64-SAME: (<vscale x 16 x i16> [[OP1:%.*]], <vscale x 16 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
231 // CHECK-RV64-NEXT: entry:
232 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vsll.nxv16i16.nxv16i16.i64(<vscale x 16 x i16> poison, <vscale x 16 x i16> [[OP1]], <vscale x 16 x i16> [[SHIFT]], i64 [[VL]])
233 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
235 vint16m4_t
test_vsll_vv_i16m4(vint16m4_t op1
, vuint16m4_t shift
, size_t vl
) {
236 return __riscv_vsll_vv_i16m4(op1
, shift
, vl
);
239 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vsll_vx_i16m4
240 // CHECK-RV64-SAME: (<vscale x 16 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
241 // CHECK-RV64-NEXT: entry:
242 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vsll.nxv16i16.i64.i64(<vscale x 16 x i16> poison, <vscale x 16 x i16> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
243 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
245 vint16m4_t
test_vsll_vx_i16m4(vint16m4_t op1
, size_t shift
, size_t vl
) {
246 return __riscv_vsll_vx_i16m4(op1
, shift
, vl
);
249 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_vsll_vv_i16m8
250 // CHECK-RV64-SAME: (<vscale x 32 x i16> [[OP1:%.*]], <vscale x 32 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
251 // CHECK-RV64-NEXT: entry:
252 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.vsll.nxv32i16.nxv32i16.i64(<vscale x 32 x i16> poison, <vscale x 32 x i16> [[OP1]], <vscale x 32 x i16> [[SHIFT]], i64 [[VL]])
253 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
255 vint16m8_t
test_vsll_vv_i16m8(vint16m8_t op1
, vuint16m8_t shift
, size_t vl
) {
256 return __riscv_vsll_vv_i16m8(op1
, shift
, vl
);
259 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_vsll_vx_i16m8
260 // CHECK-RV64-SAME: (<vscale x 32 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
261 // CHECK-RV64-NEXT: entry:
262 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.vsll.nxv32i16.i64.i64(<vscale x 32 x i16> poison, <vscale x 32 x i16> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
263 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
265 vint16m8_t
test_vsll_vx_i16m8(vint16m8_t op1
, size_t shift
, size_t vl
) {
266 return __riscv_vsll_vx_i16m8(op1
, shift
, vl
);
269 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vsll_vv_i32mf2
270 // CHECK-RV64-SAME: (<vscale x 1 x i32> [[OP1:%.*]], <vscale x 1 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
271 // CHECK-RV64-NEXT: entry:
272 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vsll.nxv1i32.nxv1i32.i64(<vscale x 1 x i32> poison, <vscale x 1 x i32> [[OP1]], <vscale x 1 x i32> [[SHIFT]], i64 [[VL]])
273 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
275 vint32mf2_t
test_vsll_vv_i32mf2(vint32mf2_t op1
, vuint32mf2_t shift
, size_t vl
) {
276 return __riscv_vsll_vv_i32mf2(op1
, shift
, vl
);
279 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vsll_vx_i32mf2
280 // CHECK-RV64-SAME: (<vscale x 1 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
281 // CHECK-RV64-NEXT: entry:
282 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vsll.nxv1i32.i64.i64(<vscale x 1 x i32> poison, <vscale x 1 x i32> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
283 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
285 vint32mf2_t
test_vsll_vx_i32mf2(vint32mf2_t op1
, size_t shift
, size_t vl
) {
286 return __riscv_vsll_vx_i32mf2(op1
, shift
, vl
);
289 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vsll_vv_i32m1
290 // CHECK-RV64-SAME: (<vscale x 2 x i32> [[OP1:%.*]], <vscale x 2 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
291 // CHECK-RV64-NEXT: entry:
292 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vsll.nxv2i32.nxv2i32.i64(<vscale x 2 x i32> poison, <vscale x 2 x i32> [[OP1]], <vscale x 2 x i32> [[SHIFT]], i64 [[VL]])
293 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
295 vint32m1_t
test_vsll_vv_i32m1(vint32m1_t op1
, vuint32m1_t shift
, size_t vl
) {
296 return __riscv_vsll_vv_i32m1(op1
, shift
, vl
);
299 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vsll_vx_i32m1
300 // CHECK-RV64-SAME: (<vscale x 2 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
301 // CHECK-RV64-NEXT: entry:
302 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vsll.nxv2i32.i64.i64(<vscale x 2 x i32> poison, <vscale x 2 x i32> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
303 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
305 vint32m1_t
test_vsll_vx_i32m1(vint32m1_t op1
, size_t shift
, size_t vl
) {
306 return __riscv_vsll_vx_i32m1(op1
, shift
, vl
);
309 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vsll_vv_i32m2
310 // CHECK-RV64-SAME: (<vscale x 4 x i32> [[OP1:%.*]], <vscale x 4 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
311 // CHECK-RV64-NEXT: entry:
312 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vsll.nxv4i32.nxv4i32.i64(<vscale x 4 x i32> poison, <vscale x 4 x i32> [[OP1]], <vscale x 4 x i32> [[SHIFT]], i64 [[VL]])
313 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
315 vint32m2_t
test_vsll_vv_i32m2(vint32m2_t op1
, vuint32m2_t shift
, size_t vl
) {
316 return __riscv_vsll_vv_i32m2(op1
, shift
, vl
);
319 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vsll_vx_i32m2
320 // CHECK-RV64-SAME: (<vscale x 4 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
321 // CHECK-RV64-NEXT: entry:
322 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vsll.nxv4i32.i64.i64(<vscale x 4 x i32> poison, <vscale x 4 x i32> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
323 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
325 vint32m2_t
test_vsll_vx_i32m2(vint32m2_t op1
, size_t shift
, size_t vl
) {
326 return __riscv_vsll_vx_i32m2(op1
, shift
, vl
);
329 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vsll_vv_i32m4
330 // CHECK-RV64-SAME: (<vscale x 8 x i32> [[OP1:%.*]], <vscale x 8 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
331 // CHECK-RV64-NEXT: entry:
332 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vsll.nxv8i32.nxv8i32.i64(<vscale x 8 x i32> poison, <vscale x 8 x i32> [[OP1]], <vscale x 8 x i32> [[SHIFT]], i64 [[VL]])
333 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
335 vint32m4_t
test_vsll_vv_i32m4(vint32m4_t op1
, vuint32m4_t shift
, size_t vl
) {
336 return __riscv_vsll_vv_i32m4(op1
, shift
, vl
);
339 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vsll_vx_i32m4
340 // CHECK-RV64-SAME: (<vscale x 8 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
341 // CHECK-RV64-NEXT: entry:
342 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vsll.nxv8i32.i64.i64(<vscale x 8 x i32> poison, <vscale x 8 x i32> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
343 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
345 vint32m4_t
test_vsll_vx_i32m4(vint32m4_t op1
, size_t shift
, size_t vl
) {
346 return __riscv_vsll_vx_i32m4(op1
, shift
, vl
);
349 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_vsll_vv_i32m8
350 // CHECK-RV64-SAME: (<vscale x 16 x i32> [[OP1:%.*]], <vscale x 16 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
351 // CHECK-RV64-NEXT: entry:
352 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.vsll.nxv16i32.nxv16i32.i64(<vscale x 16 x i32> poison, <vscale x 16 x i32> [[OP1]], <vscale x 16 x i32> [[SHIFT]], i64 [[VL]])
353 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
355 vint32m8_t
test_vsll_vv_i32m8(vint32m8_t op1
, vuint32m8_t shift
, size_t vl
) {
356 return __riscv_vsll_vv_i32m8(op1
, shift
, vl
);
359 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_vsll_vx_i32m8
360 // CHECK-RV64-SAME: (<vscale x 16 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
361 // CHECK-RV64-NEXT: entry:
362 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.vsll.nxv16i32.i64.i64(<vscale x 16 x i32> poison, <vscale x 16 x i32> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
363 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
365 vint32m8_t
test_vsll_vx_i32m8(vint32m8_t op1
, size_t shift
, size_t vl
) {
366 return __riscv_vsll_vx_i32m8(op1
, shift
, vl
);
369 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_vsll_vv_i64m1
370 // CHECK-RV64-SAME: (<vscale x 1 x i64> [[OP1:%.*]], <vscale x 1 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
371 // CHECK-RV64-NEXT: entry:
372 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.vsll.nxv1i64.nxv1i64.i64(<vscale x 1 x i64> poison, <vscale x 1 x i64> [[OP1]], <vscale x 1 x i64> [[SHIFT]], i64 [[VL]])
373 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
375 vint64m1_t
test_vsll_vv_i64m1(vint64m1_t op1
, vuint64m1_t shift
, size_t vl
) {
376 return __riscv_vsll_vv_i64m1(op1
, shift
, vl
);
379 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_vsll_vx_i64m1
380 // CHECK-RV64-SAME: (<vscale x 1 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
381 // CHECK-RV64-NEXT: entry:
382 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.vsll.nxv1i64.i64.i64(<vscale x 1 x i64> poison, <vscale x 1 x i64> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
383 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
385 vint64m1_t
test_vsll_vx_i64m1(vint64m1_t op1
, size_t shift
, size_t vl
) {
386 return __riscv_vsll_vx_i64m1(op1
, shift
, vl
);
389 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_vsll_vv_i64m2
390 // CHECK-RV64-SAME: (<vscale x 2 x i64> [[OP1:%.*]], <vscale x 2 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
391 // CHECK-RV64-NEXT: entry:
392 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.vsll.nxv2i64.nxv2i64.i64(<vscale x 2 x i64> poison, <vscale x 2 x i64> [[OP1]], <vscale x 2 x i64> [[SHIFT]], i64 [[VL]])
393 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
395 vint64m2_t
test_vsll_vv_i64m2(vint64m2_t op1
, vuint64m2_t shift
, size_t vl
) {
396 return __riscv_vsll_vv_i64m2(op1
, shift
, vl
);
399 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_vsll_vx_i64m2
400 // CHECK-RV64-SAME: (<vscale x 2 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
401 // CHECK-RV64-NEXT: entry:
402 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.vsll.nxv2i64.i64.i64(<vscale x 2 x i64> poison, <vscale x 2 x i64> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
403 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
405 vint64m2_t
test_vsll_vx_i64m2(vint64m2_t op1
, size_t shift
, size_t vl
) {
406 return __riscv_vsll_vx_i64m2(op1
, shift
, vl
);
409 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_vsll_vv_i64m4
410 // CHECK-RV64-SAME: (<vscale x 4 x i64> [[OP1:%.*]], <vscale x 4 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
411 // CHECK-RV64-NEXT: entry:
412 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.vsll.nxv4i64.nxv4i64.i64(<vscale x 4 x i64> poison, <vscale x 4 x i64> [[OP1]], <vscale x 4 x i64> [[SHIFT]], i64 [[VL]])
413 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
415 vint64m4_t
test_vsll_vv_i64m4(vint64m4_t op1
, vuint64m4_t shift
, size_t vl
) {
416 return __riscv_vsll_vv_i64m4(op1
, shift
, vl
);
419 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_vsll_vx_i64m4
420 // CHECK-RV64-SAME: (<vscale x 4 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
421 // CHECK-RV64-NEXT: entry:
422 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.vsll.nxv4i64.i64.i64(<vscale x 4 x i64> poison, <vscale x 4 x i64> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
423 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
425 vint64m4_t
test_vsll_vx_i64m4(vint64m4_t op1
, size_t shift
, size_t vl
) {
426 return __riscv_vsll_vx_i64m4(op1
, shift
, vl
);
429 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_vsll_vv_i64m8
430 // CHECK-RV64-SAME: (<vscale x 8 x i64> [[OP1:%.*]], <vscale x 8 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
431 // CHECK-RV64-NEXT: entry:
432 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.vsll.nxv8i64.nxv8i64.i64(<vscale x 8 x i64> poison, <vscale x 8 x i64> [[OP1]], <vscale x 8 x i64> [[SHIFT]], i64 [[VL]])
433 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
435 vint64m8_t
test_vsll_vv_i64m8(vint64m8_t op1
, vuint64m8_t shift
, size_t vl
) {
436 return __riscv_vsll_vv_i64m8(op1
, shift
, vl
);
439 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_vsll_vx_i64m8
440 // CHECK-RV64-SAME: (<vscale x 8 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
441 // CHECK-RV64-NEXT: entry:
442 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.vsll.nxv8i64.i64.i64(<vscale x 8 x i64> poison, <vscale x 8 x i64> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
443 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
445 vint64m8_t
test_vsll_vx_i64m8(vint64m8_t op1
, size_t shift
, size_t vl
) {
446 return __riscv_vsll_vx_i64m8(op1
, shift
, vl
);
449 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vsll_vv_u8mf8
450 // CHECK-RV64-SAME: (<vscale x 1 x i8> [[OP1:%.*]], <vscale x 1 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
451 // CHECK-RV64-NEXT: entry:
452 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vsll.nxv1i8.nxv1i8.i64(<vscale x 1 x i8> poison, <vscale x 1 x i8> [[OP1]], <vscale x 1 x i8> [[SHIFT]], i64 [[VL]])
453 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
455 vuint8mf8_t
test_vsll_vv_u8mf8(vuint8mf8_t op1
, vuint8mf8_t shift
, size_t vl
) {
456 return __riscv_vsll_vv_u8mf8(op1
, shift
, vl
);
459 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vsll_vx_u8mf8
460 // CHECK-RV64-SAME: (<vscale x 1 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
461 // CHECK-RV64-NEXT: entry:
462 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vsll.nxv1i8.i64.i64(<vscale x 1 x i8> poison, <vscale x 1 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
463 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
465 vuint8mf8_t
test_vsll_vx_u8mf8(vuint8mf8_t op1
, size_t shift
, size_t vl
) {
466 return __riscv_vsll_vx_u8mf8(op1
, shift
, vl
);
469 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vsll_vv_u8mf4
470 // CHECK-RV64-SAME: (<vscale x 2 x i8> [[OP1:%.*]], <vscale x 2 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
471 // CHECK-RV64-NEXT: entry:
472 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vsll.nxv2i8.nxv2i8.i64(<vscale x 2 x i8> poison, <vscale x 2 x i8> [[OP1]], <vscale x 2 x i8> [[SHIFT]], i64 [[VL]])
473 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
475 vuint8mf4_t
test_vsll_vv_u8mf4(vuint8mf4_t op1
, vuint8mf4_t shift
, size_t vl
) {
476 return __riscv_vsll_vv_u8mf4(op1
, shift
, vl
);
479 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vsll_vx_u8mf4
480 // CHECK-RV64-SAME: (<vscale x 2 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
481 // CHECK-RV64-NEXT: entry:
482 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vsll.nxv2i8.i64.i64(<vscale x 2 x i8> poison, <vscale x 2 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
483 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
485 vuint8mf4_t
test_vsll_vx_u8mf4(vuint8mf4_t op1
, size_t shift
, size_t vl
) {
486 return __riscv_vsll_vx_u8mf4(op1
, shift
, vl
);
489 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vsll_vv_u8mf2
490 // CHECK-RV64-SAME: (<vscale x 4 x i8> [[OP1:%.*]], <vscale x 4 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
491 // CHECK-RV64-NEXT: entry:
492 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vsll.nxv4i8.nxv4i8.i64(<vscale x 4 x i8> poison, <vscale x 4 x i8> [[OP1]], <vscale x 4 x i8> [[SHIFT]], i64 [[VL]])
493 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
495 vuint8mf2_t
test_vsll_vv_u8mf2(vuint8mf2_t op1
, vuint8mf2_t shift
, size_t vl
) {
496 return __riscv_vsll_vv_u8mf2(op1
, shift
, vl
);
499 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vsll_vx_u8mf2
500 // CHECK-RV64-SAME: (<vscale x 4 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
501 // CHECK-RV64-NEXT: entry:
502 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vsll.nxv4i8.i64.i64(<vscale x 4 x i8> poison, <vscale x 4 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
503 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
505 vuint8mf2_t
test_vsll_vx_u8mf2(vuint8mf2_t op1
, size_t shift
, size_t vl
) {
506 return __riscv_vsll_vx_u8mf2(op1
, shift
, vl
);
509 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vsll_vv_u8m1
510 // CHECK-RV64-SAME: (<vscale x 8 x i8> [[OP1:%.*]], <vscale x 8 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
511 // CHECK-RV64-NEXT: entry:
512 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vsll.nxv8i8.nxv8i8.i64(<vscale x 8 x i8> poison, <vscale x 8 x i8> [[OP1]], <vscale x 8 x i8> [[SHIFT]], i64 [[VL]])
513 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
515 vuint8m1_t
test_vsll_vv_u8m1(vuint8m1_t op1
, vuint8m1_t shift
, size_t vl
) {
516 return __riscv_vsll_vv_u8m1(op1
, shift
, vl
);
519 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vsll_vx_u8m1
520 // CHECK-RV64-SAME: (<vscale x 8 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
521 // CHECK-RV64-NEXT: entry:
522 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vsll.nxv8i8.i64.i64(<vscale x 8 x i8> poison, <vscale x 8 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
523 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
525 vuint8m1_t
test_vsll_vx_u8m1(vuint8m1_t op1
, size_t shift
, size_t vl
) {
526 return __riscv_vsll_vx_u8m1(op1
, shift
, vl
);
529 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vsll_vv_u8m2
530 // CHECK-RV64-SAME: (<vscale x 16 x i8> [[OP1:%.*]], <vscale x 16 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
531 // CHECK-RV64-NEXT: entry:
532 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vsll.nxv16i8.nxv16i8.i64(<vscale x 16 x i8> poison, <vscale x 16 x i8> [[OP1]], <vscale x 16 x i8> [[SHIFT]], i64 [[VL]])
533 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
535 vuint8m2_t
test_vsll_vv_u8m2(vuint8m2_t op1
, vuint8m2_t shift
, size_t vl
) {
536 return __riscv_vsll_vv_u8m2(op1
, shift
, vl
);
539 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vsll_vx_u8m2
540 // CHECK-RV64-SAME: (<vscale x 16 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
541 // CHECK-RV64-NEXT: entry:
542 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vsll.nxv16i8.i64.i64(<vscale x 16 x i8> poison, <vscale x 16 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
543 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
545 vuint8m2_t
test_vsll_vx_u8m2(vuint8m2_t op1
, size_t shift
, size_t vl
) {
546 return __riscv_vsll_vx_u8m2(op1
, shift
, vl
);
549 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vsll_vv_u8m4
550 // CHECK-RV64-SAME: (<vscale x 32 x i8> [[OP1:%.*]], <vscale x 32 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
551 // CHECK-RV64-NEXT: entry:
552 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vsll.nxv32i8.nxv32i8.i64(<vscale x 32 x i8> poison, <vscale x 32 x i8> [[OP1]], <vscale x 32 x i8> [[SHIFT]], i64 [[VL]])
553 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
555 vuint8m4_t
test_vsll_vv_u8m4(vuint8m4_t op1
, vuint8m4_t shift
, size_t vl
) {
556 return __riscv_vsll_vv_u8m4(op1
, shift
, vl
);
559 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vsll_vx_u8m4
560 // CHECK-RV64-SAME: (<vscale x 32 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
561 // CHECK-RV64-NEXT: entry:
562 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vsll.nxv32i8.i64.i64(<vscale x 32 x i8> poison, <vscale x 32 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
563 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
565 vuint8m4_t
test_vsll_vx_u8m4(vuint8m4_t op1
, size_t shift
, size_t vl
) {
566 return __riscv_vsll_vx_u8m4(op1
, shift
, vl
);
569 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_vsll_vv_u8m8
570 // CHECK-RV64-SAME: (<vscale x 64 x i8> [[OP1:%.*]], <vscale x 64 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
571 // CHECK-RV64-NEXT: entry:
572 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.vsll.nxv64i8.nxv64i8.i64(<vscale x 64 x i8> poison, <vscale x 64 x i8> [[OP1]], <vscale x 64 x i8> [[SHIFT]], i64 [[VL]])
573 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
575 vuint8m8_t
test_vsll_vv_u8m8(vuint8m8_t op1
, vuint8m8_t shift
, size_t vl
) {
576 return __riscv_vsll_vv_u8m8(op1
, shift
, vl
);
579 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_vsll_vx_u8m8
580 // CHECK-RV64-SAME: (<vscale x 64 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
581 // CHECK-RV64-NEXT: entry:
582 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.vsll.nxv64i8.i64.i64(<vscale x 64 x i8> poison, <vscale x 64 x i8> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
583 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
585 vuint8m8_t
test_vsll_vx_u8m8(vuint8m8_t op1
, size_t shift
, size_t vl
) {
586 return __riscv_vsll_vx_u8m8(op1
, shift
, vl
);
589 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vsll_vv_u16mf4
590 // CHECK-RV64-SAME: (<vscale x 1 x i16> [[OP1:%.*]], <vscale x 1 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
591 // CHECK-RV64-NEXT: entry:
592 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vsll.nxv1i16.nxv1i16.i64(<vscale x 1 x i16> poison, <vscale x 1 x i16> [[OP1]], <vscale x 1 x i16> [[SHIFT]], i64 [[VL]])
593 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
595 vuint16mf4_t
test_vsll_vv_u16mf4(vuint16mf4_t op1
, vuint16mf4_t shift
, size_t vl
) {
596 return __riscv_vsll_vv_u16mf4(op1
, shift
, vl
);
599 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vsll_vx_u16mf4
600 // CHECK-RV64-SAME: (<vscale x 1 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
601 // CHECK-RV64-NEXT: entry:
602 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vsll.nxv1i16.i64.i64(<vscale x 1 x i16> poison, <vscale x 1 x i16> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
603 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
605 vuint16mf4_t
test_vsll_vx_u16mf4(vuint16mf4_t op1
, size_t shift
, size_t vl
) {
606 return __riscv_vsll_vx_u16mf4(op1
, shift
, vl
);
609 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vsll_vv_u16mf2
610 // CHECK-RV64-SAME: (<vscale x 2 x i16> [[OP1:%.*]], <vscale x 2 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
611 // CHECK-RV64-NEXT: entry:
612 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vsll.nxv2i16.nxv2i16.i64(<vscale x 2 x i16> poison, <vscale x 2 x i16> [[OP1]], <vscale x 2 x i16> [[SHIFT]], i64 [[VL]])
613 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
615 vuint16mf2_t
test_vsll_vv_u16mf2(vuint16mf2_t op1
, vuint16mf2_t shift
, size_t vl
) {
616 return __riscv_vsll_vv_u16mf2(op1
, shift
, vl
);
619 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vsll_vx_u16mf2
620 // CHECK-RV64-SAME: (<vscale x 2 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
621 // CHECK-RV64-NEXT: entry:
622 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vsll.nxv2i16.i64.i64(<vscale x 2 x i16> poison, <vscale x 2 x i16> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
623 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
625 vuint16mf2_t
test_vsll_vx_u16mf2(vuint16mf2_t op1
, size_t shift
, size_t vl
) {
626 return __riscv_vsll_vx_u16mf2(op1
, shift
, vl
);
629 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vsll_vv_u16m1
630 // CHECK-RV64-SAME: (<vscale x 4 x i16> [[OP1:%.*]], <vscale x 4 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
631 // CHECK-RV64-NEXT: entry:
632 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vsll.nxv4i16.nxv4i16.i64(<vscale x 4 x i16> poison, <vscale x 4 x i16> [[OP1]], <vscale x 4 x i16> [[SHIFT]], i64 [[VL]])
633 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
635 vuint16m1_t
test_vsll_vv_u16m1(vuint16m1_t op1
, vuint16m1_t shift
, size_t vl
) {
636 return __riscv_vsll_vv_u16m1(op1
, shift
, vl
);
639 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vsll_vx_u16m1
640 // CHECK-RV64-SAME: (<vscale x 4 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
641 // CHECK-RV64-NEXT: entry:
642 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vsll.nxv4i16.i64.i64(<vscale x 4 x i16> poison, <vscale x 4 x i16> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
643 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
645 vuint16m1_t
test_vsll_vx_u16m1(vuint16m1_t op1
, size_t shift
, size_t vl
) {
646 return __riscv_vsll_vx_u16m1(op1
, shift
, vl
);
649 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vsll_vv_u16m2
650 // CHECK-RV64-SAME: (<vscale x 8 x i16> [[OP1:%.*]], <vscale x 8 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
651 // CHECK-RV64-NEXT: entry:
652 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vsll.nxv8i16.nxv8i16.i64(<vscale x 8 x i16> poison, <vscale x 8 x i16> [[OP1]], <vscale x 8 x i16> [[SHIFT]], i64 [[VL]])
653 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
655 vuint16m2_t
test_vsll_vv_u16m2(vuint16m2_t op1
, vuint16m2_t shift
, size_t vl
) {
656 return __riscv_vsll_vv_u16m2(op1
, shift
, vl
);
659 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vsll_vx_u16m2
660 // CHECK-RV64-SAME: (<vscale x 8 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
661 // CHECK-RV64-NEXT: entry:
662 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vsll.nxv8i16.i64.i64(<vscale x 8 x i16> poison, <vscale x 8 x i16> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
663 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
665 vuint16m2_t
test_vsll_vx_u16m2(vuint16m2_t op1
, size_t shift
, size_t vl
) {
666 return __riscv_vsll_vx_u16m2(op1
, shift
, vl
);
669 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vsll_vv_u16m4
670 // CHECK-RV64-SAME: (<vscale x 16 x i16> [[OP1:%.*]], <vscale x 16 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
671 // CHECK-RV64-NEXT: entry:
672 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vsll.nxv16i16.nxv16i16.i64(<vscale x 16 x i16> poison, <vscale x 16 x i16> [[OP1]], <vscale x 16 x i16> [[SHIFT]], i64 [[VL]])
673 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
675 vuint16m4_t
test_vsll_vv_u16m4(vuint16m4_t op1
, vuint16m4_t shift
, size_t vl
) {
676 return __riscv_vsll_vv_u16m4(op1
, shift
, vl
);
679 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vsll_vx_u16m4
680 // CHECK-RV64-SAME: (<vscale x 16 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
681 // CHECK-RV64-NEXT: entry:
682 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vsll.nxv16i16.i64.i64(<vscale x 16 x i16> poison, <vscale x 16 x i16> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
683 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
685 vuint16m4_t
test_vsll_vx_u16m4(vuint16m4_t op1
, size_t shift
, size_t vl
) {
686 return __riscv_vsll_vx_u16m4(op1
, shift
, vl
);
689 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_vsll_vv_u16m8
690 // CHECK-RV64-SAME: (<vscale x 32 x i16> [[OP1:%.*]], <vscale x 32 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
691 // CHECK-RV64-NEXT: entry:
692 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.vsll.nxv32i16.nxv32i16.i64(<vscale x 32 x i16> poison, <vscale x 32 x i16> [[OP1]], <vscale x 32 x i16> [[SHIFT]], i64 [[VL]])
693 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
695 vuint16m8_t
test_vsll_vv_u16m8(vuint16m8_t op1
, vuint16m8_t shift
, size_t vl
) {
696 return __riscv_vsll_vv_u16m8(op1
, shift
, vl
);
699 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_vsll_vx_u16m8
700 // CHECK-RV64-SAME: (<vscale x 32 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
701 // CHECK-RV64-NEXT: entry:
702 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.vsll.nxv32i16.i64.i64(<vscale x 32 x i16> poison, <vscale x 32 x i16> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
703 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
705 vuint16m8_t
test_vsll_vx_u16m8(vuint16m8_t op1
, size_t shift
, size_t vl
) {
706 return __riscv_vsll_vx_u16m8(op1
, shift
, vl
);
709 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vsll_vv_u32mf2
710 // CHECK-RV64-SAME: (<vscale x 1 x i32> [[OP1:%.*]], <vscale x 1 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
711 // CHECK-RV64-NEXT: entry:
712 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vsll.nxv1i32.nxv1i32.i64(<vscale x 1 x i32> poison, <vscale x 1 x i32> [[OP1]], <vscale x 1 x i32> [[SHIFT]], i64 [[VL]])
713 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
715 vuint32mf2_t
test_vsll_vv_u32mf2(vuint32mf2_t op1
, vuint32mf2_t shift
, size_t vl
) {
716 return __riscv_vsll_vv_u32mf2(op1
, shift
, vl
);
719 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vsll_vx_u32mf2
720 // CHECK-RV64-SAME: (<vscale x 1 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
721 // CHECK-RV64-NEXT: entry:
722 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vsll.nxv1i32.i64.i64(<vscale x 1 x i32> poison, <vscale x 1 x i32> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
723 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
725 vuint32mf2_t
test_vsll_vx_u32mf2(vuint32mf2_t op1
, size_t shift
, size_t vl
) {
726 return __riscv_vsll_vx_u32mf2(op1
, shift
, vl
);
729 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vsll_vv_u32m1
730 // CHECK-RV64-SAME: (<vscale x 2 x i32> [[OP1:%.*]], <vscale x 2 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
731 // CHECK-RV64-NEXT: entry:
732 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vsll.nxv2i32.nxv2i32.i64(<vscale x 2 x i32> poison, <vscale x 2 x i32> [[OP1]], <vscale x 2 x i32> [[SHIFT]], i64 [[VL]])
733 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
735 vuint32m1_t
test_vsll_vv_u32m1(vuint32m1_t op1
, vuint32m1_t shift
, size_t vl
) {
736 return __riscv_vsll_vv_u32m1(op1
, shift
, vl
);
739 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vsll_vx_u32m1
740 // CHECK-RV64-SAME: (<vscale x 2 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
741 // CHECK-RV64-NEXT: entry:
742 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vsll.nxv2i32.i64.i64(<vscale x 2 x i32> poison, <vscale x 2 x i32> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
743 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
745 vuint32m1_t
test_vsll_vx_u32m1(vuint32m1_t op1
, size_t shift
, size_t vl
) {
746 return __riscv_vsll_vx_u32m1(op1
, shift
, vl
);
749 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vsll_vv_u32m2
750 // CHECK-RV64-SAME: (<vscale x 4 x i32> [[OP1:%.*]], <vscale x 4 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
751 // CHECK-RV64-NEXT: entry:
752 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vsll.nxv4i32.nxv4i32.i64(<vscale x 4 x i32> poison, <vscale x 4 x i32> [[OP1]], <vscale x 4 x i32> [[SHIFT]], i64 [[VL]])
753 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
755 vuint32m2_t
test_vsll_vv_u32m2(vuint32m2_t op1
, vuint32m2_t shift
, size_t vl
) {
756 return __riscv_vsll_vv_u32m2(op1
, shift
, vl
);
759 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vsll_vx_u32m2
760 // CHECK-RV64-SAME: (<vscale x 4 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
761 // CHECK-RV64-NEXT: entry:
762 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vsll.nxv4i32.i64.i64(<vscale x 4 x i32> poison, <vscale x 4 x i32> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
763 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
765 vuint32m2_t
test_vsll_vx_u32m2(vuint32m2_t op1
, size_t shift
, size_t vl
) {
766 return __riscv_vsll_vx_u32m2(op1
, shift
, vl
);
769 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vsll_vv_u32m4
770 // CHECK-RV64-SAME: (<vscale x 8 x i32> [[OP1:%.*]], <vscale x 8 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
771 // CHECK-RV64-NEXT: entry:
772 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vsll.nxv8i32.nxv8i32.i64(<vscale x 8 x i32> poison, <vscale x 8 x i32> [[OP1]], <vscale x 8 x i32> [[SHIFT]], i64 [[VL]])
773 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
775 vuint32m4_t
test_vsll_vv_u32m4(vuint32m4_t op1
, vuint32m4_t shift
, size_t vl
) {
776 return __riscv_vsll_vv_u32m4(op1
, shift
, vl
);
779 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vsll_vx_u32m4
780 // CHECK-RV64-SAME: (<vscale x 8 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
781 // CHECK-RV64-NEXT: entry:
782 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vsll.nxv8i32.i64.i64(<vscale x 8 x i32> poison, <vscale x 8 x i32> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
783 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
785 vuint32m4_t
test_vsll_vx_u32m4(vuint32m4_t op1
, size_t shift
, size_t vl
) {
786 return __riscv_vsll_vx_u32m4(op1
, shift
, vl
);
789 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_vsll_vv_u32m8
790 // CHECK-RV64-SAME: (<vscale x 16 x i32> [[OP1:%.*]], <vscale x 16 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
791 // CHECK-RV64-NEXT: entry:
792 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.vsll.nxv16i32.nxv16i32.i64(<vscale x 16 x i32> poison, <vscale x 16 x i32> [[OP1]], <vscale x 16 x i32> [[SHIFT]], i64 [[VL]])
793 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
795 vuint32m8_t
test_vsll_vv_u32m8(vuint32m8_t op1
, vuint32m8_t shift
, size_t vl
) {
796 return __riscv_vsll_vv_u32m8(op1
, shift
, vl
);
799 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_vsll_vx_u32m8
800 // CHECK-RV64-SAME: (<vscale x 16 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
801 // CHECK-RV64-NEXT: entry:
802 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.vsll.nxv16i32.i64.i64(<vscale x 16 x i32> poison, <vscale x 16 x i32> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
803 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
805 vuint32m8_t
test_vsll_vx_u32m8(vuint32m8_t op1
, size_t shift
, size_t vl
) {
806 return __riscv_vsll_vx_u32m8(op1
, shift
, vl
);
809 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_vsll_vv_u64m1
810 // CHECK-RV64-SAME: (<vscale x 1 x i64> [[OP1:%.*]], <vscale x 1 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
811 // CHECK-RV64-NEXT: entry:
812 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.vsll.nxv1i64.nxv1i64.i64(<vscale x 1 x i64> poison, <vscale x 1 x i64> [[OP1]], <vscale x 1 x i64> [[SHIFT]], i64 [[VL]])
813 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
815 vuint64m1_t
test_vsll_vv_u64m1(vuint64m1_t op1
, vuint64m1_t shift
, size_t vl
) {
816 return __riscv_vsll_vv_u64m1(op1
, shift
, vl
);
819 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_vsll_vx_u64m1
820 // CHECK-RV64-SAME: (<vscale x 1 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
821 // CHECK-RV64-NEXT: entry:
822 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.vsll.nxv1i64.i64.i64(<vscale x 1 x i64> poison, <vscale x 1 x i64> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
823 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
825 vuint64m1_t
test_vsll_vx_u64m1(vuint64m1_t op1
, size_t shift
, size_t vl
) {
826 return __riscv_vsll_vx_u64m1(op1
, shift
, vl
);
829 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_vsll_vv_u64m2
830 // CHECK-RV64-SAME: (<vscale x 2 x i64> [[OP1:%.*]], <vscale x 2 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
831 // CHECK-RV64-NEXT: entry:
832 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.vsll.nxv2i64.nxv2i64.i64(<vscale x 2 x i64> poison, <vscale x 2 x i64> [[OP1]], <vscale x 2 x i64> [[SHIFT]], i64 [[VL]])
833 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
835 vuint64m2_t
test_vsll_vv_u64m2(vuint64m2_t op1
, vuint64m2_t shift
, size_t vl
) {
836 return __riscv_vsll_vv_u64m2(op1
, shift
, vl
);
839 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_vsll_vx_u64m2
840 // CHECK-RV64-SAME: (<vscale x 2 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
841 // CHECK-RV64-NEXT: entry:
842 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.vsll.nxv2i64.i64.i64(<vscale x 2 x i64> poison, <vscale x 2 x i64> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
843 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
845 vuint64m2_t
test_vsll_vx_u64m2(vuint64m2_t op1
, size_t shift
, size_t vl
) {
846 return __riscv_vsll_vx_u64m2(op1
, shift
, vl
);
849 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_vsll_vv_u64m4
850 // CHECK-RV64-SAME: (<vscale x 4 x i64> [[OP1:%.*]], <vscale x 4 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
851 // CHECK-RV64-NEXT: entry:
852 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.vsll.nxv4i64.nxv4i64.i64(<vscale x 4 x i64> poison, <vscale x 4 x i64> [[OP1]], <vscale x 4 x i64> [[SHIFT]], i64 [[VL]])
853 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
855 vuint64m4_t
test_vsll_vv_u64m4(vuint64m4_t op1
, vuint64m4_t shift
, size_t vl
) {
856 return __riscv_vsll_vv_u64m4(op1
, shift
, vl
);
859 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_vsll_vx_u64m4
860 // CHECK-RV64-SAME: (<vscale x 4 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
861 // CHECK-RV64-NEXT: entry:
862 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.vsll.nxv4i64.i64.i64(<vscale x 4 x i64> poison, <vscale x 4 x i64> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
863 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
865 vuint64m4_t
test_vsll_vx_u64m4(vuint64m4_t op1
, size_t shift
, size_t vl
) {
866 return __riscv_vsll_vx_u64m4(op1
, shift
, vl
);
869 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_vsll_vv_u64m8
870 // CHECK-RV64-SAME: (<vscale x 8 x i64> [[OP1:%.*]], <vscale x 8 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
871 // CHECK-RV64-NEXT: entry:
872 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.vsll.nxv8i64.nxv8i64.i64(<vscale x 8 x i64> poison, <vscale x 8 x i64> [[OP1]], <vscale x 8 x i64> [[SHIFT]], i64 [[VL]])
873 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
875 vuint64m8_t
test_vsll_vv_u64m8(vuint64m8_t op1
, vuint64m8_t shift
, size_t vl
) {
876 return __riscv_vsll_vv_u64m8(op1
, shift
, vl
);
879 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_vsll_vx_u64m8
880 // CHECK-RV64-SAME: (<vscale x 8 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
881 // CHECK-RV64-NEXT: entry:
882 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.vsll.nxv8i64.i64.i64(<vscale x 8 x i64> poison, <vscale x 8 x i64> [[OP1]], i64 [[SHIFT]], i64 [[VL]])
883 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
885 vuint64m8_t
test_vsll_vx_u64m8(vuint64m8_t op1
, size_t shift
, size_t vl
) {
886 return __riscv_vsll_vx_u64m8(op1
, shift
, vl
);
889 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vsll_vv_i8mf8_m
890 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i8> [[OP1:%.*]], <vscale x 1 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
891 // CHECK-RV64-NEXT: entry:
892 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vsll.mask.nxv1i8.nxv1i8.i64(<vscale x 1 x i8> poison, <vscale x 1 x i8> [[OP1]], <vscale x 1 x i8> [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
893 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
895 vint8mf8_t
test_vsll_vv_i8mf8_m(vbool64_t mask
, vint8mf8_t op1
, vuint8mf8_t shift
, size_t vl
) {
896 return __riscv_vsll_vv_i8mf8_m(mask
, op1
, shift
, vl
);
899 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vsll_vx_i8mf8_m
900 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
901 // CHECK-RV64-NEXT: entry:
902 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vsll.mask.nxv1i8.i64.i64(<vscale x 1 x i8> poison, <vscale x 1 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
903 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
905 vint8mf8_t
test_vsll_vx_i8mf8_m(vbool64_t mask
, vint8mf8_t op1
, size_t shift
, size_t vl
) {
906 return __riscv_vsll_vx_i8mf8_m(mask
, op1
, shift
, vl
);
909 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vsll_vv_i8mf4_m
910 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i8> [[OP1:%.*]], <vscale x 2 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
911 // CHECK-RV64-NEXT: entry:
912 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vsll.mask.nxv2i8.nxv2i8.i64(<vscale x 2 x i8> poison, <vscale x 2 x i8> [[OP1]], <vscale x 2 x i8> [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
913 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
915 vint8mf4_t
test_vsll_vv_i8mf4_m(vbool32_t mask
, vint8mf4_t op1
, vuint8mf4_t shift
, size_t vl
) {
916 return __riscv_vsll_vv_i8mf4_m(mask
, op1
, shift
, vl
);
919 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vsll_vx_i8mf4_m
920 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
921 // CHECK-RV64-NEXT: entry:
922 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vsll.mask.nxv2i8.i64.i64(<vscale x 2 x i8> poison, <vscale x 2 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
923 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
925 vint8mf4_t
test_vsll_vx_i8mf4_m(vbool32_t mask
, vint8mf4_t op1
, size_t shift
, size_t vl
) {
926 return __riscv_vsll_vx_i8mf4_m(mask
, op1
, shift
, vl
);
929 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vsll_vv_i8mf2_m
930 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i8> [[OP1:%.*]], <vscale x 4 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
931 // CHECK-RV64-NEXT: entry:
932 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vsll.mask.nxv4i8.nxv4i8.i64(<vscale x 4 x i8> poison, <vscale x 4 x i8> [[OP1]], <vscale x 4 x i8> [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
933 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
935 vint8mf2_t
test_vsll_vv_i8mf2_m(vbool16_t mask
, vint8mf2_t op1
, vuint8mf2_t shift
, size_t vl
) {
936 return __riscv_vsll_vv_i8mf2_m(mask
, op1
, shift
, vl
);
939 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vsll_vx_i8mf2_m
940 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
941 // CHECK-RV64-NEXT: entry:
942 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vsll.mask.nxv4i8.i64.i64(<vscale x 4 x i8> poison, <vscale x 4 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
943 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
945 vint8mf2_t
test_vsll_vx_i8mf2_m(vbool16_t mask
, vint8mf2_t op1
, size_t shift
, size_t vl
) {
946 return __riscv_vsll_vx_i8mf2_m(mask
, op1
, shift
, vl
);
949 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vsll_vv_i8m1_m
950 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i8> [[OP1:%.*]], <vscale x 8 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
951 // CHECK-RV64-NEXT: entry:
952 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vsll.mask.nxv8i8.nxv8i8.i64(<vscale x 8 x i8> poison, <vscale x 8 x i8> [[OP1]], <vscale x 8 x i8> [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
953 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
955 vint8m1_t
test_vsll_vv_i8m1_m(vbool8_t mask
, vint8m1_t op1
, vuint8m1_t shift
, size_t vl
) {
956 return __riscv_vsll_vv_i8m1_m(mask
, op1
, shift
, vl
);
959 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vsll_vx_i8m1_m
960 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
961 // CHECK-RV64-NEXT: entry:
962 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vsll.mask.nxv8i8.i64.i64(<vscale x 8 x i8> poison, <vscale x 8 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
963 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
965 vint8m1_t
test_vsll_vx_i8m1_m(vbool8_t mask
, vint8m1_t op1
, size_t shift
, size_t vl
) {
966 return __riscv_vsll_vx_i8m1_m(mask
, op1
, shift
, vl
);
969 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vsll_vv_i8m2_m
970 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i8> [[OP1:%.*]], <vscale x 16 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
971 // CHECK-RV64-NEXT: entry:
972 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vsll.mask.nxv16i8.nxv16i8.i64(<vscale x 16 x i8> poison, <vscale x 16 x i8> [[OP1]], <vscale x 16 x i8> [[SHIFT]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
973 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
975 vint8m2_t
test_vsll_vv_i8m2_m(vbool4_t mask
, vint8m2_t op1
, vuint8m2_t shift
, size_t vl
) {
976 return __riscv_vsll_vv_i8m2_m(mask
, op1
, shift
, vl
);
979 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vsll_vx_i8m2_m
980 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
981 // CHECK-RV64-NEXT: entry:
982 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vsll.mask.nxv16i8.i64.i64(<vscale x 16 x i8> poison, <vscale x 16 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
983 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
985 vint8m2_t
test_vsll_vx_i8m2_m(vbool4_t mask
, vint8m2_t op1
, size_t shift
, size_t vl
) {
986 return __riscv_vsll_vx_i8m2_m(mask
, op1
, shift
, vl
);
989 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vsll_vv_i8m4_m
990 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i8> [[OP1:%.*]], <vscale x 32 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
991 // CHECK-RV64-NEXT: entry:
992 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vsll.mask.nxv32i8.nxv32i8.i64(<vscale x 32 x i8> poison, <vscale x 32 x i8> [[OP1]], <vscale x 32 x i8> [[SHIFT]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 3)
993 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
995 vint8m4_t
test_vsll_vv_i8m4_m(vbool2_t mask
, vint8m4_t op1
, vuint8m4_t shift
, size_t vl
) {
996 return __riscv_vsll_vv_i8m4_m(mask
, op1
, shift
, vl
);
999 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vsll_vx_i8m4_m
1000 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1001 // CHECK-RV64-NEXT: entry:
1002 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vsll.mask.nxv32i8.i64.i64(<vscale x 32 x i8> poison, <vscale x 32 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 3)
1003 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
1005 vint8m4_t
test_vsll_vx_i8m4_m(vbool2_t mask
, vint8m4_t op1
, size_t shift
, size_t vl
) {
1006 return __riscv_vsll_vx_i8m4_m(mask
, op1
, shift
, vl
);
1009 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_vsll_vv_i8m8_m
1010 // CHECK-RV64-SAME: (<vscale x 64 x i1> [[MASK:%.*]], <vscale x 64 x i8> [[OP1:%.*]], <vscale x 64 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1011 // CHECK-RV64-NEXT: entry:
1012 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.vsll.mask.nxv64i8.nxv64i8.i64(<vscale x 64 x i8> poison, <vscale x 64 x i8> [[OP1]], <vscale x 64 x i8> [[SHIFT]], <vscale x 64 x i1> [[MASK]], i64 [[VL]], i64 3)
1013 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
1015 vint8m8_t
test_vsll_vv_i8m8_m(vbool1_t mask
, vint8m8_t op1
, vuint8m8_t shift
, size_t vl
) {
1016 return __riscv_vsll_vv_i8m8_m(mask
, op1
, shift
, vl
);
1019 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_vsll_vx_i8m8_m
1020 // CHECK-RV64-SAME: (<vscale x 64 x i1> [[MASK:%.*]], <vscale x 64 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1021 // CHECK-RV64-NEXT: entry:
1022 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.vsll.mask.nxv64i8.i64.i64(<vscale x 64 x i8> poison, <vscale x 64 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 64 x i1> [[MASK]], i64 [[VL]], i64 3)
1023 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
1025 vint8m8_t
test_vsll_vx_i8m8_m(vbool1_t mask
, vint8m8_t op1
, size_t shift
, size_t vl
) {
1026 return __riscv_vsll_vx_i8m8_m(mask
, op1
, shift
, vl
);
1029 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vsll_vv_i16mf4_m
1030 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i16> [[OP1:%.*]], <vscale x 1 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1031 // CHECK-RV64-NEXT: entry:
1032 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vsll.mask.nxv1i16.nxv1i16.i64(<vscale x 1 x i16> poison, <vscale x 1 x i16> [[OP1]], <vscale x 1 x i16> [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1033 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
1035 vint16mf4_t
test_vsll_vv_i16mf4_m(vbool64_t mask
, vint16mf4_t op1
, vuint16mf4_t shift
, size_t vl
) {
1036 return __riscv_vsll_vv_i16mf4_m(mask
, op1
, shift
, vl
);
1039 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vsll_vx_i16mf4_m
1040 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1041 // CHECK-RV64-NEXT: entry:
1042 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vsll.mask.nxv1i16.i64.i64(<vscale x 1 x i16> poison, <vscale x 1 x i16> [[OP1]], i64 [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1043 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
1045 vint16mf4_t
test_vsll_vx_i16mf4_m(vbool64_t mask
, vint16mf4_t op1
, size_t shift
, size_t vl
) {
1046 return __riscv_vsll_vx_i16mf4_m(mask
, op1
, shift
, vl
);
1049 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vsll_vv_i16mf2_m
1050 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i16> [[OP1:%.*]], <vscale x 2 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1051 // CHECK-RV64-NEXT: entry:
1052 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vsll.mask.nxv2i16.nxv2i16.i64(<vscale x 2 x i16> poison, <vscale x 2 x i16> [[OP1]], <vscale x 2 x i16> [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1053 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
1055 vint16mf2_t
test_vsll_vv_i16mf2_m(vbool32_t mask
, vint16mf2_t op1
, vuint16mf2_t shift
, size_t vl
) {
1056 return __riscv_vsll_vv_i16mf2_m(mask
, op1
, shift
, vl
);
1059 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vsll_vx_i16mf2_m
1060 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1061 // CHECK-RV64-NEXT: entry:
1062 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vsll.mask.nxv2i16.i64.i64(<vscale x 2 x i16> poison, <vscale x 2 x i16> [[OP1]], i64 [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1063 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
1065 vint16mf2_t
test_vsll_vx_i16mf2_m(vbool32_t mask
, vint16mf2_t op1
, size_t shift
, size_t vl
) {
1066 return __riscv_vsll_vx_i16mf2_m(mask
, op1
, shift
, vl
);
1069 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vsll_vv_i16m1_m
1070 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i16> [[OP1:%.*]], <vscale x 4 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1071 // CHECK-RV64-NEXT: entry:
1072 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vsll.mask.nxv4i16.nxv4i16.i64(<vscale x 4 x i16> poison, <vscale x 4 x i16> [[OP1]], <vscale x 4 x i16> [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1073 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
1075 vint16m1_t
test_vsll_vv_i16m1_m(vbool16_t mask
, vint16m1_t op1
, vuint16m1_t shift
, size_t vl
) {
1076 return __riscv_vsll_vv_i16m1_m(mask
, op1
, shift
, vl
);
1079 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vsll_vx_i16m1_m
1080 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1081 // CHECK-RV64-NEXT: entry:
1082 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vsll.mask.nxv4i16.i64.i64(<vscale x 4 x i16> poison, <vscale x 4 x i16> [[OP1]], i64 [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1083 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
1085 vint16m1_t
test_vsll_vx_i16m1_m(vbool16_t mask
, vint16m1_t op1
, size_t shift
, size_t vl
) {
1086 return __riscv_vsll_vx_i16m1_m(mask
, op1
, shift
, vl
);
1089 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vsll_vv_i16m2_m
1090 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i16> [[OP1:%.*]], <vscale x 8 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1091 // CHECK-RV64-NEXT: entry:
1092 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vsll.mask.nxv8i16.nxv8i16.i64(<vscale x 8 x i16> poison, <vscale x 8 x i16> [[OP1]], <vscale x 8 x i16> [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1093 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
1095 vint16m2_t
test_vsll_vv_i16m2_m(vbool8_t mask
, vint16m2_t op1
, vuint16m2_t shift
, size_t vl
) {
1096 return __riscv_vsll_vv_i16m2_m(mask
, op1
, shift
, vl
);
1099 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vsll_vx_i16m2_m
1100 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1101 // CHECK-RV64-NEXT: entry:
1102 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vsll.mask.nxv8i16.i64.i64(<vscale x 8 x i16> poison, <vscale x 8 x i16> [[OP1]], i64 [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1103 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
1105 vint16m2_t
test_vsll_vx_i16m2_m(vbool8_t mask
, vint16m2_t op1
, size_t shift
, size_t vl
) {
1106 return __riscv_vsll_vx_i16m2_m(mask
, op1
, shift
, vl
);
1109 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vsll_vv_i16m4_m
1110 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i16> [[OP1:%.*]], <vscale x 16 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1111 // CHECK-RV64-NEXT: entry:
1112 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vsll.mask.nxv16i16.nxv16i16.i64(<vscale x 16 x i16> poison, <vscale x 16 x i16> [[OP1]], <vscale x 16 x i16> [[SHIFT]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
1113 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
1115 vint16m4_t
test_vsll_vv_i16m4_m(vbool4_t mask
, vint16m4_t op1
, vuint16m4_t shift
, size_t vl
) {
1116 return __riscv_vsll_vv_i16m4_m(mask
, op1
, shift
, vl
);
1119 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vsll_vx_i16m4_m
1120 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1121 // CHECK-RV64-NEXT: entry:
1122 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vsll.mask.nxv16i16.i64.i64(<vscale x 16 x i16> poison, <vscale x 16 x i16> [[OP1]], i64 [[SHIFT]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
1123 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
1125 vint16m4_t
test_vsll_vx_i16m4_m(vbool4_t mask
, vint16m4_t op1
, size_t shift
, size_t vl
) {
1126 return __riscv_vsll_vx_i16m4_m(mask
, op1
, shift
, vl
);
1129 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_vsll_vv_i16m8_m
1130 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i16> [[OP1:%.*]], <vscale x 32 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1131 // CHECK-RV64-NEXT: entry:
1132 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.vsll.mask.nxv32i16.nxv32i16.i64(<vscale x 32 x i16> poison, <vscale x 32 x i16> [[OP1]], <vscale x 32 x i16> [[SHIFT]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 3)
1133 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
1135 vint16m8_t
test_vsll_vv_i16m8_m(vbool2_t mask
, vint16m8_t op1
, vuint16m8_t shift
, size_t vl
) {
1136 return __riscv_vsll_vv_i16m8_m(mask
, op1
, shift
, vl
);
1139 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_vsll_vx_i16m8_m
1140 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1141 // CHECK-RV64-NEXT: entry:
1142 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.vsll.mask.nxv32i16.i64.i64(<vscale x 32 x i16> poison, <vscale x 32 x i16> [[OP1]], i64 [[SHIFT]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 3)
1143 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
1145 vint16m8_t
test_vsll_vx_i16m8_m(vbool2_t mask
, vint16m8_t op1
, size_t shift
, size_t vl
) {
1146 return __riscv_vsll_vx_i16m8_m(mask
, op1
, shift
, vl
);
1149 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vsll_vv_i32mf2_m
1150 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i32> [[OP1:%.*]], <vscale x 1 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1151 // CHECK-RV64-NEXT: entry:
1152 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vsll.mask.nxv1i32.nxv1i32.i64(<vscale x 1 x i32> poison, <vscale x 1 x i32> [[OP1]], <vscale x 1 x i32> [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1153 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
1155 vint32mf2_t
test_vsll_vv_i32mf2_m(vbool64_t mask
, vint32mf2_t op1
, vuint32mf2_t shift
, size_t vl
) {
1156 return __riscv_vsll_vv_i32mf2_m(mask
, op1
, shift
, vl
);
1159 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vsll_vx_i32mf2_m
1160 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1161 // CHECK-RV64-NEXT: entry:
1162 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vsll.mask.nxv1i32.i64.i64(<vscale x 1 x i32> poison, <vscale x 1 x i32> [[OP1]], i64 [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1163 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
1165 vint32mf2_t
test_vsll_vx_i32mf2_m(vbool64_t mask
, vint32mf2_t op1
, size_t shift
, size_t vl
) {
1166 return __riscv_vsll_vx_i32mf2_m(mask
, op1
, shift
, vl
);
1169 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vsll_vv_i32m1_m
1170 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i32> [[OP1:%.*]], <vscale x 2 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1171 // CHECK-RV64-NEXT: entry:
1172 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vsll.mask.nxv2i32.nxv2i32.i64(<vscale x 2 x i32> poison, <vscale x 2 x i32> [[OP1]], <vscale x 2 x i32> [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1173 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
1175 vint32m1_t
test_vsll_vv_i32m1_m(vbool32_t mask
, vint32m1_t op1
, vuint32m1_t shift
, size_t vl
) {
1176 return __riscv_vsll_vv_i32m1_m(mask
, op1
, shift
, vl
);
1179 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vsll_vx_i32m1_m
1180 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1181 // CHECK-RV64-NEXT: entry:
1182 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vsll.mask.nxv2i32.i64.i64(<vscale x 2 x i32> poison, <vscale x 2 x i32> [[OP1]], i64 [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1183 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
1185 vint32m1_t
test_vsll_vx_i32m1_m(vbool32_t mask
, vint32m1_t op1
, size_t shift
, size_t vl
) {
1186 return __riscv_vsll_vx_i32m1_m(mask
, op1
, shift
, vl
);
1189 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vsll_vv_i32m2_m
1190 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i32> [[OP1:%.*]], <vscale x 4 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1191 // CHECK-RV64-NEXT: entry:
1192 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vsll.mask.nxv4i32.nxv4i32.i64(<vscale x 4 x i32> poison, <vscale x 4 x i32> [[OP1]], <vscale x 4 x i32> [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1193 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
1195 vint32m2_t
test_vsll_vv_i32m2_m(vbool16_t mask
, vint32m2_t op1
, vuint32m2_t shift
, size_t vl
) {
1196 return __riscv_vsll_vv_i32m2_m(mask
, op1
, shift
, vl
);
1199 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vsll_vx_i32m2_m
1200 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1201 // CHECK-RV64-NEXT: entry:
1202 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vsll.mask.nxv4i32.i64.i64(<vscale x 4 x i32> poison, <vscale x 4 x i32> [[OP1]], i64 [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1203 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
1205 vint32m2_t
test_vsll_vx_i32m2_m(vbool16_t mask
, vint32m2_t op1
, size_t shift
, size_t vl
) {
1206 return __riscv_vsll_vx_i32m2_m(mask
, op1
, shift
, vl
);
1209 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vsll_vv_i32m4_m
1210 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i32> [[OP1:%.*]], <vscale x 8 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1211 // CHECK-RV64-NEXT: entry:
1212 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vsll.mask.nxv8i32.nxv8i32.i64(<vscale x 8 x i32> poison, <vscale x 8 x i32> [[OP1]], <vscale x 8 x i32> [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1213 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
1215 vint32m4_t
test_vsll_vv_i32m4_m(vbool8_t mask
, vint32m4_t op1
, vuint32m4_t shift
, size_t vl
) {
1216 return __riscv_vsll_vv_i32m4_m(mask
, op1
, shift
, vl
);
1219 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vsll_vx_i32m4_m
1220 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1221 // CHECK-RV64-NEXT: entry:
1222 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vsll.mask.nxv8i32.i64.i64(<vscale x 8 x i32> poison, <vscale x 8 x i32> [[OP1]], i64 [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1223 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
1225 vint32m4_t
test_vsll_vx_i32m4_m(vbool8_t mask
, vint32m4_t op1
, size_t shift
, size_t vl
) {
1226 return __riscv_vsll_vx_i32m4_m(mask
, op1
, shift
, vl
);
1229 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_vsll_vv_i32m8_m
1230 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i32> [[OP1:%.*]], <vscale x 16 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1231 // CHECK-RV64-NEXT: entry:
1232 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.vsll.mask.nxv16i32.nxv16i32.i64(<vscale x 16 x i32> poison, <vscale x 16 x i32> [[OP1]], <vscale x 16 x i32> [[SHIFT]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
1233 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
1235 vint32m8_t
test_vsll_vv_i32m8_m(vbool4_t mask
, vint32m8_t op1
, vuint32m8_t shift
, size_t vl
) {
1236 return __riscv_vsll_vv_i32m8_m(mask
, op1
, shift
, vl
);
1239 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_vsll_vx_i32m8_m
1240 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1241 // CHECK-RV64-NEXT: entry:
1242 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.vsll.mask.nxv16i32.i64.i64(<vscale x 16 x i32> poison, <vscale x 16 x i32> [[OP1]], i64 [[SHIFT]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
1243 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
1245 vint32m8_t
test_vsll_vx_i32m8_m(vbool4_t mask
, vint32m8_t op1
, size_t shift
, size_t vl
) {
1246 return __riscv_vsll_vx_i32m8_m(mask
, op1
, shift
, vl
);
1249 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_vsll_vv_i64m1_m
1250 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i64> [[OP1:%.*]], <vscale x 1 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1251 // CHECK-RV64-NEXT: entry:
1252 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.vsll.mask.nxv1i64.nxv1i64.i64(<vscale x 1 x i64> poison, <vscale x 1 x i64> [[OP1]], <vscale x 1 x i64> [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1253 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
1255 vint64m1_t
test_vsll_vv_i64m1_m(vbool64_t mask
, vint64m1_t op1
, vuint64m1_t shift
, size_t vl
) {
1256 return __riscv_vsll_vv_i64m1_m(mask
, op1
, shift
, vl
);
1259 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_vsll_vx_i64m1_m
1260 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1261 // CHECK-RV64-NEXT: entry:
1262 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.vsll.mask.nxv1i64.i64.i64(<vscale x 1 x i64> poison, <vscale x 1 x i64> [[OP1]], i64 [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1263 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
1265 vint64m1_t
test_vsll_vx_i64m1_m(vbool64_t mask
, vint64m1_t op1
, size_t shift
, size_t vl
) {
1266 return __riscv_vsll_vx_i64m1_m(mask
, op1
, shift
, vl
);
1269 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_vsll_vv_i64m2_m
1270 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i64> [[OP1:%.*]], <vscale x 2 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1271 // CHECK-RV64-NEXT: entry:
1272 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.vsll.mask.nxv2i64.nxv2i64.i64(<vscale x 2 x i64> poison, <vscale x 2 x i64> [[OP1]], <vscale x 2 x i64> [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1273 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
1275 vint64m2_t
test_vsll_vv_i64m2_m(vbool32_t mask
, vint64m2_t op1
, vuint64m2_t shift
, size_t vl
) {
1276 return __riscv_vsll_vv_i64m2_m(mask
, op1
, shift
, vl
);
1279 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_vsll_vx_i64m2_m
1280 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1281 // CHECK-RV64-NEXT: entry:
1282 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.vsll.mask.nxv2i64.i64.i64(<vscale x 2 x i64> poison, <vscale x 2 x i64> [[OP1]], i64 [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1283 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
1285 vint64m2_t
test_vsll_vx_i64m2_m(vbool32_t mask
, vint64m2_t op1
, size_t shift
, size_t vl
) {
1286 return __riscv_vsll_vx_i64m2_m(mask
, op1
, shift
, vl
);
1289 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_vsll_vv_i64m4_m
1290 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i64> [[OP1:%.*]], <vscale x 4 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1291 // CHECK-RV64-NEXT: entry:
1292 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.vsll.mask.nxv4i64.nxv4i64.i64(<vscale x 4 x i64> poison, <vscale x 4 x i64> [[OP1]], <vscale x 4 x i64> [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1293 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
1295 vint64m4_t
test_vsll_vv_i64m4_m(vbool16_t mask
, vint64m4_t op1
, vuint64m4_t shift
, size_t vl
) {
1296 return __riscv_vsll_vv_i64m4_m(mask
, op1
, shift
, vl
);
1299 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_vsll_vx_i64m4_m
1300 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1301 // CHECK-RV64-NEXT: entry:
1302 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.vsll.mask.nxv4i64.i64.i64(<vscale x 4 x i64> poison, <vscale x 4 x i64> [[OP1]], i64 [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1303 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
1305 vint64m4_t
test_vsll_vx_i64m4_m(vbool16_t mask
, vint64m4_t op1
, size_t shift
, size_t vl
) {
1306 return __riscv_vsll_vx_i64m4_m(mask
, op1
, shift
, vl
);
1309 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_vsll_vv_i64m8_m
1310 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i64> [[OP1:%.*]], <vscale x 8 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1311 // CHECK-RV64-NEXT: entry:
1312 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.vsll.mask.nxv8i64.nxv8i64.i64(<vscale x 8 x i64> poison, <vscale x 8 x i64> [[OP1]], <vscale x 8 x i64> [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1313 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
1315 vint64m8_t
test_vsll_vv_i64m8_m(vbool8_t mask
, vint64m8_t op1
, vuint64m8_t shift
, size_t vl
) {
1316 return __riscv_vsll_vv_i64m8_m(mask
, op1
, shift
, vl
);
1319 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_vsll_vx_i64m8_m
1320 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1321 // CHECK-RV64-NEXT: entry:
1322 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.vsll.mask.nxv8i64.i64.i64(<vscale x 8 x i64> poison, <vscale x 8 x i64> [[OP1]], i64 [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1323 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
1325 vint64m8_t
test_vsll_vx_i64m8_m(vbool8_t mask
, vint64m8_t op1
, size_t shift
, size_t vl
) {
1326 return __riscv_vsll_vx_i64m8_m(mask
, op1
, shift
, vl
);
1329 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vsll_vv_u8mf8_m
1330 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i8> [[OP1:%.*]], <vscale x 1 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1331 // CHECK-RV64-NEXT: entry:
1332 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vsll.mask.nxv1i8.nxv1i8.i64(<vscale x 1 x i8> poison, <vscale x 1 x i8> [[OP1]], <vscale x 1 x i8> [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1333 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
1335 vuint8mf8_t
test_vsll_vv_u8mf8_m(vbool64_t mask
, vuint8mf8_t op1
, vuint8mf8_t shift
, size_t vl
) {
1336 return __riscv_vsll_vv_u8mf8_m(mask
, op1
, shift
, vl
);
1339 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vsll_vx_u8mf8_m
1340 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1341 // CHECK-RV64-NEXT: entry:
1342 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vsll.mask.nxv1i8.i64.i64(<vscale x 1 x i8> poison, <vscale x 1 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1343 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
1345 vuint8mf8_t
test_vsll_vx_u8mf8_m(vbool64_t mask
, vuint8mf8_t op1
, size_t shift
, size_t vl
) {
1346 return __riscv_vsll_vx_u8mf8_m(mask
, op1
, shift
, vl
);
1349 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vsll_vv_u8mf4_m
1350 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i8> [[OP1:%.*]], <vscale x 2 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1351 // CHECK-RV64-NEXT: entry:
1352 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vsll.mask.nxv2i8.nxv2i8.i64(<vscale x 2 x i8> poison, <vscale x 2 x i8> [[OP1]], <vscale x 2 x i8> [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1353 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
1355 vuint8mf4_t
test_vsll_vv_u8mf4_m(vbool32_t mask
, vuint8mf4_t op1
, vuint8mf4_t shift
, size_t vl
) {
1356 return __riscv_vsll_vv_u8mf4_m(mask
, op1
, shift
, vl
);
1359 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vsll_vx_u8mf4_m
1360 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1361 // CHECK-RV64-NEXT: entry:
1362 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vsll.mask.nxv2i8.i64.i64(<vscale x 2 x i8> poison, <vscale x 2 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1363 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
1365 vuint8mf4_t
test_vsll_vx_u8mf4_m(vbool32_t mask
, vuint8mf4_t op1
, size_t shift
, size_t vl
) {
1366 return __riscv_vsll_vx_u8mf4_m(mask
, op1
, shift
, vl
);
1369 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vsll_vv_u8mf2_m
1370 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i8> [[OP1:%.*]], <vscale x 4 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1371 // CHECK-RV64-NEXT: entry:
1372 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vsll.mask.nxv4i8.nxv4i8.i64(<vscale x 4 x i8> poison, <vscale x 4 x i8> [[OP1]], <vscale x 4 x i8> [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1373 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
1375 vuint8mf2_t
test_vsll_vv_u8mf2_m(vbool16_t mask
, vuint8mf2_t op1
, vuint8mf2_t shift
, size_t vl
) {
1376 return __riscv_vsll_vv_u8mf2_m(mask
, op1
, shift
, vl
);
1379 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vsll_vx_u8mf2_m
1380 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1381 // CHECK-RV64-NEXT: entry:
1382 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vsll.mask.nxv4i8.i64.i64(<vscale x 4 x i8> poison, <vscale x 4 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1383 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
1385 vuint8mf2_t
test_vsll_vx_u8mf2_m(vbool16_t mask
, vuint8mf2_t op1
, size_t shift
, size_t vl
) {
1386 return __riscv_vsll_vx_u8mf2_m(mask
, op1
, shift
, vl
);
1389 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vsll_vv_u8m1_m
1390 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i8> [[OP1:%.*]], <vscale x 8 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1391 // CHECK-RV64-NEXT: entry:
1392 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vsll.mask.nxv8i8.nxv8i8.i64(<vscale x 8 x i8> poison, <vscale x 8 x i8> [[OP1]], <vscale x 8 x i8> [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1393 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
1395 vuint8m1_t
test_vsll_vv_u8m1_m(vbool8_t mask
, vuint8m1_t op1
, vuint8m1_t shift
, size_t vl
) {
1396 return __riscv_vsll_vv_u8m1_m(mask
, op1
, shift
, vl
);
1399 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vsll_vx_u8m1_m
1400 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1401 // CHECK-RV64-NEXT: entry:
1402 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vsll.mask.nxv8i8.i64.i64(<vscale x 8 x i8> poison, <vscale x 8 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1403 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
1405 vuint8m1_t
test_vsll_vx_u8m1_m(vbool8_t mask
, vuint8m1_t op1
, size_t shift
, size_t vl
) {
1406 return __riscv_vsll_vx_u8m1_m(mask
, op1
, shift
, vl
);
1409 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vsll_vv_u8m2_m
1410 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i8> [[OP1:%.*]], <vscale x 16 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1411 // CHECK-RV64-NEXT: entry:
1412 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vsll.mask.nxv16i8.nxv16i8.i64(<vscale x 16 x i8> poison, <vscale x 16 x i8> [[OP1]], <vscale x 16 x i8> [[SHIFT]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
1413 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
1415 vuint8m2_t
test_vsll_vv_u8m2_m(vbool4_t mask
, vuint8m2_t op1
, vuint8m2_t shift
, size_t vl
) {
1416 return __riscv_vsll_vv_u8m2_m(mask
, op1
, shift
, vl
);
1419 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vsll_vx_u8m2_m
1420 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1421 // CHECK-RV64-NEXT: entry:
1422 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vsll.mask.nxv16i8.i64.i64(<vscale x 16 x i8> poison, <vscale x 16 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
1423 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
1425 vuint8m2_t
test_vsll_vx_u8m2_m(vbool4_t mask
, vuint8m2_t op1
, size_t shift
, size_t vl
) {
1426 return __riscv_vsll_vx_u8m2_m(mask
, op1
, shift
, vl
);
1429 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vsll_vv_u8m4_m
1430 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i8> [[OP1:%.*]], <vscale x 32 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1431 // CHECK-RV64-NEXT: entry:
1432 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vsll.mask.nxv32i8.nxv32i8.i64(<vscale x 32 x i8> poison, <vscale x 32 x i8> [[OP1]], <vscale x 32 x i8> [[SHIFT]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 3)
1433 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
1435 vuint8m4_t
test_vsll_vv_u8m4_m(vbool2_t mask
, vuint8m4_t op1
, vuint8m4_t shift
, size_t vl
) {
1436 return __riscv_vsll_vv_u8m4_m(mask
, op1
, shift
, vl
);
1439 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vsll_vx_u8m4_m
1440 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1441 // CHECK-RV64-NEXT: entry:
1442 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vsll.mask.nxv32i8.i64.i64(<vscale x 32 x i8> poison, <vscale x 32 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 3)
1443 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
1445 vuint8m4_t
test_vsll_vx_u8m4_m(vbool2_t mask
, vuint8m4_t op1
, size_t shift
, size_t vl
) {
1446 return __riscv_vsll_vx_u8m4_m(mask
, op1
, shift
, vl
);
1449 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_vsll_vv_u8m8_m
1450 // CHECK-RV64-SAME: (<vscale x 64 x i1> [[MASK:%.*]], <vscale x 64 x i8> [[OP1:%.*]], <vscale x 64 x i8> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1451 // CHECK-RV64-NEXT: entry:
1452 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.vsll.mask.nxv64i8.nxv64i8.i64(<vscale x 64 x i8> poison, <vscale x 64 x i8> [[OP1]], <vscale x 64 x i8> [[SHIFT]], <vscale x 64 x i1> [[MASK]], i64 [[VL]], i64 3)
1453 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
1455 vuint8m8_t
test_vsll_vv_u8m8_m(vbool1_t mask
, vuint8m8_t op1
, vuint8m8_t shift
, size_t vl
) {
1456 return __riscv_vsll_vv_u8m8_m(mask
, op1
, shift
, vl
);
1459 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_vsll_vx_u8m8_m
1460 // CHECK-RV64-SAME: (<vscale x 64 x i1> [[MASK:%.*]], <vscale x 64 x i8> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1461 // CHECK-RV64-NEXT: entry:
1462 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.vsll.mask.nxv64i8.i64.i64(<vscale x 64 x i8> poison, <vscale x 64 x i8> [[OP1]], i64 [[SHIFT]], <vscale x 64 x i1> [[MASK]], i64 [[VL]], i64 3)
1463 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
1465 vuint8m8_t
test_vsll_vx_u8m8_m(vbool1_t mask
, vuint8m8_t op1
, size_t shift
, size_t vl
) {
1466 return __riscv_vsll_vx_u8m8_m(mask
, op1
, shift
, vl
);
1469 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vsll_vv_u16mf4_m
1470 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i16> [[OP1:%.*]], <vscale x 1 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1471 // CHECK-RV64-NEXT: entry:
1472 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vsll.mask.nxv1i16.nxv1i16.i64(<vscale x 1 x i16> poison, <vscale x 1 x i16> [[OP1]], <vscale x 1 x i16> [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1473 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
1475 vuint16mf4_t
test_vsll_vv_u16mf4_m(vbool64_t mask
, vuint16mf4_t op1
, vuint16mf4_t shift
, size_t vl
) {
1476 return __riscv_vsll_vv_u16mf4_m(mask
, op1
, shift
, vl
);
1479 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vsll_vx_u16mf4_m
1480 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1481 // CHECK-RV64-NEXT: entry:
1482 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vsll.mask.nxv1i16.i64.i64(<vscale x 1 x i16> poison, <vscale x 1 x i16> [[OP1]], i64 [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1483 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
1485 vuint16mf4_t
test_vsll_vx_u16mf4_m(vbool64_t mask
, vuint16mf4_t op1
, size_t shift
, size_t vl
) {
1486 return __riscv_vsll_vx_u16mf4_m(mask
, op1
, shift
, vl
);
1489 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vsll_vv_u16mf2_m
1490 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i16> [[OP1:%.*]], <vscale x 2 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1491 // CHECK-RV64-NEXT: entry:
1492 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vsll.mask.nxv2i16.nxv2i16.i64(<vscale x 2 x i16> poison, <vscale x 2 x i16> [[OP1]], <vscale x 2 x i16> [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1493 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
1495 vuint16mf2_t
test_vsll_vv_u16mf2_m(vbool32_t mask
, vuint16mf2_t op1
, vuint16mf2_t shift
, size_t vl
) {
1496 return __riscv_vsll_vv_u16mf2_m(mask
, op1
, shift
, vl
);
1499 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vsll_vx_u16mf2_m
1500 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1501 // CHECK-RV64-NEXT: entry:
1502 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vsll.mask.nxv2i16.i64.i64(<vscale x 2 x i16> poison, <vscale x 2 x i16> [[OP1]], i64 [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1503 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
1505 vuint16mf2_t
test_vsll_vx_u16mf2_m(vbool32_t mask
, vuint16mf2_t op1
, size_t shift
, size_t vl
) {
1506 return __riscv_vsll_vx_u16mf2_m(mask
, op1
, shift
, vl
);
1509 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vsll_vv_u16m1_m
1510 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i16> [[OP1:%.*]], <vscale x 4 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1511 // CHECK-RV64-NEXT: entry:
1512 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vsll.mask.nxv4i16.nxv4i16.i64(<vscale x 4 x i16> poison, <vscale x 4 x i16> [[OP1]], <vscale x 4 x i16> [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1513 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
1515 vuint16m1_t
test_vsll_vv_u16m1_m(vbool16_t mask
, vuint16m1_t op1
, vuint16m1_t shift
, size_t vl
) {
1516 return __riscv_vsll_vv_u16m1_m(mask
, op1
, shift
, vl
);
1519 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vsll_vx_u16m1_m
1520 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1521 // CHECK-RV64-NEXT: entry:
1522 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vsll.mask.nxv4i16.i64.i64(<vscale x 4 x i16> poison, <vscale x 4 x i16> [[OP1]], i64 [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1523 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
1525 vuint16m1_t
test_vsll_vx_u16m1_m(vbool16_t mask
, vuint16m1_t op1
, size_t shift
, size_t vl
) {
1526 return __riscv_vsll_vx_u16m1_m(mask
, op1
, shift
, vl
);
1529 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vsll_vv_u16m2_m
1530 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i16> [[OP1:%.*]], <vscale x 8 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1531 // CHECK-RV64-NEXT: entry:
1532 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vsll.mask.nxv8i16.nxv8i16.i64(<vscale x 8 x i16> poison, <vscale x 8 x i16> [[OP1]], <vscale x 8 x i16> [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1533 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
1535 vuint16m2_t
test_vsll_vv_u16m2_m(vbool8_t mask
, vuint16m2_t op1
, vuint16m2_t shift
, size_t vl
) {
1536 return __riscv_vsll_vv_u16m2_m(mask
, op1
, shift
, vl
);
1539 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vsll_vx_u16m2_m
1540 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1541 // CHECK-RV64-NEXT: entry:
1542 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vsll.mask.nxv8i16.i64.i64(<vscale x 8 x i16> poison, <vscale x 8 x i16> [[OP1]], i64 [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1543 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
1545 vuint16m2_t
test_vsll_vx_u16m2_m(vbool8_t mask
, vuint16m2_t op1
, size_t shift
, size_t vl
) {
1546 return __riscv_vsll_vx_u16m2_m(mask
, op1
, shift
, vl
);
1549 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vsll_vv_u16m4_m
1550 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i16> [[OP1:%.*]], <vscale x 16 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1551 // CHECK-RV64-NEXT: entry:
1552 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vsll.mask.nxv16i16.nxv16i16.i64(<vscale x 16 x i16> poison, <vscale x 16 x i16> [[OP1]], <vscale x 16 x i16> [[SHIFT]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
1553 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
1555 vuint16m4_t
test_vsll_vv_u16m4_m(vbool4_t mask
, vuint16m4_t op1
, vuint16m4_t shift
, size_t vl
) {
1556 return __riscv_vsll_vv_u16m4_m(mask
, op1
, shift
, vl
);
1559 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vsll_vx_u16m4_m
1560 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1561 // CHECK-RV64-NEXT: entry:
1562 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vsll.mask.nxv16i16.i64.i64(<vscale x 16 x i16> poison, <vscale x 16 x i16> [[OP1]], i64 [[SHIFT]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
1563 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
1565 vuint16m4_t
test_vsll_vx_u16m4_m(vbool4_t mask
, vuint16m4_t op1
, size_t shift
, size_t vl
) {
1566 return __riscv_vsll_vx_u16m4_m(mask
, op1
, shift
, vl
);
1569 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_vsll_vv_u16m8_m
1570 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i16> [[OP1:%.*]], <vscale x 32 x i16> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1571 // CHECK-RV64-NEXT: entry:
1572 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.vsll.mask.nxv32i16.nxv32i16.i64(<vscale x 32 x i16> poison, <vscale x 32 x i16> [[OP1]], <vscale x 32 x i16> [[SHIFT]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 3)
1573 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
1575 vuint16m8_t
test_vsll_vv_u16m8_m(vbool2_t mask
, vuint16m8_t op1
, vuint16m8_t shift
, size_t vl
) {
1576 return __riscv_vsll_vv_u16m8_m(mask
, op1
, shift
, vl
);
1579 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_vsll_vx_u16m8_m
1580 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i16> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1581 // CHECK-RV64-NEXT: entry:
1582 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.vsll.mask.nxv32i16.i64.i64(<vscale x 32 x i16> poison, <vscale x 32 x i16> [[OP1]], i64 [[SHIFT]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 3)
1583 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
1585 vuint16m8_t
test_vsll_vx_u16m8_m(vbool2_t mask
, vuint16m8_t op1
, size_t shift
, size_t vl
) {
1586 return __riscv_vsll_vx_u16m8_m(mask
, op1
, shift
, vl
);
1589 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vsll_vv_u32mf2_m
1590 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i32> [[OP1:%.*]], <vscale x 1 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1591 // CHECK-RV64-NEXT: entry:
1592 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vsll.mask.nxv1i32.nxv1i32.i64(<vscale x 1 x i32> poison, <vscale x 1 x i32> [[OP1]], <vscale x 1 x i32> [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1593 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
1595 vuint32mf2_t
test_vsll_vv_u32mf2_m(vbool64_t mask
, vuint32mf2_t op1
, vuint32mf2_t shift
, size_t vl
) {
1596 return __riscv_vsll_vv_u32mf2_m(mask
, op1
, shift
, vl
);
1599 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vsll_vx_u32mf2_m
1600 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1601 // CHECK-RV64-NEXT: entry:
1602 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vsll.mask.nxv1i32.i64.i64(<vscale x 1 x i32> poison, <vscale x 1 x i32> [[OP1]], i64 [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1603 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
1605 vuint32mf2_t
test_vsll_vx_u32mf2_m(vbool64_t mask
, vuint32mf2_t op1
, size_t shift
, size_t vl
) {
1606 return __riscv_vsll_vx_u32mf2_m(mask
, op1
, shift
, vl
);
1609 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vsll_vv_u32m1_m
1610 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i32> [[OP1:%.*]], <vscale x 2 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1611 // CHECK-RV64-NEXT: entry:
1612 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vsll.mask.nxv2i32.nxv2i32.i64(<vscale x 2 x i32> poison, <vscale x 2 x i32> [[OP1]], <vscale x 2 x i32> [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1613 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
1615 vuint32m1_t
test_vsll_vv_u32m1_m(vbool32_t mask
, vuint32m1_t op1
, vuint32m1_t shift
, size_t vl
) {
1616 return __riscv_vsll_vv_u32m1_m(mask
, op1
, shift
, vl
);
1619 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vsll_vx_u32m1_m
1620 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1621 // CHECK-RV64-NEXT: entry:
1622 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vsll.mask.nxv2i32.i64.i64(<vscale x 2 x i32> poison, <vscale x 2 x i32> [[OP1]], i64 [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1623 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
1625 vuint32m1_t
test_vsll_vx_u32m1_m(vbool32_t mask
, vuint32m1_t op1
, size_t shift
, size_t vl
) {
1626 return __riscv_vsll_vx_u32m1_m(mask
, op1
, shift
, vl
);
1629 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vsll_vv_u32m2_m
1630 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i32> [[OP1:%.*]], <vscale x 4 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1631 // CHECK-RV64-NEXT: entry:
1632 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vsll.mask.nxv4i32.nxv4i32.i64(<vscale x 4 x i32> poison, <vscale x 4 x i32> [[OP1]], <vscale x 4 x i32> [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1633 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
1635 vuint32m2_t
test_vsll_vv_u32m2_m(vbool16_t mask
, vuint32m2_t op1
, vuint32m2_t shift
, size_t vl
) {
1636 return __riscv_vsll_vv_u32m2_m(mask
, op1
, shift
, vl
);
1639 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vsll_vx_u32m2_m
1640 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1641 // CHECK-RV64-NEXT: entry:
1642 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vsll.mask.nxv4i32.i64.i64(<vscale x 4 x i32> poison, <vscale x 4 x i32> [[OP1]], i64 [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1643 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
1645 vuint32m2_t
test_vsll_vx_u32m2_m(vbool16_t mask
, vuint32m2_t op1
, size_t shift
, size_t vl
) {
1646 return __riscv_vsll_vx_u32m2_m(mask
, op1
, shift
, vl
);
1649 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vsll_vv_u32m4_m
1650 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i32> [[OP1:%.*]], <vscale x 8 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1651 // CHECK-RV64-NEXT: entry:
1652 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vsll.mask.nxv8i32.nxv8i32.i64(<vscale x 8 x i32> poison, <vscale x 8 x i32> [[OP1]], <vscale x 8 x i32> [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1653 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
1655 vuint32m4_t
test_vsll_vv_u32m4_m(vbool8_t mask
, vuint32m4_t op1
, vuint32m4_t shift
, size_t vl
) {
1656 return __riscv_vsll_vv_u32m4_m(mask
, op1
, shift
, vl
);
1659 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vsll_vx_u32m4_m
1660 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1661 // CHECK-RV64-NEXT: entry:
1662 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vsll.mask.nxv8i32.i64.i64(<vscale x 8 x i32> poison, <vscale x 8 x i32> [[OP1]], i64 [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1663 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
1665 vuint32m4_t
test_vsll_vx_u32m4_m(vbool8_t mask
, vuint32m4_t op1
, size_t shift
, size_t vl
) {
1666 return __riscv_vsll_vx_u32m4_m(mask
, op1
, shift
, vl
);
1669 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_vsll_vv_u32m8_m
1670 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i32> [[OP1:%.*]], <vscale x 16 x i32> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1671 // CHECK-RV64-NEXT: entry:
1672 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.vsll.mask.nxv16i32.nxv16i32.i64(<vscale x 16 x i32> poison, <vscale x 16 x i32> [[OP1]], <vscale x 16 x i32> [[SHIFT]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
1673 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
1675 vuint32m8_t
test_vsll_vv_u32m8_m(vbool4_t mask
, vuint32m8_t op1
, vuint32m8_t shift
, size_t vl
) {
1676 return __riscv_vsll_vv_u32m8_m(mask
, op1
, shift
, vl
);
1679 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_vsll_vx_u32m8_m
1680 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i32> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1681 // CHECK-RV64-NEXT: entry:
1682 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.vsll.mask.nxv16i32.i64.i64(<vscale x 16 x i32> poison, <vscale x 16 x i32> [[OP1]], i64 [[SHIFT]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
1683 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
1685 vuint32m8_t
test_vsll_vx_u32m8_m(vbool4_t mask
, vuint32m8_t op1
, size_t shift
, size_t vl
) {
1686 return __riscv_vsll_vx_u32m8_m(mask
, op1
, shift
, vl
);
1689 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_vsll_vv_u64m1_m
1690 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i64> [[OP1:%.*]], <vscale x 1 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1691 // CHECK-RV64-NEXT: entry:
1692 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.vsll.mask.nxv1i64.nxv1i64.i64(<vscale x 1 x i64> poison, <vscale x 1 x i64> [[OP1]], <vscale x 1 x i64> [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1693 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
1695 vuint64m1_t
test_vsll_vv_u64m1_m(vbool64_t mask
, vuint64m1_t op1
, vuint64m1_t shift
, size_t vl
) {
1696 return __riscv_vsll_vv_u64m1_m(mask
, op1
, shift
, vl
);
1699 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_vsll_vx_u64m1_m
1700 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1701 // CHECK-RV64-NEXT: entry:
1702 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.vsll.mask.nxv1i64.i64.i64(<vscale x 1 x i64> poison, <vscale x 1 x i64> [[OP1]], i64 [[SHIFT]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
1703 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
1705 vuint64m1_t
test_vsll_vx_u64m1_m(vbool64_t mask
, vuint64m1_t op1
, size_t shift
, size_t vl
) {
1706 return __riscv_vsll_vx_u64m1_m(mask
, op1
, shift
, vl
);
1709 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_vsll_vv_u64m2_m
1710 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i64> [[OP1:%.*]], <vscale x 2 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1711 // CHECK-RV64-NEXT: entry:
1712 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.vsll.mask.nxv2i64.nxv2i64.i64(<vscale x 2 x i64> poison, <vscale x 2 x i64> [[OP1]], <vscale x 2 x i64> [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1713 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
1715 vuint64m2_t
test_vsll_vv_u64m2_m(vbool32_t mask
, vuint64m2_t op1
, vuint64m2_t shift
, size_t vl
) {
1716 return __riscv_vsll_vv_u64m2_m(mask
, op1
, shift
, vl
);
1719 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_vsll_vx_u64m2_m
1720 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1721 // CHECK-RV64-NEXT: entry:
1722 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.vsll.mask.nxv2i64.i64.i64(<vscale x 2 x i64> poison, <vscale x 2 x i64> [[OP1]], i64 [[SHIFT]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
1723 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
1725 vuint64m2_t
test_vsll_vx_u64m2_m(vbool32_t mask
, vuint64m2_t op1
, size_t shift
, size_t vl
) {
1726 return __riscv_vsll_vx_u64m2_m(mask
, op1
, shift
, vl
);
1729 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_vsll_vv_u64m4_m
1730 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i64> [[OP1:%.*]], <vscale x 4 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1731 // CHECK-RV64-NEXT: entry:
1732 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.vsll.mask.nxv4i64.nxv4i64.i64(<vscale x 4 x i64> poison, <vscale x 4 x i64> [[OP1]], <vscale x 4 x i64> [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1733 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
1735 vuint64m4_t
test_vsll_vv_u64m4_m(vbool16_t mask
, vuint64m4_t op1
, vuint64m4_t shift
, size_t vl
) {
1736 return __riscv_vsll_vv_u64m4_m(mask
, op1
, shift
, vl
);
1739 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_vsll_vx_u64m4_m
1740 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1741 // CHECK-RV64-NEXT: entry:
1742 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.vsll.mask.nxv4i64.i64.i64(<vscale x 4 x i64> poison, <vscale x 4 x i64> [[OP1]], i64 [[SHIFT]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
1743 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
1745 vuint64m4_t
test_vsll_vx_u64m4_m(vbool16_t mask
, vuint64m4_t op1
, size_t shift
, size_t vl
) {
1746 return __riscv_vsll_vx_u64m4_m(mask
, op1
, shift
, vl
);
1749 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_vsll_vv_u64m8_m
1750 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i64> [[OP1:%.*]], <vscale x 8 x i64> [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1751 // CHECK-RV64-NEXT: entry:
1752 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.vsll.mask.nxv8i64.nxv8i64.i64(<vscale x 8 x i64> poison, <vscale x 8 x i64> [[OP1]], <vscale x 8 x i64> [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1753 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
1755 vuint64m8_t
test_vsll_vv_u64m8_m(vbool8_t mask
, vuint64m8_t op1
, vuint64m8_t shift
, size_t vl
) {
1756 return __riscv_vsll_vv_u64m8_m(mask
, op1
, shift
, vl
);
1759 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_vsll_vx_u64m8_m
1760 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i64> [[OP1:%.*]], i64 noundef [[SHIFT:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1761 // CHECK-RV64-NEXT: entry:
1762 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.vsll.mask.nxv8i64.i64.i64(<vscale x 8 x i64> poison, <vscale x 8 x i64> [[OP1]], i64 [[SHIFT]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
1763 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
1765 vuint64m8_t
test_vsll_vx_u64m8_m(vbool8_t mask
, vuint64m8_t op1
, size_t shift
, size_t vl
) {
1766 return __riscv_vsll_vx_u64m8_m(mask
, op1
, shift
, vl
);