Run DCE after a LoopFlatten test to reduce spurious output [nfc]
[llvm-project.git] / clang / test / CodeGen / RISCV / rvv-intrinsics-autogenerated / non-policy / overloaded / vmv.c
blobffd6f7dc4f577f294fafe8ff625fc766c9f6277a
1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --version 2
2 // REQUIRES: riscv-registered-target
3 // RUN: %clang_cc1 -triple riscv64 -target-feature +v -target-feature +zfh \
4 // RUN: -target-feature +zvfh -disable-O0-optnone \
5 // RUN: -emit-llvm %s -o - | opt -S -passes=mem2reg | \
6 // RUN: FileCheck --check-prefix=CHECK-RV64 %s
8 #include <riscv_vector.h>
10 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vmv_v_v_i8mf8
11 // CHECK-RV64-SAME: (<vscale x 1 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0:[0-9]+]] {
12 // CHECK-RV64-NEXT: entry:
13 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vmv.v.v.nxv1i8.i64(<vscale x 1 x i8> poison, <vscale x 1 x i8> [[SRC]], i64 [[VL]])
14 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
16 vint8mf8_t test_vmv_v_v_i8mf8(vint8mf8_t src, size_t vl) {
17 return __riscv_vmv_v(src, vl);
20 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vmv_v_v_i8mf4
21 // CHECK-RV64-SAME: (<vscale x 2 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
22 // CHECK-RV64-NEXT: entry:
23 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vmv.v.v.nxv2i8.i64(<vscale x 2 x i8> poison, <vscale x 2 x i8> [[SRC]], i64 [[VL]])
24 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
26 vint8mf4_t test_vmv_v_v_i8mf4(vint8mf4_t src, size_t vl) {
27 return __riscv_vmv_v(src, vl);
30 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vmv_v_v_i8mf2
31 // CHECK-RV64-SAME: (<vscale x 4 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
32 // CHECK-RV64-NEXT: entry:
33 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vmv.v.v.nxv4i8.i64(<vscale x 4 x i8> poison, <vscale x 4 x i8> [[SRC]], i64 [[VL]])
34 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
36 vint8mf2_t test_vmv_v_v_i8mf2(vint8mf2_t src, size_t vl) {
37 return __riscv_vmv_v(src, vl);
40 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vmv_v_v_i8m1
41 // CHECK-RV64-SAME: (<vscale x 8 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
42 // CHECK-RV64-NEXT: entry:
43 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vmv.v.v.nxv8i8.i64(<vscale x 8 x i8> poison, <vscale x 8 x i8> [[SRC]], i64 [[VL]])
44 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
46 vint8m1_t test_vmv_v_v_i8m1(vint8m1_t src, size_t vl) {
47 return __riscv_vmv_v(src, vl);
50 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vmv_v_v_i8m2
51 // CHECK-RV64-SAME: (<vscale x 16 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
52 // CHECK-RV64-NEXT: entry:
53 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vmv.v.v.nxv16i8.i64(<vscale x 16 x i8> poison, <vscale x 16 x i8> [[SRC]], i64 [[VL]])
54 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
56 vint8m2_t test_vmv_v_v_i8m2(vint8m2_t src, size_t vl) {
57 return __riscv_vmv_v(src, vl);
60 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vmv_v_v_i8m4
61 // CHECK-RV64-SAME: (<vscale x 32 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
62 // CHECK-RV64-NEXT: entry:
63 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vmv.v.v.nxv32i8.i64(<vscale x 32 x i8> poison, <vscale x 32 x i8> [[SRC]], i64 [[VL]])
64 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
66 vint8m4_t test_vmv_v_v_i8m4(vint8m4_t src, size_t vl) {
67 return __riscv_vmv_v(src, vl);
70 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_vmv_v_v_i8m8
71 // CHECK-RV64-SAME: (<vscale x 64 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
72 // CHECK-RV64-NEXT: entry:
73 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.vmv.v.v.nxv64i8.i64(<vscale x 64 x i8> poison, <vscale x 64 x i8> [[SRC]], i64 [[VL]])
74 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
76 vint8m8_t test_vmv_v_v_i8m8(vint8m8_t src, size_t vl) {
77 return __riscv_vmv_v(src, vl);
80 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vmv_v_v_i16mf4
81 // CHECK-RV64-SAME: (<vscale x 1 x i16> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
82 // CHECK-RV64-NEXT: entry:
83 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vmv.v.v.nxv1i16.i64(<vscale x 1 x i16> poison, <vscale x 1 x i16> [[SRC]], i64 [[VL]])
84 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
86 vint16mf4_t test_vmv_v_v_i16mf4(vint16mf4_t src, size_t vl) {
87 return __riscv_vmv_v(src, vl);
90 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vmv_v_v_i16mf2
91 // CHECK-RV64-SAME: (<vscale x 2 x i16> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
92 // CHECK-RV64-NEXT: entry:
93 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vmv.v.v.nxv2i16.i64(<vscale x 2 x i16> poison, <vscale x 2 x i16> [[SRC]], i64 [[VL]])
94 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
96 vint16mf2_t test_vmv_v_v_i16mf2(vint16mf2_t src, size_t vl) {
97 return __riscv_vmv_v(src, vl);
100 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vmv_v_v_i16m1
101 // CHECK-RV64-SAME: (<vscale x 4 x i16> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
102 // CHECK-RV64-NEXT: entry:
103 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vmv.v.v.nxv4i16.i64(<vscale x 4 x i16> poison, <vscale x 4 x i16> [[SRC]], i64 [[VL]])
104 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
106 vint16m1_t test_vmv_v_v_i16m1(vint16m1_t src, size_t vl) {
107 return __riscv_vmv_v(src, vl);
110 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vmv_v_v_i16m2
111 // CHECK-RV64-SAME: (<vscale x 8 x i16> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
112 // CHECK-RV64-NEXT: entry:
113 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vmv.v.v.nxv8i16.i64(<vscale x 8 x i16> poison, <vscale x 8 x i16> [[SRC]], i64 [[VL]])
114 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
116 vint16m2_t test_vmv_v_v_i16m2(vint16m2_t src, size_t vl) {
117 return __riscv_vmv_v(src, vl);
120 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vmv_v_v_i16m4
121 // CHECK-RV64-SAME: (<vscale x 16 x i16> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
122 // CHECK-RV64-NEXT: entry:
123 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vmv.v.v.nxv16i16.i64(<vscale x 16 x i16> poison, <vscale x 16 x i16> [[SRC]], i64 [[VL]])
124 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
126 vint16m4_t test_vmv_v_v_i16m4(vint16m4_t src, size_t vl) {
127 return __riscv_vmv_v(src, vl);
130 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_vmv_v_v_i16m8
131 // CHECK-RV64-SAME: (<vscale x 32 x i16> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
132 // CHECK-RV64-NEXT: entry:
133 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.vmv.v.v.nxv32i16.i64(<vscale x 32 x i16> poison, <vscale x 32 x i16> [[SRC]], i64 [[VL]])
134 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
136 vint16m8_t test_vmv_v_v_i16m8(vint16m8_t src, size_t vl) {
137 return __riscv_vmv_v(src, vl);
140 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vmv_v_v_i32mf2
141 // CHECK-RV64-SAME: (<vscale x 1 x i32> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
142 // CHECK-RV64-NEXT: entry:
143 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vmv.v.v.nxv1i32.i64(<vscale x 1 x i32> poison, <vscale x 1 x i32> [[SRC]], i64 [[VL]])
144 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
146 vint32mf2_t test_vmv_v_v_i32mf2(vint32mf2_t src, size_t vl) {
147 return __riscv_vmv_v(src, vl);
150 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vmv_v_v_i32m1
151 // CHECK-RV64-SAME: (<vscale x 2 x i32> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
152 // CHECK-RV64-NEXT: entry:
153 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vmv.v.v.nxv2i32.i64(<vscale x 2 x i32> poison, <vscale x 2 x i32> [[SRC]], i64 [[VL]])
154 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
156 vint32m1_t test_vmv_v_v_i32m1(vint32m1_t src, size_t vl) {
157 return __riscv_vmv_v(src, vl);
160 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vmv_v_v_i32m2
161 // CHECK-RV64-SAME: (<vscale x 4 x i32> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
162 // CHECK-RV64-NEXT: entry:
163 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vmv.v.v.nxv4i32.i64(<vscale x 4 x i32> poison, <vscale x 4 x i32> [[SRC]], i64 [[VL]])
164 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
166 vint32m2_t test_vmv_v_v_i32m2(vint32m2_t src, size_t vl) {
167 return __riscv_vmv_v(src, vl);
170 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vmv_v_v_i32m4
171 // CHECK-RV64-SAME: (<vscale x 8 x i32> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
172 // CHECK-RV64-NEXT: entry:
173 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vmv.v.v.nxv8i32.i64(<vscale x 8 x i32> poison, <vscale x 8 x i32> [[SRC]], i64 [[VL]])
174 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
176 vint32m4_t test_vmv_v_v_i32m4(vint32m4_t src, size_t vl) {
177 return __riscv_vmv_v(src, vl);
180 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_vmv_v_v_i32m8
181 // CHECK-RV64-SAME: (<vscale x 16 x i32> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
182 // CHECK-RV64-NEXT: entry:
183 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.vmv.v.v.nxv16i32.i64(<vscale x 16 x i32> poison, <vscale x 16 x i32> [[SRC]], i64 [[VL]])
184 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
186 vint32m8_t test_vmv_v_v_i32m8(vint32m8_t src, size_t vl) {
187 return __riscv_vmv_v(src, vl);
190 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_vmv_v_v_i64m1
191 // CHECK-RV64-SAME: (<vscale x 1 x i64> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
192 // CHECK-RV64-NEXT: entry:
193 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.vmv.v.v.nxv1i64.i64(<vscale x 1 x i64> poison, <vscale x 1 x i64> [[SRC]], i64 [[VL]])
194 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
196 vint64m1_t test_vmv_v_v_i64m1(vint64m1_t src, size_t vl) {
197 return __riscv_vmv_v(src, vl);
200 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_vmv_v_v_i64m2
201 // CHECK-RV64-SAME: (<vscale x 2 x i64> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
202 // CHECK-RV64-NEXT: entry:
203 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.vmv.v.v.nxv2i64.i64(<vscale x 2 x i64> poison, <vscale x 2 x i64> [[SRC]], i64 [[VL]])
204 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
206 vint64m2_t test_vmv_v_v_i64m2(vint64m2_t src, size_t vl) {
207 return __riscv_vmv_v(src, vl);
210 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_vmv_v_v_i64m4
211 // CHECK-RV64-SAME: (<vscale x 4 x i64> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
212 // CHECK-RV64-NEXT: entry:
213 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.vmv.v.v.nxv4i64.i64(<vscale x 4 x i64> poison, <vscale x 4 x i64> [[SRC]], i64 [[VL]])
214 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
216 vint64m4_t test_vmv_v_v_i64m4(vint64m4_t src, size_t vl) {
217 return __riscv_vmv_v(src, vl);
220 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_vmv_v_v_i64m8
221 // CHECK-RV64-SAME: (<vscale x 8 x i64> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
222 // CHECK-RV64-NEXT: entry:
223 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.vmv.v.v.nxv8i64.i64(<vscale x 8 x i64> poison, <vscale x 8 x i64> [[SRC]], i64 [[VL]])
224 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
226 vint64m8_t test_vmv_v_v_i64m8(vint64m8_t src, size_t vl) {
227 return __riscv_vmv_v(src, vl);
230 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vmv_v_v_u8mf8
231 // CHECK-RV64-SAME: (<vscale x 1 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
232 // CHECK-RV64-NEXT: entry:
233 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vmv.v.v.nxv1i8.i64(<vscale x 1 x i8> poison, <vscale x 1 x i8> [[SRC]], i64 [[VL]])
234 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
236 vuint8mf8_t test_vmv_v_v_u8mf8(vuint8mf8_t src, size_t vl) {
237 return __riscv_vmv_v(src, vl);
240 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vmv_v_v_u8mf4
241 // CHECK-RV64-SAME: (<vscale x 2 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
242 // CHECK-RV64-NEXT: entry:
243 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vmv.v.v.nxv2i8.i64(<vscale x 2 x i8> poison, <vscale x 2 x i8> [[SRC]], i64 [[VL]])
244 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
246 vuint8mf4_t test_vmv_v_v_u8mf4(vuint8mf4_t src, size_t vl) {
247 return __riscv_vmv_v(src, vl);
250 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vmv_v_v_u8mf2
251 // CHECK-RV64-SAME: (<vscale x 4 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
252 // CHECK-RV64-NEXT: entry:
253 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vmv.v.v.nxv4i8.i64(<vscale x 4 x i8> poison, <vscale x 4 x i8> [[SRC]], i64 [[VL]])
254 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
256 vuint8mf2_t test_vmv_v_v_u8mf2(vuint8mf2_t src, size_t vl) {
257 return __riscv_vmv_v(src, vl);
260 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vmv_v_v_u8m1
261 // CHECK-RV64-SAME: (<vscale x 8 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
262 // CHECK-RV64-NEXT: entry:
263 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vmv.v.v.nxv8i8.i64(<vscale x 8 x i8> poison, <vscale x 8 x i8> [[SRC]], i64 [[VL]])
264 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
266 vuint8m1_t test_vmv_v_v_u8m1(vuint8m1_t src, size_t vl) {
267 return __riscv_vmv_v(src, vl);
270 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vmv_v_v_u8m2
271 // CHECK-RV64-SAME: (<vscale x 16 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
272 // CHECK-RV64-NEXT: entry:
273 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vmv.v.v.nxv16i8.i64(<vscale x 16 x i8> poison, <vscale x 16 x i8> [[SRC]], i64 [[VL]])
274 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
276 vuint8m2_t test_vmv_v_v_u8m2(vuint8m2_t src, size_t vl) {
277 return __riscv_vmv_v(src, vl);
280 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vmv_v_v_u8m4
281 // CHECK-RV64-SAME: (<vscale x 32 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
282 // CHECK-RV64-NEXT: entry:
283 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vmv.v.v.nxv32i8.i64(<vscale x 32 x i8> poison, <vscale x 32 x i8> [[SRC]], i64 [[VL]])
284 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
286 vuint8m4_t test_vmv_v_v_u8m4(vuint8m4_t src, size_t vl) {
287 return __riscv_vmv_v(src, vl);
290 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_vmv_v_v_u8m8
291 // CHECK-RV64-SAME: (<vscale x 64 x i8> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
292 // CHECK-RV64-NEXT: entry:
293 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.vmv.v.v.nxv64i8.i64(<vscale x 64 x i8> poison, <vscale x 64 x i8> [[SRC]], i64 [[VL]])
294 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
296 vuint8m8_t test_vmv_v_v_u8m8(vuint8m8_t src, size_t vl) {
297 return __riscv_vmv_v(src, vl);
300 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vmv_v_v_u16mf4
301 // CHECK-RV64-SAME: (<vscale x 1 x i16> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
302 // CHECK-RV64-NEXT: entry:
303 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vmv.v.v.nxv1i16.i64(<vscale x 1 x i16> poison, <vscale x 1 x i16> [[SRC]], i64 [[VL]])
304 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
306 vuint16mf4_t test_vmv_v_v_u16mf4(vuint16mf4_t src, size_t vl) {
307 return __riscv_vmv_v(src, vl);
310 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vmv_v_v_u16mf2
311 // CHECK-RV64-SAME: (<vscale x 2 x i16> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
312 // CHECK-RV64-NEXT: entry:
313 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vmv.v.v.nxv2i16.i64(<vscale x 2 x i16> poison, <vscale x 2 x i16> [[SRC]], i64 [[VL]])
314 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
316 vuint16mf2_t test_vmv_v_v_u16mf2(vuint16mf2_t src, size_t vl) {
317 return __riscv_vmv_v(src, vl);
320 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vmv_v_v_u16m1
321 // CHECK-RV64-SAME: (<vscale x 4 x i16> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
322 // CHECK-RV64-NEXT: entry:
323 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vmv.v.v.nxv4i16.i64(<vscale x 4 x i16> poison, <vscale x 4 x i16> [[SRC]], i64 [[VL]])
324 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
326 vuint16m1_t test_vmv_v_v_u16m1(vuint16m1_t src, size_t vl) {
327 return __riscv_vmv_v(src, vl);
330 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vmv_v_v_u16m2
331 // CHECK-RV64-SAME: (<vscale x 8 x i16> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
332 // CHECK-RV64-NEXT: entry:
333 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vmv.v.v.nxv8i16.i64(<vscale x 8 x i16> poison, <vscale x 8 x i16> [[SRC]], i64 [[VL]])
334 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
336 vuint16m2_t test_vmv_v_v_u16m2(vuint16m2_t src, size_t vl) {
337 return __riscv_vmv_v(src, vl);
340 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vmv_v_v_u16m4
341 // CHECK-RV64-SAME: (<vscale x 16 x i16> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
342 // CHECK-RV64-NEXT: entry:
343 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vmv.v.v.nxv16i16.i64(<vscale x 16 x i16> poison, <vscale x 16 x i16> [[SRC]], i64 [[VL]])
344 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
346 vuint16m4_t test_vmv_v_v_u16m4(vuint16m4_t src, size_t vl) {
347 return __riscv_vmv_v(src, vl);
350 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_vmv_v_v_u16m8
351 // CHECK-RV64-SAME: (<vscale x 32 x i16> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
352 // CHECK-RV64-NEXT: entry:
353 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.vmv.v.v.nxv32i16.i64(<vscale x 32 x i16> poison, <vscale x 32 x i16> [[SRC]], i64 [[VL]])
354 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
356 vuint16m8_t test_vmv_v_v_u16m8(vuint16m8_t src, size_t vl) {
357 return __riscv_vmv_v(src, vl);
360 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vmv_v_v_u32mf2
361 // CHECK-RV64-SAME: (<vscale x 1 x i32> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
362 // CHECK-RV64-NEXT: entry:
363 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vmv.v.v.nxv1i32.i64(<vscale x 1 x i32> poison, <vscale x 1 x i32> [[SRC]], i64 [[VL]])
364 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
366 vuint32mf2_t test_vmv_v_v_u32mf2(vuint32mf2_t src, size_t vl) {
367 return __riscv_vmv_v(src, vl);
370 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vmv_v_v_u32m1
371 // CHECK-RV64-SAME: (<vscale x 2 x i32> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
372 // CHECK-RV64-NEXT: entry:
373 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vmv.v.v.nxv2i32.i64(<vscale x 2 x i32> poison, <vscale x 2 x i32> [[SRC]], i64 [[VL]])
374 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
376 vuint32m1_t test_vmv_v_v_u32m1(vuint32m1_t src, size_t vl) {
377 return __riscv_vmv_v(src, vl);
380 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vmv_v_v_u32m2
381 // CHECK-RV64-SAME: (<vscale x 4 x i32> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
382 // CHECK-RV64-NEXT: entry:
383 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vmv.v.v.nxv4i32.i64(<vscale x 4 x i32> poison, <vscale x 4 x i32> [[SRC]], i64 [[VL]])
384 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
386 vuint32m2_t test_vmv_v_v_u32m2(vuint32m2_t src, size_t vl) {
387 return __riscv_vmv_v(src, vl);
390 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vmv_v_v_u32m4
391 // CHECK-RV64-SAME: (<vscale x 8 x i32> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
392 // CHECK-RV64-NEXT: entry:
393 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vmv.v.v.nxv8i32.i64(<vscale x 8 x i32> poison, <vscale x 8 x i32> [[SRC]], i64 [[VL]])
394 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
396 vuint32m4_t test_vmv_v_v_u32m4(vuint32m4_t src, size_t vl) {
397 return __riscv_vmv_v(src, vl);
400 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_vmv_v_v_u32m8
401 // CHECK-RV64-SAME: (<vscale x 16 x i32> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
402 // CHECK-RV64-NEXT: entry:
403 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.vmv.v.v.nxv16i32.i64(<vscale x 16 x i32> poison, <vscale x 16 x i32> [[SRC]], i64 [[VL]])
404 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
406 vuint32m8_t test_vmv_v_v_u32m8(vuint32m8_t src, size_t vl) {
407 return __riscv_vmv_v(src, vl);
410 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_vmv_v_v_u64m1
411 // CHECK-RV64-SAME: (<vscale x 1 x i64> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
412 // CHECK-RV64-NEXT: entry:
413 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.vmv.v.v.nxv1i64.i64(<vscale x 1 x i64> poison, <vscale x 1 x i64> [[SRC]], i64 [[VL]])
414 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
416 vuint64m1_t test_vmv_v_v_u64m1(vuint64m1_t src, size_t vl) {
417 return __riscv_vmv_v(src, vl);
420 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_vmv_v_v_u64m2
421 // CHECK-RV64-SAME: (<vscale x 2 x i64> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
422 // CHECK-RV64-NEXT: entry:
423 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.vmv.v.v.nxv2i64.i64(<vscale x 2 x i64> poison, <vscale x 2 x i64> [[SRC]], i64 [[VL]])
424 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
426 vuint64m2_t test_vmv_v_v_u64m2(vuint64m2_t src, size_t vl) {
427 return __riscv_vmv_v(src, vl);
430 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_vmv_v_v_u64m4
431 // CHECK-RV64-SAME: (<vscale x 4 x i64> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
432 // CHECK-RV64-NEXT: entry:
433 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.vmv.v.v.nxv4i64.i64(<vscale x 4 x i64> poison, <vscale x 4 x i64> [[SRC]], i64 [[VL]])
434 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
436 vuint64m4_t test_vmv_v_v_u64m4(vuint64m4_t src, size_t vl) {
437 return __riscv_vmv_v(src, vl);
440 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_vmv_v_v_u64m8
441 // CHECK-RV64-SAME: (<vscale x 8 x i64> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
442 // CHECK-RV64-NEXT: entry:
443 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.vmv.v.v.nxv8i64.i64(<vscale x 8 x i64> poison, <vscale x 8 x i64> [[SRC]], i64 [[VL]])
444 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
446 vuint64m8_t test_vmv_v_v_u64m8(vuint64m8_t src, size_t vl) {
447 return __riscv_vmv_v(src, vl);
450 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x half> @test_vmv_v_v_f16mf4
451 // CHECK-RV64-SAME: (<vscale x 1 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
452 // CHECK-RV64-NEXT: entry:
453 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x half> @llvm.riscv.vmv.v.v.nxv1f16.i64(<vscale x 1 x half> poison, <vscale x 1 x half> [[SRC]], i64 [[VL]])
454 // CHECK-RV64-NEXT: ret <vscale x 1 x half> [[TMP0]]
456 vfloat16mf4_t test_vmv_v_v_f16mf4(vfloat16mf4_t src, size_t vl) {
457 return __riscv_vmv_v(src, vl);
460 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x half> @test_vmv_v_v_f16mf2
461 // CHECK-RV64-SAME: (<vscale x 2 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
462 // CHECK-RV64-NEXT: entry:
463 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x half> @llvm.riscv.vmv.v.v.nxv2f16.i64(<vscale x 2 x half> poison, <vscale x 2 x half> [[SRC]], i64 [[VL]])
464 // CHECK-RV64-NEXT: ret <vscale x 2 x half> [[TMP0]]
466 vfloat16mf2_t test_vmv_v_v_f16mf2(vfloat16mf2_t src, size_t vl) {
467 return __riscv_vmv_v(src, vl);
470 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x half> @test_vmv_v_v_f16m1
471 // CHECK-RV64-SAME: (<vscale x 4 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
472 // CHECK-RV64-NEXT: entry:
473 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x half> @llvm.riscv.vmv.v.v.nxv4f16.i64(<vscale x 4 x half> poison, <vscale x 4 x half> [[SRC]], i64 [[VL]])
474 // CHECK-RV64-NEXT: ret <vscale x 4 x half> [[TMP0]]
476 vfloat16m1_t test_vmv_v_v_f16m1(vfloat16m1_t src, size_t vl) {
477 return __riscv_vmv_v(src, vl);
480 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x half> @test_vmv_v_v_f16m2
481 // CHECK-RV64-SAME: (<vscale x 8 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
482 // CHECK-RV64-NEXT: entry:
483 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x half> @llvm.riscv.vmv.v.v.nxv8f16.i64(<vscale x 8 x half> poison, <vscale x 8 x half> [[SRC]], i64 [[VL]])
484 // CHECK-RV64-NEXT: ret <vscale x 8 x half> [[TMP0]]
486 vfloat16m2_t test_vmv_v_v_f16m2(vfloat16m2_t src, size_t vl) {
487 return __riscv_vmv_v(src, vl);
490 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x half> @test_vmv_v_v_f16m4
491 // CHECK-RV64-SAME: (<vscale x 16 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
492 // CHECK-RV64-NEXT: entry:
493 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x half> @llvm.riscv.vmv.v.v.nxv16f16.i64(<vscale x 16 x half> poison, <vscale x 16 x half> [[SRC]], i64 [[VL]])
494 // CHECK-RV64-NEXT: ret <vscale x 16 x half> [[TMP0]]
496 vfloat16m4_t test_vmv_v_v_f16m4(vfloat16m4_t src, size_t vl) {
497 return __riscv_vmv_v(src, vl);
500 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x half> @test_vmv_v_v_f16m8
501 // CHECK-RV64-SAME: (<vscale x 32 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
502 // CHECK-RV64-NEXT: entry:
503 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x half> @llvm.riscv.vmv.v.v.nxv32f16.i64(<vscale x 32 x half> poison, <vscale x 32 x half> [[SRC]], i64 [[VL]])
504 // CHECK-RV64-NEXT: ret <vscale x 32 x half> [[TMP0]]
506 vfloat16m8_t test_vmv_v_v_f16m8(vfloat16m8_t src, size_t vl) {
507 return __riscv_vmv_v(src, vl);
510 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vmv_v_v_f32mf2
511 // CHECK-RV64-SAME: (<vscale x 1 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
512 // CHECK-RV64-NEXT: entry:
513 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vmv.v.v.nxv1f32.i64(<vscale x 1 x float> poison, <vscale x 1 x float> [[SRC]], i64 [[VL]])
514 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
516 vfloat32mf2_t test_vmv_v_v_f32mf2(vfloat32mf2_t src, size_t vl) {
517 return __riscv_vmv_v(src, vl);
520 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vmv_v_v_f32m1
521 // CHECK-RV64-SAME: (<vscale x 2 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
522 // CHECK-RV64-NEXT: entry:
523 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vmv.v.v.nxv2f32.i64(<vscale x 2 x float> poison, <vscale x 2 x float> [[SRC]], i64 [[VL]])
524 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
526 vfloat32m1_t test_vmv_v_v_f32m1(vfloat32m1_t src, size_t vl) {
527 return __riscv_vmv_v(src, vl);
530 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vmv_v_v_f32m2
531 // CHECK-RV64-SAME: (<vscale x 4 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
532 // CHECK-RV64-NEXT: entry:
533 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vmv.v.v.nxv4f32.i64(<vscale x 4 x float> poison, <vscale x 4 x float> [[SRC]], i64 [[VL]])
534 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
536 vfloat32m2_t test_vmv_v_v_f32m2(vfloat32m2_t src, size_t vl) {
537 return __riscv_vmv_v(src, vl);
540 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vmv_v_v_f32m4
541 // CHECK-RV64-SAME: (<vscale x 8 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
542 // CHECK-RV64-NEXT: entry:
543 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vmv.v.v.nxv8f32.i64(<vscale x 8 x float> poison, <vscale x 8 x float> [[SRC]], i64 [[VL]])
544 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
546 vfloat32m4_t test_vmv_v_v_f32m4(vfloat32m4_t src, size_t vl) {
547 return __riscv_vmv_v(src, vl);
550 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vmv_v_v_f32m8
551 // CHECK-RV64-SAME: (<vscale x 16 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
552 // CHECK-RV64-NEXT: entry:
553 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vmv.v.v.nxv16f32.i64(<vscale x 16 x float> poison, <vscale x 16 x float> [[SRC]], i64 [[VL]])
554 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
556 vfloat32m8_t test_vmv_v_v_f32m8(vfloat32m8_t src, size_t vl) {
557 return __riscv_vmv_v(src, vl);
560 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vmv_v_v_f64m1
561 // CHECK-RV64-SAME: (<vscale x 1 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
562 // CHECK-RV64-NEXT: entry:
563 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vmv.v.v.nxv1f64.i64(<vscale x 1 x double> poison, <vscale x 1 x double> [[SRC]], i64 [[VL]])
564 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
566 vfloat64m1_t test_vmv_v_v_f64m1(vfloat64m1_t src, size_t vl) {
567 return __riscv_vmv_v(src, vl);
570 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vmv_v_v_f64m2
571 // CHECK-RV64-SAME: (<vscale x 2 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
572 // CHECK-RV64-NEXT: entry:
573 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vmv.v.v.nxv2f64.i64(<vscale x 2 x double> poison, <vscale x 2 x double> [[SRC]], i64 [[VL]])
574 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
576 vfloat64m2_t test_vmv_v_v_f64m2(vfloat64m2_t src, size_t vl) {
577 return __riscv_vmv_v(src, vl);
580 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vmv_v_v_f64m4
581 // CHECK-RV64-SAME: (<vscale x 4 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
582 // CHECK-RV64-NEXT: entry:
583 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vmv.v.v.nxv4f64.i64(<vscale x 4 x double> poison, <vscale x 4 x double> [[SRC]], i64 [[VL]])
584 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
586 vfloat64m4_t test_vmv_v_v_f64m4(vfloat64m4_t src, size_t vl) {
587 return __riscv_vmv_v(src, vl);
590 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vmv_v_v_f64m8
591 // CHECK-RV64-SAME: (<vscale x 8 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
592 // CHECK-RV64-NEXT: entry:
593 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vmv.v.v.nxv8f64.i64(<vscale x 8 x double> poison, <vscale x 8 x double> [[SRC]], i64 [[VL]])
594 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
596 vfloat64m8_t test_vmv_v_v_f64m8(vfloat64m8_t src, size_t vl) {
597 return __riscv_vmv_v(src, vl);
600 // CHECK-RV64-LABEL: define dso_local signext i8 @test_vmv_x_s_i8mf8_i8
601 // CHECK-RV64-SAME: (<vscale x 1 x i8> [[SRC:%.*]]) #[[ATTR0]] {
602 // CHECK-RV64-NEXT: entry:
603 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv1i8(<vscale x 1 x i8> [[SRC]])
604 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
606 int8_t test_vmv_x_s_i8mf8_i8(vint8mf8_t src) {
607 return __riscv_vmv_x(src);
610 // CHECK-RV64-LABEL: define dso_local signext i8 @test_vmv_x_s_i8mf4_i8
611 // CHECK-RV64-SAME: (<vscale x 2 x i8> [[SRC:%.*]]) #[[ATTR0]] {
612 // CHECK-RV64-NEXT: entry:
613 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv2i8(<vscale x 2 x i8> [[SRC]])
614 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
616 int8_t test_vmv_x_s_i8mf4_i8(vint8mf4_t src) {
617 return __riscv_vmv_x(src);
620 // CHECK-RV64-LABEL: define dso_local signext i8 @test_vmv_x_s_i8mf2_i8
621 // CHECK-RV64-SAME: (<vscale x 4 x i8> [[SRC:%.*]]) #[[ATTR0]] {
622 // CHECK-RV64-NEXT: entry:
623 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv4i8(<vscale x 4 x i8> [[SRC]])
624 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
626 int8_t test_vmv_x_s_i8mf2_i8(vint8mf2_t src) {
627 return __riscv_vmv_x(src);
630 // CHECK-RV64-LABEL: define dso_local signext i8 @test_vmv_x_s_i8m1_i8
631 // CHECK-RV64-SAME: (<vscale x 8 x i8> [[SRC:%.*]]) #[[ATTR0]] {
632 // CHECK-RV64-NEXT: entry:
633 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv8i8(<vscale x 8 x i8> [[SRC]])
634 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
636 int8_t test_vmv_x_s_i8m1_i8(vint8m1_t src) {
637 return __riscv_vmv_x(src);
640 // CHECK-RV64-LABEL: define dso_local signext i8 @test_vmv_x_s_i8m2_i8
641 // CHECK-RV64-SAME: (<vscale x 16 x i8> [[SRC:%.*]]) #[[ATTR0]] {
642 // CHECK-RV64-NEXT: entry:
643 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv16i8(<vscale x 16 x i8> [[SRC]])
644 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
646 int8_t test_vmv_x_s_i8m2_i8(vint8m2_t src) {
647 return __riscv_vmv_x(src);
650 // CHECK-RV64-LABEL: define dso_local signext i8 @test_vmv_x_s_i8m4_i8
651 // CHECK-RV64-SAME: (<vscale x 32 x i8> [[SRC:%.*]]) #[[ATTR0]] {
652 // CHECK-RV64-NEXT: entry:
653 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv32i8(<vscale x 32 x i8> [[SRC]])
654 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
656 int8_t test_vmv_x_s_i8m4_i8(vint8m4_t src) {
657 return __riscv_vmv_x(src);
660 // CHECK-RV64-LABEL: define dso_local signext i8 @test_vmv_x_s_i8m8_i8
661 // CHECK-RV64-SAME: (<vscale x 64 x i8> [[SRC:%.*]]) #[[ATTR0]] {
662 // CHECK-RV64-NEXT: entry:
663 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv64i8(<vscale x 64 x i8> [[SRC]])
664 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
666 int8_t test_vmv_x_s_i8m8_i8(vint8m8_t src) {
667 return __riscv_vmv_x(src);
670 // CHECK-RV64-LABEL: define dso_local signext i16 @test_vmv_x_s_i16mf4_i16
671 // CHECK-RV64-SAME: (<vscale x 1 x i16> [[SRC:%.*]]) #[[ATTR0]] {
672 // CHECK-RV64-NEXT: entry:
673 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i16 @llvm.riscv.vmv.x.s.nxv1i16(<vscale x 1 x i16> [[SRC]])
674 // CHECK-RV64-NEXT: ret i16 [[TMP0]]
676 int16_t test_vmv_x_s_i16mf4_i16(vint16mf4_t src) {
677 return __riscv_vmv_x(src);
680 // CHECK-RV64-LABEL: define dso_local signext i16 @test_vmv_x_s_i16mf2_i16
681 // CHECK-RV64-SAME: (<vscale x 2 x i16> [[SRC:%.*]]) #[[ATTR0]] {
682 // CHECK-RV64-NEXT: entry:
683 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i16 @llvm.riscv.vmv.x.s.nxv2i16(<vscale x 2 x i16> [[SRC]])
684 // CHECK-RV64-NEXT: ret i16 [[TMP0]]
686 int16_t test_vmv_x_s_i16mf2_i16(vint16mf2_t src) {
687 return __riscv_vmv_x(src);
690 // CHECK-RV64-LABEL: define dso_local signext i16 @test_vmv_x_s_i16m1_i16
691 // CHECK-RV64-SAME: (<vscale x 4 x i16> [[SRC:%.*]]) #[[ATTR0]] {
692 // CHECK-RV64-NEXT: entry:
693 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i16 @llvm.riscv.vmv.x.s.nxv4i16(<vscale x 4 x i16> [[SRC]])
694 // CHECK-RV64-NEXT: ret i16 [[TMP0]]
696 int16_t test_vmv_x_s_i16m1_i16(vint16m1_t src) {
697 return __riscv_vmv_x(src);
700 // CHECK-RV64-LABEL: define dso_local signext i16 @test_vmv_x_s_i16m2_i16
701 // CHECK-RV64-SAME: (<vscale x 8 x i16> [[SRC:%.*]]) #[[ATTR0]] {
702 // CHECK-RV64-NEXT: entry:
703 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i16 @llvm.riscv.vmv.x.s.nxv8i16(<vscale x 8 x i16> [[SRC]])
704 // CHECK-RV64-NEXT: ret i16 [[TMP0]]
706 int16_t test_vmv_x_s_i16m2_i16(vint16m2_t src) {
707 return __riscv_vmv_x(src);
710 // CHECK-RV64-LABEL: define dso_local signext i16 @test_vmv_x_s_i16m4_i16
711 // CHECK-RV64-SAME: (<vscale x 16 x i16> [[SRC:%.*]]) #[[ATTR0]] {
712 // CHECK-RV64-NEXT: entry:
713 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i16 @llvm.riscv.vmv.x.s.nxv16i16(<vscale x 16 x i16> [[SRC]])
714 // CHECK-RV64-NEXT: ret i16 [[TMP0]]
716 int16_t test_vmv_x_s_i16m4_i16(vint16m4_t src) {
717 return __riscv_vmv_x(src);
720 // CHECK-RV64-LABEL: define dso_local signext i16 @test_vmv_x_s_i16m8_i16
721 // CHECK-RV64-SAME: (<vscale x 32 x i16> [[SRC:%.*]]) #[[ATTR0]] {
722 // CHECK-RV64-NEXT: entry:
723 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i16 @llvm.riscv.vmv.x.s.nxv32i16(<vscale x 32 x i16> [[SRC]])
724 // CHECK-RV64-NEXT: ret i16 [[TMP0]]
726 int16_t test_vmv_x_s_i16m8_i16(vint16m8_t src) {
727 return __riscv_vmv_x(src);
730 // CHECK-RV64-LABEL: define dso_local signext i32 @test_vmv_x_s_i32mf2_i32
731 // CHECK-RV64-SAME: (<vscale x 1 x i32> [[SRC:%.*]]) #[[ATTR0]] {
732 // CHECK-RV64-NEXT: entry:
733 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i32 @llvm.riscv.vmv.x.s.nxv1i32(<vscale x 1 x i32> [[SRC]])
734 // CHECK-RV64-NEXT: ret i32 [[TMP0]]
736 int32_t test_vmv_x_s_i32mf2_i32(vint32mf2_t src) {
737 return __riscv_vmv_x(src);
740 // CHECK-RV64-LABEL: define dso_local signext i32 @test_vmv_x_s_i32m1_i32
741 // CHECK-RV64-SAME: (<vscale x 2 x i32> [[SRC:%.*]]) #[[ATTR0]] {
742 // CHECK-RV64-NEXT: entry:
743 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i32 @llvm.riscv.vmv.x.s.nxv2i32(<vscale x 2 x i32> [[SRC]])
744 // CHECK-RV64-NEXT: ret i32 [[TMP0]]
746 int32_t test_vmv_x_s_i32m1_i32(vint32m1_t src) {
747 return __riscv_vmv_x(src);
750 // CHECK-RV64-LABEL: define dso_local signext i32 @test_vmv_x_s_i32m2_i32
751 // CHECK-RV64-SAME: (<vscale x 4 x i32> [[SRC:%.*]]) #[[ATTR0]] {
752 // CHECK-RV64-NEXT: entry:
753 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i32 @llvm.riscv.vmv.x.s.nxv4i32(<vscale x 4 x i32> [[SRC]])
754 // CHECK-RV64-NEXT: ret i32 [[TMP0]]
756 int32_t test_vmv_x_s_i32m2_i32(vint32m2_t src) {
757 return __riscv_vmv_x(src);
760 // CHECK-RV64-LABEL: define dso_local signext i32 @test_vmv_x_s_i32m4_i32
761 // CHECK-RV64-SAME: (<vscale x 8 x i32> [[SRC:%.*]]) #[[ATTR0]] {
762 // CHECK-RV64-NEXT: entry:
763 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i32 @llvm.riscv.vmv.x.s.nxv8i32(<vscale x 8 x i32> [[SRC]])
764 // CHECK-RV64-NEXT: ret i32 [[TMP0]]
766 int32_t test_vmv_x_s_i32m4_i32(vint32m4_t src) {
767 return __riscv_vmv_x(src);
770 // CHECK-RV64-LABEL: define dso_local signext i32 @test_vmv_x_s_i32m8_i32
771 // CHECK-RV64-SAME: (<vscale x 16 x i32> [[SRC:%.*]]) #[[ATTR0]] {
772 // CHECK-RV64-NEXT: entry:
773 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i32 @llvm.riscv.vmv.x.s.nxv16i32(<vscale x 16 x i32> [[SRC]])
774 // CHECK-RV64-NEXT: ret i32 [[TMP0]]
776 int32_t test_vmv_x_s_i32m8_i32(vint32m8_t src) {
777 return __riscv_vmv_x(src);
780 // CHECK-RV64-LABEL: define dso_local i64 @test_vmv_x_s_i64m1_i64
781 // CHECK-RV64-SAME: (<vscale x 1 x i64> [[SRC:%.*]]) #[[ATTR0]] {
782 // CHECK-RV64-NEXT: entry:
783 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i64 @llvm.riscv.vmv.x.s.nxv1i64(<vscale x 1 x i64> [[SRC]])
784 // CHECK-RV64-NEXT: ret i64 [[TMP0]]
786 int64_t test_vmv_x_s_i64m1_i64(vint64m1_t src) {
787 return __riscv_vmv_x(src);
790 // CHECK-RV64-LABEL: define dso_local i64 @test_vmv_x_s_i64m2_i64
791 // CHECK-RV64-SAME: (<vscale x 2 x i64> [[SRC:%.*]]) #[[ATTR0]] {
792 // CHECK-RV64-NEXT: entry:
793 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i64 @llvm.riscv.vmv.x.s.nxv2i64(<vscale x 2 x i64> [[SRC]])
794 // CHECK-RV64-NEXT: ret i64 [[TMP0]]
796 int64_t test_vmv_x_s_i64m2_i64(vint64m2_t src) {
797 return __riscv_vmv_x(src);
800 // CHECK-RV64-LABEL: define dso_local i64 @test_vmv_x_s_i64m4_i64
801 // CHECK-RV64-SAME: (<vscale x 4 x i64> [[SRC:%.*]]) #[[ATTR0]] {
802 // CHECK-RV64-NEXT: entry:
803 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i64 @llvm.riscv.vmv.x.s.nxv4i64(<vscale x 4 x i64> [[SRC]])
804 // CHECK-RV64-NEXT: ret i64 [[TMP0]]
806 int64_t test_vmv_x_s_i64m4_i64(vint64m4_t src) {
807 return __riscv_vmv_x(src);
810 // CHECK-RV64-LABEL: define dso_local i64 @test_vmv_x_s_i64m8_i64
811 // CHECK-RV64-SAME: (<vscale x 8 x i64> [[SRC:%.*]]) #[[ATTR0]] {
812 // CHECK-RV64-NEXT: entry:
813 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i64 @llvm.riscv.vmv.x.s.nxv8i64(<vscale x 8 x i64> [[SRC]])
814 // CHECK-RV64-NEXT: ret i64 [[TMP0]]
816 int64_t test_vmv_x_s_i64m8_i64(vint64m8_t src) {
817 return __riscv_vmv_x(src);
820 // CHECK-RV64-LABEL: define dso_local zeroext i8 @test_vmv_x_s_u8mf8_u8
821 // CHECK-RV64-SAME: (<vscale x 1 x i8> [[SRC:%.*]]) #[[ATTR0]] {
822 // CHECK-RV64-NEXT: entry:
823 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv1i8(<vscale x 1 x i8> [[SRC]])
824 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
826 uint8_t test_vmv_x_s_u8mf8_u8(vuint8mf8_t src) {
827 return __riscv_vmv_x(src);
830 // CHECK-RV64-LABEL: define dso_local zeroext i8 @test_vmv_x_s_u8mf4_u8
831 // CHECK-RV64-SAME: (<vscale x 2 x i8> [[SRC:%.*]]) #[[ATTR0]] {
832 // CHECK-RV64-NEXT: entry:
833 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv2i8(<vscale x 2 x i8> [[SRC]])
834 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
836 uint8_t test_vmv_x_s_u8mf4_u8(vuint8mf4_t src) {
837 return __riscv_vmv_x(src);
840 // CHECK-RV64-LABEL: define dso_local zeroext i8 @test_vmv_x_s_u8mf2_u8
841 // CHECK-RV64-SAME: (<vscale x 4 x i8> [[SRC:%.*]]) #[[ATTR0]] {
842 // CHECK-RV64-NEXT: entry:
843 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv4i8(<vscale x 4 x i8> [[SRC]])
844 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
846 uint8_t test_vmv_x_s_u8mf2_u8(vuint8mf2_t src) {
847 return __riscv_vmv_x(src);
850 // CHECK-RV64-LABEL: define dso_local zeroext i8 @test_vmv_x_s_u8m1_u8
851 // CHECK-RV64-SAME: (<vscale x 8 x i8> [[SRC:%.*]]) #[[ATTR0]] {
852 // CHECK-RV64-NEXT: entry:
853 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv8i8(<vscale x 8 x i8> [[SRC]])
854 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
856 uint8_t test_vmv_x_s_u8m1_u8(vuint8m1_t src) {
857 return __riscv_vmv_x(src);
860 // CHECK-RV64-LABEL: define dso_local zeroext i8 @test_vmv_x_s_u8m2_u8
861 // CHECK-RV64-SAME: (<vscale x 16 x i8> [[SRC:%.*]]) #[[ATTR0]] {
862 // CHECK-RV64-NEXT: entry:
863 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv16i8(<vscale x 16 x i8> [[SRC]])
864 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
866 uint8_t test_vmv_x_s_u8m2_u8(vuint8m2_t src) {
867 return __riscv_vmv_x(src);
870 // CHECK-RV64-LABEL: define dso_local zeroext i8 @test_vmv_x_s_u8m4_u8
871 // CHECK-RV64-SAME: (<vscale x 32 x i8> [[SRC:%.*]]) #[[ATTR0]] {
872 // CHECK-RV64-NEXT: entry:
873 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv32i8(<vscale x 32 x i8> [[SRC]])
874 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
876 uint8_t test_vmv_x_s_u8m4_u8(vuint8m4_t src) {
877 return __riscv_vmv_x(src);
880 // CHECK-RV64-LABEL: define dso_local zeroext i8 @test_vmv_x_s_u8m8_u8
881 // CHECK-RV64-SAME: (<vscale x 64 x i8> [[SRC:%.*]]) #[[ATTR0]] {
882 // CHECK-RV64-NEXT: entry:
883 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i8 @llvm.riscv.vmv.x.s.nxv64i8(<vscale x 64 x i8> [[SRC]])
884 // CHECK-RV64-NEXT: ret i8 [[TMP0]]
886 uint8_t test_vmv_x_s_u8m8_u8(vuint8m8_t src) {
887 return __riscv_vmv_x(src);
890 // CHECK-RV64-LABEL: define dso_local zeroext i16 @test_vmv_x_s_u16mf4_u16
891 // CHECK-RV64-SAME: (<vscale x 1 x i16> [[SRC:%.*]]) #[[ATTR0]] {
892 // CHECK-RV64-NEXT: entry:
893 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i16 @llvm.riscv.vmv.x.s.nxv1i16(<vscale x 1 x i16> [[SRC]])
894 // CHECK-RV64-NEXT: ret i16 [[TMP0]]
896 uint16_t test_vmv_x_s_u16mf4_u16(vuint16mf4_t src) {
897 return __riscv_vmv_x(src);
900 // CHECK-RV64-LABEL: define dso_local zeroext i16 @test_vmv_x_s_u16mf2_u16
901 // CHECK-RV64-SAME: (<vscale x 2 x i16> [[SRC:%.*]]) #[[ATTR0]] {
902 // CHECK-RV64-NEXT: entry:
903 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i16 @llvm.riscv.vmv.x.s.nxv2i16(<vscale x 2 x i16> [[SRC]])
904 // CHECK-RV64-NEXT: ret i16 [[TMP0]]
906 uint16_t test_vmv_x_s_u16mf2_u16(vuint16mf2_t src) {
907 return __riscv_vmv_x(src);
910 // CHECK-RV64-LABEL: define dso_local zeroext i16 @test_vmv_x_s_u16m1_u16
911 // CHECK-RV64-SAME: (<vscale x 4 x i16> [[SRC:%.*]]) #[[ATTR0]] {
912 // CHECK-RV64-NEXT: entry:
913 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i16 @llvm.riscv.vmv.x.s.nxv4i16(<vscale x 4 x i16> [[SRC]])
914 // CHECK-RV64-NEXT: ret i16 [[TMP0]]
916 uint16_t test_vmv_x_s_u16m1_u16(vuint16m1_t src) {
917 return __riscv_vmv_x(src);
920 // CHECK-RV64-LABEL: define dso_local zeroext i16 @test_vmv_x_s_u16m2_u16
921 // CHECK-RV64-SAME: (<vscale x 8 x i16> [[SRC:%.*]]) #[[ATTR0]] {
922 // CHECK-RV64-NEXT: entry:
923 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i16 @llvm.riscv.vmv.x.s.nxv8i16(<vscale x 8 x i16> [[SRC]])
924 // CHECK-RV64-NEXT: ret i16 [[TMP0]]
926 uint16_t test_vmv_x_s_u16m2_u16(vuint16m2_t src) {
927 return __riscv_vmv_x(src);
930 // CHECK-RV64-LABEL: define dso_local zeroext i16 @test_vmv_x_s_u16m4_u16
931 // CHECK-RV64-SAME: (<vscale x 16 x i16> [[SRC:%.*]]) #[[ATTR0]] {
932 // CHECK-RV64-NEXT: entry:
933 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i16 @llvm.riscv.vmv.x.s.nxv16i16(<vscale x 16 x i16> [[SRC]])
934 // CHECK-RV64-NEXT: ret i16 [[TMP0]]
936 uint16_t test_vmv_x_s_u16m4_u16(vuint16m4_t src) {
937 return __riscv_vmv_x(src);
940 // CHECK-RV64-LABEL: define dso_local zeroext i16 @test_vmv_x_s_u16m8_u16
941 // CHECK-RV64-SAME: (<vscale x 32 x i16> [[SRC:%.*]]) #[[ATTR0]] {
942 // CHECK-RV64-NEXT: entry:
943 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i16 @llvm.riscv.vmv.x.s.nxv32i16(<vscale x 32 x i16> [[SRC]])
944 // CHECK-RV64-NEXT: ret i16 [[TMP0]]
946 uint16_t test_vmv_x_s_u16m8_u16(vuint16m8_t src) {
947 return __riscv_vmv_x(src);
950 // CHECK-RV64-LABEL: define dso_local signext i32 @test_vmv_x_s_u32mf2_u32
951 // CHECK-RV64-SAME: (<vscale x 1 x i32> [[SRC:%.*]]) #[[ATTR0]] {
952 // CHECK-RV64-NEXT: entry:
953 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i32 @llvm.riscv.vmv.x.s.nxv1i32(<vscale x 1 x i32> [[SRC]])
954 // CHECK-RV64-NEXT: ret i32 [[TMP0]]
956 uint32_t test_vmv_x_s_u32mf2_u32(vuint32mf2_t src) {
957 return __riscv_vmv_x(src);
960 // CHECK-RV64-LABEL: define dso_local signext i32 @test_vmv_x_s_u32m1_u32
961 // CHECK-RV64-SAME: (<vscale x 2 x i32> [[SRC:%.*]]) #[[ATTR0]] {
962 // CHECK-RV64-NEXT: entry:
963 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i32 @llvm.riscv.vmv.x.s.nxv2i32(<vscale x 2 x i32> [[SRC]])
964 // CHECK-RV64-NEXT: ret i32 [[TMP0]]
966 uint32_t test_vmv_x_s_u32m1_u32(vuint32m1_t src) {
967 return __riscv_vmv_x(src);
970 // CHECK-RV64-LABEL: define dso_local signext i32 @test_vmv_x_s_u32m2_u32
971 // CHECK-RV64-SAME: (<vscale x 4 x i32> [[SRC:%.*]]) #[[ATTR0]] {
972 // CHECK-RV64-NEXT: entry:
973 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i32 @llvm.riscv.vmv.x.s.nxv4i32(<vscale x 4 x i32> [[SRC]])
974 // CHECK-RV64-NEXT: ret i32 [[TMP0]]
976 uint32_t test_vmv_x_s_u32m2_u32(vuint32m2_t src) {
977 return __riscv_vmv_x(src);
980 // CHECK-RV64-LABEL: define dso_local signext i32 @test_vmv_x_s_u32m4_u32
981 // CHECK-RV64-SAME: (<vscale x 8 x i32> [[SRC:%.*]]) #[[ATTR0]] {
982 // CHECK-RV64-NEXT: entry:
983 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i32 @llvm.riscv.vmv.x.s.nxv8i32(<vscale x 8 x i32> [[SRC]])
984 // CHECK-RV64-NEXT: ret i32 [[TMP0]]
986 uint32_t test_vmv_x_s_u32m4_u32(vuint32m4_t src) {
987 return __riscv_vmv_x(src);
990 // CHECK-RV64-LABEL: define dso_local signext i32 @test_vmv_x_s_u32m8_u32
991 // CHECK-RV64-SAME: (<vscale x 16 x i32> [[SRC:%.*]]) #[[ATTR0]] {
992 // CHECK-RV64-NEXT: entry:
993 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i32 @llvm.riscv.vmv.x.s.nxv16i32(<vscale x 16 x i32> [[SRC]])
994 // CHECK-RV64-NEXT: ret i32 [[TMP0]]
996 uint32_t test_vmv_x_s_u32m8_u32(vuint32m8_t src) {
997 return __riscv_vmv_x(src);
1000 // CHECK-RV64-LABEL: define dso_local i64 @test_vmv_x_s_u64m1_u64
1001 // CHECK-RV64-SAME: (<vscale x 1 x i64> [[SRC:%.*]]) #[[ATTR0]] {
1002 // CHECK-RV64-NEXT: entry:
1003 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i64 @llvm.riscv.vmv.x.s.nxv1i64(<vscale x 1 x i64> [[SRC]])
1004 // CHECK-RV64-NEXT: ret i64 [[TMP0]]
1006 uint64_t test_vmv_x_s_u64m1_u64(vuint64m1_t src) {
1007 return __riscv_vmv_x(src);
1010 // CHECK-RV64-LABEL: define dso_local i64 @test_vmv_x_s_u64m2_u64
1011 // CHECK-RV64-SAME: (<vscale x 2 x i64> [[SRC:%.*]]) #[[ATTR0]] {
1012 // CHECK-RV64-NEXT: entry:
1013 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i64 @llvm.riscv.vmv.x.s.nxv2i64(<vscale x 2 x i64> [[SRC]])
1014 // CHECK-RV64-NEXT: ret i64 [[TMP0]]
1016 uint64_t test_vmv_x_s_u64m2_u64(vuint64m2_t src) {
1017 return __riscv_vmv_x(src);
1020 // CHECK-RV64-LABEL: define dso_local i64 @test_vmv_x_s_u64m4_u64
1021 // CHECK-RV64-SAME: (<vscale x 4 x i64> [[SRC:%.*]]) #[[ATTR0]] {
1022 // CHECK-RV64-NEXT: entry:
1023 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i64 @llvm.riscv.vmv.x.s.nxv4i64(<vscale x 4 x i64> [[SRC]])
1024 // CHECK-RV64-NEXT: ret i64 [[TMP0]]
1026 uint64_t test_vmv_x_s_u64m4_u64(vuint64m4_t src) {
1027 return __riscv_vmv_x(src);
1030 // CHECK-RV64-LABEL: define dso_local i64 @test_vmv_x_s_u64m8_u64
1031 // CHECK-RV64-SAME: (<vscale x 8 x i64> [[SRC:%.*]]) #[[ATTR0]] {
1032 // CHECK-RV64-NEXT: entry:
1033 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call i64 @llvm.riscv.vmv.x.s.nxv8i64(<vscale x 8 x i64> [[SRC]])
1034 // CHECK-RV64-NEXT: ret i64 [[TMP0]]
1036 uint64_t test_vmv_x_s_u64m8_u64(vuint64m8_t src) {
1037 return __riscv_vmv_x(src);