1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --version 2
2 // REQUIRES: riscv-registered-target
3 // RUN: %clang_cc1 -triple riscv64 -target-feature +v -target-feature +zfh \
4 // RUN: -target-feature +zvfh -disable-O0-optnone \
5 // RUN: -emit-llvm %s -o - | opt -S -passes=mem2reg | \
6 // RUN: FileCheck --check-prefix=CHECK-RV64 %s
8 #include <riscv_vector.h>
10 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x half> @test_vcompress_vm_f16mf4_tu
11 // CHECK-RV64-SAME: (<vscale x 1 x half> [[MASKEDOFF:%.*]], <vscale x 1 x half> [[SRC:%.*]], <vscale x 1 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0:[0-9]+]] {
12 // CHECK-RV64-NEXT: entry:
13 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x half> @llvm.riscv.vcompress.nxv1f16.i64(<vscale x 1 x half> [[MASKEDOFF]], <vscale x 1 x half> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]])
14 // CHECK-RV64-NEXT: ret <vscale x 1 x half> [[TMP0]]
16 vfloat16mf4_t
test_vcompress_vm_f16mf4_tu(vfloat16mf4_t maskedoff
, vfloat16mf4_t src
, vbool64_t mask
, size_t vl
) {
17 return __riscv_vcompress_vm_f16mf4_tu(maskedoff
, src
, mask
, vl
);
20 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x half> @test_vcompress_vm_f16mf2_tu
21 // CHECK-RV64-SAME: (<vscale x 2 x half> [[MASKEDOFF:%.*]], <vscale x 2 x half> [[SRC:%.*]], <vscale x 2 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
22 // CHECK-RV64-NEXT: entry:
23 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x half> @llvm.riscv.vcompress.nxv2f16.i64(<vscale x 2 x half> [[MASKEDOFF]], <vscale x 2 x half> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]])
24 // CHECK-RV64-NEXT: ret <vscale x 2 x half> [[TMP0]]
26 vfloat16mf2_t
test_vcompress_vm_f16mf2_tu(vfloat16mf2_t maskedoff
, vfloat16mf2_t src
, vbool32_t mask
, size_t vl
) {
27 return __riscv_vcompress_vm_f16mf2_tu(maskedoff
, src
, mask
, vl
);
30 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x half> @test_vcompress_vm_f16m1_tu
31 // CHECK-RV64-SAME: (<vscale x 4 x half> [[MASKEDOFF:%.*]], <vscale x 4 x half> [[SRC:%.*]], <vscale x 4 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
32 // CHECK-RV64-NEXT: entry:
33 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x half> @llvm.riscv.vcompress.nxv4f16.i64(<vscale x 4 x half> [[MASKEDOFF]], <vscale x 4 x half> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]])
34 // CHECK-RV64-NEXT: ret <vscale x 4 x half> [[TMP0]]
36 vfloat16m1_t
test_vcompress_vm_f16m1_tu(vfloat16m1_t maskedoff
, vfloat16m1_t src
, vbool16_t mask
, size_t vl
) {
37 return __riscv_vcompress_vm_f16m1_tu(maskedoff
, src
, mask
, vl
);
40 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x half> @test_vcompress_vm_f16m2_tu
41 // CHECK-RV64-SAME: (<vscale x 8 x half> [[MASKEDOFF:%.*]], <vscale x 8 x half> [[SRC:%.*]], <vscale x 8 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
42 // CHECK-RV64-NEXT: entry:
43 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x half> @llvm.riscv.vcompress.nxv8f16.i64(<vscale x 8 x half> [[MASKEDOFF]], <vscale x 8 x half> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]])
44 // CHECK-RV64-NEXT: ret <vscale x 8 x half> [[TMP0]]
46 vfloat16m2_t
test_vcompress_vm_f16m2_tu(vfloat16m2_t maskedoff
, vfloat16m2_t src
, vbool8_t mask
, size_t vl
) {
47 return __riscv_vcompress_vm_f16m2_tu(maskedoff
, src
, mask
, vl
);
50 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x half> @test_vcompress_vm_f16m4_tu
51 // CHECK-RV64-SAME: (<vscale x 16 x half> [[MASKEDOFF:%.*]], <vscale x 16 x half> [[SRC:%.*]], <vscale x 16 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
52 // CHECK-RV64-NEXT: entry:
53 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x half> @llvm.riscv.vcompress.nxv16f16.i64(<vscale x 16 x half> [[MASKEDOFF]], <vscale x 16 x half> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]])
54 // CHECK-RV64-NEXT: ret <vscale x 16 x half> [[TMP0]]
56 vfloat16m4_t
test_vcompress_vm_f16m4_tu(vfloat16m4_t maskedoff
, vfloat16m4_t src
, vbool4_t mask
, size_t vl
) {
57 return __riscv_vcompress_vm_f16m4_tu(maskedoff
, src
, mask
, vl
);
60 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x half> @test_vcompress_vm_f16m8_tu
61 // CHECK-RV64-SAME: (<vscale x 32 x half> [[MASKEDOFF:%.*]], <vscale x 32 x half> [[SRC:%.*]], <vscale x 32 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
62 // CHECK-RV64-NEXT: entry:
63 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x half> @llvm.riscv.vcompress.nxv32f16.i64(<vscale x 32 x half> [[MASKEDOFF]], <vscale x 32 x half> [[SRC]], <vscale x 32 x i1> [[MASK]], i64 [[VL]])
64 // CHECK-RV64-NEXT: ret <vscale x 32 x half> [[TMP0]]
66 vfloat16m8_t
test_vcompress_vm_f16m8_tu(vfloat16m8_t maskedoff
, vfloat16m8_t src
, vbool2_t mask
, size_t vl
) {
67 return __riscv_vcompress_vm_f16m8_tu(maskedoff
, src
, mask
, vl
);
70 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x float> @test_vcompress_vm_f32mf2_tu
71 // CHECK-RV64-SAME: (<vscale x 1 x float> [[MASKEDOFF:%.*]], <vscale x 1 x float> [[SRC:%.*]], <vscale x 1 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
72 // CHECK-RV64-NEXT: entry:
73 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.riscv.vcompress.nxv1f32.i64(<vscale x 1 x float> [[MASKEDOFF]], <vscale x 1 x float> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]])
74 // CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
76 vfloat32mf2_t
test_vcompress_vm_f32mf2_tu(vfloat32mf2_t maskedoff
, vfloat32mf2_t src
, vbool64_t mask
, size_t vl
) {
77 return __riscv_vcompress_vm_f32mf2_tu(maskedoff
, src
, mask
, vl
);
80 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x float> @test_vcompress_vm_f32m1_tu
81 // CHECK-RV64-SAME: (<vscale x 2 x float> [[MASKEDOFF:%.*]], <vscale x 2 x float> [[SRC:%.*]], <vscale x 2 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
82 // CHECK-RV64-NEXT: entry:
83 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.riscv.vcompress.nxv2f32.i64(<vscale x 2 x float> [[MASKEDOFF]], <vscale x 2 x float> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]])
84 // CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
86 vfloat32m1_t
test_vcompress_vm_f32m1_tu(vfloat32m1_t maskedoff
, vfloat32m1_t src
, vbool32_t mask
, size_t vl
) {
87 return __riscv_vcompress_vm_f32m1_tu(maskedoff
, src
, mask
, vl
);
90 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x float> @test_vcompress_vm_f32m2_tu
91 // CHECK-RV64-SAME: (<vscale x 4 x float> [[MASKEDOFF:%.*]], <vscale x 4 x float> [[SRC:%.*]], <vscale x 4 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
92 // CHECK-RV64-NEXT: entry:
93 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.riscv.vcompress.nxv4f32.i64(<vscale x 4 x float> [[MASKEDOFF]], <vscale x 4 x float> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]])
94 // CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
96 vfloat32m2_t
test_vcompress_vm_f32m2_tu(vfloat32m2_t maskedoff
, vfloat32m2_t src
, vbool16_t mask
, size_t vl
) {
97 return __riscv_vcompress_vm_f32m2_tu(maskedoff
, src
, mask
, vl
);
100 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x float> @test_vcompress_vm_f32m4_tu
101 // CHECK-RV64-SAME: (<vscale x 8 x float> [[MASKEDOFF:%.*]], <vscale x 8 x float> [[SRC:%.*]], <vscale x 8 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
102 // CHECK-RV64-NEXT: entry:
103 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.riscv.vcompress.nxv8f32.i64(<vscale x 8 x float> [[MASKEDOFF]], <vscale x 8 x float> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]])
104 // CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
106 vfloat32m4_t
test_vcompress_vm_f32m4_tu(vfloat32m4_t maskedoff
, vfloat32m4_t src
, vbool8_t mask
, size_t vl
) {
107 return __riscv_vcompress_vm_f32m4_tu(maskedoff
, src
, mask
, vl
);
110 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x float> @test_vcompress_vm_f32m8_tu
111 // CHECK-RV64-SAME: (<vscale x 16 x float> [[MASKEDOFF:%.*]], <vscale x 16 x float> [[SRC:%.*]], <vscale x 16 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
112 // CHECK-RV64-NEXT: entry:
113 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.riscv.vcompress.nxv16f32.i64(<vscale x 16 x float> [[MASKEDOFF]], <vscale x 16 x float> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]])
114 // CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
116 vfloat32m8_t
test_vcompress_vm_f32m8_tu(vfloat32m8_t maskedoff
, vfloat32m8_t src
, vbool4_t mask
, size_t vl
) {
117 return __riscv_vcompress_vm_f32m8_tu(maskedoff
, src
, mask
, vl
);
120 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x double> @test_vcompress_vm_f64m1_tu
121 // CHECK-RV64-SAME: (<vscale x 1 x double> [[MASKEDOFF:%.*]], <vscale x 1 x double> [[SRC:%.*]], <vscale x 1 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
122 // CHECK-RV64-NEXT: entry:
123 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.riscv.vcompress.nxv1f64.i64(<vscale x 1 x double> [[MASKEDOFF]], <vscale x 1 x double> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]])
124 // CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
126 vfloat64m1_t
test_vcompress_vm_f64m1_tu(vfloat64m1_t maskedoff
, vfloat64m1_t src
, vbool64_t mask
, size_t vl
) {
127 return __riscv_vcompress_vm_f64m1_tu(maskedoff
, src
, mask
, vl
);
130 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x double> @test_vcompress_vm_f64m2_tu
131 // CHECK-RV64-SAME: (<vscale x 2 x double> [[MASKEDOFF:%.*]], <vscale x 2 x double> [[SRC:%.*]], <vscale x 2 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
132 // CHECK-RV64-NEXT: entry:
133 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.riscv.vcompress.nxv2f64.i64(<vscale x 2 x double> [[MASKEDOFF]], <vscale x 2 x double> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]])
134 // CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
136 vfloat64m2_t
test_vcompress_vm_f64m2_tu(vfloat64m2_t maskedoff
, vfloat64m2_t src
, vbool32_t mask
, size_t vl
) {
137 return __riscv_vcompress_vm_f64m2_tu(maskedoff
, src
, mask
, vl
);
140 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x double> @test_vcompress_vm_f64m4_tu
141 // CHECK-RV64-SAME: (<vscale x 4 x double> [[MASKEDOFF:%.*]], <vscale x 4 x double> [[SRC:%.*]], <vscale x 4 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
142 // CHECK-RV64-NEXT: entry:
143 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.riscv.vcompress.nxv4f64.i64(<vscale x 4 x double> [[MASKEDOFF]], <vscale x 4 x double> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]])
144 // CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
146 vfloat64m4_t
test_vcompress_vm_f64m4_tu(vfloat64m4_t maskedoff
, vfloat64m4_t src
, vbool16_t mask
, size_t vl
) {
147 return __riscv_vcompress_vm_f64m4_tu(maskedoff
, src
, mask
, vl
);
150 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x double> @test_vcompress_vm_f64m8_tu
151 // CHECK-RV64-SAME: (<vscale x 8 x double> [[MASKEDOFF:%.*]], <vscale x 8 x double> [[SRC:%.*]], <vscale x 8 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
152 // CHECK-RV64-NEXT: entry:
153 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.riscv.vcompress.nxv8f64.i64(<vscale x 8 x double> [[MASKEDOFF]], <vscale x 8 x double> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]])
154 // CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
156 vfloat64m8_t
test_vcompress_vm_f64m8_tu(vfloat64m8_t maskedoff
, vfloat64m8_t src
, vbool8_t mask
, size_t vl
) {
157 return __riscv_vcompress_vm_f64m8_tu(maskedoff
, src
, mask
, vl
);
160 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vcompress_vm_i8mf8_tu
161 // CHECK-RV64-SAME: (<vscale x 1 x i8> [[MASKEDOFF:%.*]], <vscale x 1 x i8> [[SRC:%.*]], <vscale x 1 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
162 // CHECK-RV64-NEXT: entry:
163 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vcompress.nxv1i8.i64(<vscale x 1 x i8> [[MASKEDOFF]], <vscale x 1 x i8> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]])
164 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
166 vint8mf8_t
test_vcompress_vm_i8mf8_tu(vint8mf8_t maskedoff
, vint8mf8_t src
, vbool64_t mask
, size_t vl
) {
167 return __riscv_vcompress_vm_i8mf8_tu(maskedoff
, src
, mask
, vl
);
170 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vcompress_vm_i8mf4_tu
171 // CHECK-RV64-SAME: (<vscale x 2 x i8> [[MASKEDOFF:%.*]], <vscale x 2 x i8> [[SRC:%.*]], <vscale x 2 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
172 // CHECK-RV64-NEXT: entry:
173 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vcompress.nxv2i8.i64(<vscale x 2 x i8> [[MASKEDOFF]], <vscale x 2 x i8> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]])
174 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
176 vint8mf4_t
test_vcompress_vm_i8mf4_tu(vint8mf4_t maskedoff
, vint8mf4_t src
, vbool32_t mask
, size_t vl
) {
177 return __riscv_vcompress_vm_i8mf4_tu(maskedoff
, src
, mask
, vl
);
180 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vcompress_vm_i8mf2_tu
181 // CHECK-RV64-SAME: (<vscale x 4 x i8> [[MASKEDOFF:%.*]], <vscale x 4 x i8> [[SRC:%.*]], <vscale x 4 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
182 // CHECK-RV64-NEXT: entry:
183 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vcompress.nxv4i8.i64(<vscale x 4 x i8> [[MASKEDOFF]], <vscale x 4 x i8> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]])
184 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
186 vint8mf2_t
test_vcompress_vm_i8mf2_tu(vint8mf2_t maskedoff
, vint8mf2_t src
, vbool16_t mask
, size_t vl
) {
187 return __riscv_vcompress_vm_i8mf2_tu(maskedoff
, src
, mask
, vl
);
190 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vcompress_vm_i8m1_tu
191 // CHECK-RV64-SAME: (<vscale x 8 x i8> [[MASKEDOFF:%.*]], <vscale x 8 x i8> [[SRC:%.*]], <vscale x 8 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
192 // CHECK-RV64-NEXT: entry:
193 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vcompress.nxv8i8.i64(<vscale x 8 x i8> [[MASKEDOFF]], <vscale x 8 x i8> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]])
194 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
196 vint8m1_t
test_vcompress_vm_i8m1_tu(vint8m1_t maskedoff
, vint8m1_t src
, vbool8_t mask
, size_t vl
) {
197 return __riscv_vcompress_vm_i8m1_tu(maskedoff
, src
, mask
, vl
);
200 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vcompress_vm_i8m2_tu
201 // CHECK-RV64-SAME: (<vscale x 16 x i8> [[MASKEDOFF:%.*]], <vscale x 16 x i8> [[SRC:%.*]], <vscale x 16 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
202 // CHECK-RV64-NEXT: entry:
203 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vcompress.nxv16i8.i64(<vscale x 16 x i8> [[MASKEDOFF]], <vscale x 16 x i8> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]])
204 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
206 vint8m2_t
test_vcompress_vm_i8m2_tu(vint8m2_t maskedoff
, vint8m2_t src
, vbool4_t mask
, size_t vl
) {
207 return __riscv_vcompress_vm_i8m2_tu(maskedoff
, src
, mask
, vl
);
210 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vcompress_vm_i8m4_tu
211 // CHECK-RV64-SAME: (<vscale x 32 x i8> [[MASKEDOFF:%.*]], <vscale x 32 x i8> [[SRC:%.*]], <vscale x 32 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
212 // CHECK-RV64-NEXT: entry:
213 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vcompress.nxv32i8.i64(<vscale x 32 x i8> [[MASKEDOFF]], <vscale x 32 x i8> [[SRC]], <vscale x 32 x i1> [[MASK]], i64 [[VL]])
214 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
216 vint8m4_t
test_vcompress_vm_i8m4_tu(vint8m4_t maskedoff
, vint8m4_t src
, vbool2_t mask
, size_t vl
) {
217 return __riscv_vcompress_vm_i8m4_tu(maskedoff
, src
, mask
, vl
);
220 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_vcompress_vm_i8m8_tu
221 // CHECK-RV64-SAME: (<vscale x 64 x i8> [[MASKEDOFF:%.*]], <vscale x 64 x i8> [[SRC:%.*]], <vscale x 64 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
222 // CHECK-RV64-NEXT: entry:
223 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.vcompress.nxv64i8.i64(<vscale x 64 x i8> [[MASKEDOFF]], <vscale x 64 x i8> [[SRC]], <vscale x 64 x i1> [[MASK]], i64 [[VL]])
224 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
226 vint8m8_t
test_vcompress_vm_i8m8_tu(vint8m8_t maskedoff
, vint8m8_t src
, vbool1_t mask
, size_t vl
) {
227 return __riscv_vcompress_vm_i8m8_tu(maskedoff
, src
, mask
, vl
);
230 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vcompress_vm_i16mf4_tu
231 // CHECK-RV64-SAME: (<vscale x 1 x i16> [[MASKEDOFF:%.*]], <vscale x 1 x i16> [[SRC:%.*]], <vscale x 1 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
232 // CHECK-RV64-NEXT: entry:
233 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vcompress.nxv1i16.i64(<vscale x 1 x i16> [[MASKEDOFF]], <vscale x 1 x i16> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]])
234 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
236 vint16mf4_t
test_vcompress_vm_i16mf4_tu(vint16mf4_t maskedoff
, vint16mf4_t src
, vbool64_t mask
, size_t vl
) {
237 return __riscv_vcompress_vm_i16mf4_tu(maskedoff
, src
, mask
, vl
);
240 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vcompress_vm_i16mf2_tu
241 // CHECK-RV64-SAME: (<vscale x 2 x i16> [[MASKEDOFF:%.*]], <vscale x 2 x i16> [[SRC:%.*]], <vscale x 2 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
242 // CHECK-RV64-NEXT: entry:
243 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vcompress.nxv2i16.i64(<vscale x 2 x i16> [[MASKEDOFF]], <vscale x 2 x i16> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]])
244 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
246 vint16mf2_t
test_vcompress_vm_i16mf2_tu(vint16mf2_t maskedoff
, vint16mf2_t src
, vbool32_t mask
, size_t vl
) {
247 return __riscv_vcompress_vm_i16mf2_tu(maskedoff
, src
, mask
, vl
);
250 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vcompress_vm_i16m1_tu
251 // CHECK-RV64-SAME: (<vscale x 4 x i16> [[MASKEDOFF:%.*]], <vscale x 4 x i16> [[SRC:%.*]], <vscale x 4 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
252 // CHECK-RV64-NEXT: entry:
253 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vcompress.nxv4i16.i64(<vscale x 4 x i16> [[MASKEDOFF]], <vscale x 4 x i16> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]])
254 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
256 vint16m1_t
test_vcompress_vm_i16m1_tu(vint16m1_t maskedoff
, vint16m1_t src
, vbool16_t mask
, size_t vl
) {
257 return __riscv_vcompress_vm_i16m1_tu(maskedoff
, src
, mask
, vl
);
260 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vcompress_vm_i16m2_tu
261 // CHECK-RV64-SAME: (<vscale x 8 x i16> [[MASKEDOFF:%.*]], <vscale x 8 x i16> [[SRC:%.*]], <vscale x 8 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
262 // CHECK-RV64-NEXT: entry:
263 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vcompress.nxv8i16.i64(<vscale x 8 x i16> [[MASKEDOFF]], <vscale x 8 x i16> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]])
264 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
266 vint16m2_t
test_vcompress_vm_i16m2_tu(vint16m2_t maskedoff
, vint16m2_t src
, vbool8_t mask
, size_t vl
) {
267 return __riscv_vcompress_vm_i16m2_tu(maskedoff
, src
, mask
, vl
);
270 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vcompress_vm_i16m4_tu
271 // CHECK-RV64-SAME: (<vscale x 16 x i16> [[MASKEDOFF:%.*]], <vscale x 16 x i16> [[SRC:%.*]], <vscale x 16 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
272 // CHECK-RV64-NEXT: entry:
273 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vcompress.nxv16i16.i64(<vscale x 16 x i16> [[MASKEDOFF]], <vscale x 16 x i16> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]])
274 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
276 vint16m4_t
test_vcompress_vm_i16m4_tu(vint16m4_t maskedoff
, vint16m4_t src
, vbool4_t mask
, size_t vl
) {
277 return __riscv_vcompress_vm_i16m4_tu(maskedoff
, src
, mask
, vl
);
280 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_vcompress_vm_i16m8_tu
281 // CHECK-RV64-SAME: (<vscale x 32 x i16> [[MASKEDOFF:%.*]], <vscale x 32 x i16> [[SRC:%.*]], <vscale x 32 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
282 // CHECK-RV64-NEXT: entry:
283 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.vcompress.nxv32i16.i64(<vscale x 32 x i16> [[MASKEDOFF]], <vscale x 32 x i16> [[SRC]], <vscale x 32 x i1> [[MASK]], i64 [[VL]])
284 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
286 vint16m8_t
test_vcompress_vm_i16m8_tu(vint16m8_t maskedoff
, vint16m8_t src
, vbool2_t mask
, size_t vl
) {
287 return __riscv_vcompress_vm_i16m8_tu(maskedoff
, src
, mask
, vl
);
290 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vcompress_vm_i32mf2_tu
291 // CHECK-RV64-SAME: (<vscale x 1 x i32> [[MASKEDOFF:%.*]], <vscale x 1 x i32> [[SRC:%.*]], <vscale x 1 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
292 // CHECK-RV64-NEXT: entry:
293 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vcompress.nxv1i32.i64(<vscale x 1 x i32> [[MASKEDOFF]], <vscale x 1 x i32> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]])
294 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
296 vint32mf2_t
test_vcompress_vm_i32mf2_tu(vint32mf2_t maskedoff
, vint32mf2_t src
, vbool64_t mask
, size_t vl
) {
297 return __riscv_vcompress_vm_i32mf2_tu(maskedoff
, src
, mask
, vl
);
300 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vcompress_vm_i32m1_tu
301 // CHECK-RV64-SAME: (<vscale x 2 x i32> [[MASKEDOFF:%.*]], <vscale x 2 x i32> [[SRC:%.*]], <vscale x 2 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
302 // CHECK-RV64-NEXT: entry:
303 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vcompress.nxv2i32.i64(<vscale x 2 x i32> [[MASKEDOFF]], <vscale x 2 x i32> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]])
304 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
306 vint32m1_t
test_vcompress_vm_i32m1_tu(vint32m1_t maskedoff
, vint32m1_t src
, vbool32_t mask
, size_t vl
) {
307 return __riscv_vcompress_vm_i32m1_tu(maskedoff
, src
, mask
, vl
);
310 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vcompress_vm_i32m2_tu
311 // CHECK-RV64-SAME: (<vscale x 4 x i32> [[MASKEDOFF:%.*]], <vscale x 4 x i32> [[SRC:%.*]], <vscale x 4 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
312 // CHECK-RV64-NEXT: entry:
313 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vcompress.nxv4i32.i64(<vscale x 4 x i32> [[MASKEDOFF]], <vscale x 4 x i32> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]])
314 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
316 vint32m2_t
test_vcompress_vm_i32m2_tu(vint32m2_t maskedoff
, vint32m2_t src
, vbool16_t mask
, size_t vl
) {
317 return __riscv_vcompress_vm_i32m2_tu(maskedoff
, src
, mask
, vl
);
320 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vcompress_vm_i32m4_tu
321 // CHECK-RV64-SAME: (<vscale x 8 x i32> [[MASKEDOFF:%.*]], <vscale x 8 x i32> [[SRC:%.*]], <vscale x 8 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
322 // CHECK-RV64-NEXT: entry:
323 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vcompress.nxv8i32.i64(<vscale x 8 x i32> [[MASKEDOFF]], <vscale x 8 x i32> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]])
324 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
326 vint32m4_t
test_vcompress_vm_i32m4_tu(vint32m4_t maskedoff
, vint32m4_t src
, vbool8_t mask
, size_t vl
) {
327 return __riscv_vcompress_vm_i32m4_tu(maskedoff
, src
, mask
, vl
);
330 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_vcompress_vm_i32m8_tu
331 // CHECK-RV64-SAME: (<vscale x 16 x i32> [[MASKEDOFF:%.*]], <vscale x 16 x i32> [[SRC:%.*]], <vscale x 16 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
332 // CHECK-RV64-NEXT: entry:
333 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.vcompress.nxv16i32.i64(<vscale x 16 x i32> [[MASKEDOFF]], <vscale x 16 x i32> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]])
334 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
336 vint32m8_t
test_vcompress_vm_i32m8_tu(vint32m8_t maskedoff
, vint32m8_t src
, vbool4_t mask
, size_t vl
) {
337 return __riscv_vcompress_vm_i32m8_tu(maskedoff
, src
, mask
, vl
);
340 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_vcompress_vm_i64m1_tu
341 // CHECK-RV64-SAME: (<vscale x 1 x i64> [[MASKEDOFF:%.*]], <vscale x 1 x i64> [[SRC:%.*]], <vscale x 1 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
342 // CHECK-RV64-NEXT: entry:
343 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.vcompress.nxv1i64.i64(<vscale x 1 x i64> [[MASKEDOFF]], <vscale x 1 x i64> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]])
344 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
346 vint64m1_t
test_vcompress_vm_i64m1_tu(vint64m1_t maskedoff
, vint64m1_t src
, vbool64_t mask
, size_t vl
) {
347 return __riscv_vcompress_vm_i64m1_tu(maskedoff
, src
, mask
, vl
);
350 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_vcompress_vm_i64m2_tu
351 // CHECK-RV64-SAME: (<vscale x 2 x i64> [[MASKEDOFF:%.*]], <vscale x 2 x i64> [[SRC:%.*]], <vscale x 2 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
352 // CHECK-RV64-NEXT: entry:
353 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.vcompress.nxv2i64.i64(<vscale x 2 x i64> [[MASKEDOFF]], <vscale x 2 x i64> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]])
354 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
356 vint64m2_t
test_vcompress_vm_i64m2_tu(vint64m2_t maskedoff
, vint64m2_t src
, vbool32_t mask
, size_t vl
) {
357 return __riscv_vcompress_vm_i64m2_tu(maskedoff
, src
, mask
, vl
);
360 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_vcompress_vm_i64m4_tu
361 // CHECK-RV64-SAME: (<vscale x 4 x i64> [[MASKEDOFF:%.*]], <vscale x 4 x i64> [[SRC:%.*]], <vscale x 4 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
362 // CHECK-RV64-NEXT: entry:
363 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.vcompress.nxv4i64.i64(<vscale x 4 x i64> [[MASKEDOFF]], <vscale x 4 x i64> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]])
364 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
366 vint64m4_t
test_vcompress_vm_i64m4_tu(vint64m4_t maskedoff
, vint64m4_t src
, vbool16_t mask
, size_t vl
) {
367 return __riscv_vcompress_vm_i64m4_tu(maskedoff
, src
, mask
, vl
);
370 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_vcompress_vm_i64m8_tu
371 // CHECK-RV64-SAME: (<vscale x 8 x i64> [[MASKEDOFF:%.*]], <vscale x 8 x i64> [[SRC:%.*]], <vscale x 8 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
372 // CHECK-RV64-NEXT: entry:
373 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.vcompress.nxv8i64.i64(<vscale x 8 x i64> [[MASKEDOFF]], <vscale x 8 x i64> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]])
374 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
376 vint64m8_t
test_vcompress_vm_i64m8_tu(vint64m8_t maskedoff
, vint64m8_t src
, vbool8_t mask
, size_t vl
) {
377 return __riscv_vcompress_vm_i64m8_tu(maskedoff
, src
, mask
, vl
);
380 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vcompress_vm_u8mf8_tu
381 // CHECK-RV64-SAME: (<vscale x 1 x i8> [[MASKEDOFF:%.*]], <vscale x 1 x i8> [[SRC:%.*]], <vscale x 1 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
382 // CHECK-RV64-NEXT: entry:
383 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vcompress.nxv1i8.i64(<vscale x 1 x i8> [[MASKEDOFF]], <vscale x 1 x i8> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]])
384 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
386 vuint8mf8_t
test_vcompress_vm_u8mf8_tu(vuint8mf8_t maskedoff
, vuint8mf8_t src
, vbool64_t mask
, size_t vl
) {
387 return __riscv_vcompress_vm_u8mf8_tu(maskedoff
, src
, mask
, vl
);
390 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vcompress_vm_u8mf4_tu
391 // CHECK-RV64-SAME: (<vscale x 2 x i8> [[MASKEDOFF:%.*]], <vscale x 2 x i8> [[SRC:%.*]], <vscale x 2 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
392 // CHECK-RV64-NEXT: entry:
393 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vcompress.nxv2i8.i64(<vscale x 2 x i8> [[MASKEDOFF]], <vscale x 2 x i8> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]])
394 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
396 vuint8mf4_t
test_vcompress_vm_u8mf4_tu(vuint8mf4_t maskedoff
, vuint8mf4_t src
, vbool32_t mask
, size_t vl
) {
397 return __riscv_vcompress_vm_u8mf4_tu(maskedoff
, src
, mask
, vl
);
400 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vcompress_vm_u8mf2_tu
401 // CHECK-RV64-SAME: (<vscale x 4 x i8> [[MASKEDOFF:%.*]], <vscale x 4 x i8> [[SRC:%.*]], <vscale x 4 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
402 // CHECK-RV64-NEXT: entry:
403 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vcompress.nxv4i8.i64(<vscale x 4 x i8> [[MASKEDOFF]], <vscale x 4 x i8> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]])
404 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
406 vuint8mf2_t
test_vcompress_vm_u8mf2_tu(vuint8mf2_t maskedoff
, vuint8mf2_t src
, vbool16_t mask
, size_t vl
) {
407 return __riscv_vcompress_vm_u8mf2_tu(maskedoff
, src
, mask
, vl
);
410 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vcompress_vm_u8m1_tu
411 // CHECK-RV64-SAME: (<vscale x 8 x i8> [[MASKEDOFF:%.*]], <vscale x 8 x i8> [[SRC:%.*]], <vscale x 8 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
412 // CHECK-RV64-NEXT: entry:
413 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vcompress.nxv8i8.i64(<vscale x 8 x i8> [[MASKEDOFF]], <vscale x 8 x i8> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]])
414 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
416 vuint8m1_t
test_vcompress_vm_u8m1_tu(vuint8m1_t maskedoff
, vuint8m1_t src
, vbool8_t mask
, size_t vl
) {
417 return __riscv_vcompress_vm_u8m1_tu(maskedoff
, src
, mask
, vl
);
420 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vcompress_vm_u8m2_tu
421 // CHECK-RV64-SAME: (<vscale x 16 x i8> [[MASKEDOFF:%.*]], <vscale x 16 x i8> [[SRC:%.*]], <vscale x 16 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
422 // CHECK-RV64-NEXT: entry:
423 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vcompress.nxv16i8.i64(<vscale x 16 x i8> [[MASKEDOFF]], <vscale x 16 x i8> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]])
424 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
426 vuint8m2_t
test_vcompress_vm_u8m2_tu(vuint8m2_t maskedoff
, vuint8m2_t src
, vbool4_t mask
, size_t vl
) {
427 return __riscv_vcompress_vm_u8m2_tu(maskedoff
, src
, mask
, vl
);
430 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vcompress_vm_u8m4_tu
431 // CHECK-RV64-SAME: (<vscale x 32 x i8> [[MASKEDOFF:%.*]], <vscale x 32 x i8> [[SRC:%.*]], <vscale x 32 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
432 // CHECK-RV64-NEXT: entry:
433 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vcompress.nxv32i8.i64(<vscale x 32 x i8> [[MASKEDOFF]], <vscale x 32 x i8> [[SRC]], <vscale x 32 x i1> [[MASK]], i64 [[VL]])
434 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
436 vuint8m4_t
test_vcompress_vm_u8m4_tu(vuint8m4_t maskedoff
, vuint8m4_t src
, vbool2_t mask
, size_t vl
) {
437 return __riscv_vcompress_vm_u8m4_tu(maskedoff
, src
, mask
, vl
);
440 // CHECK-RV64-LABEL: define dso_local <vscale x 64 x i8> @test_vcompress_vm_u8m8_tu
441 // CHECK-RV64-SAME: (<vscale x 64 x i8> [[MASKEDOFF:%.*]], <vscale x 64 x i8> [[SRC:%.*]], <vscale x 64 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
442 // CHECK-RV64-NEXT: entry:
443 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.riscv.vcompress.nxv64i8.i64(<vscale x 64 x i8> [[MASKEDOFF]], <vscale x 64 x i8> [[SRC]], <vscale x 64 x i1> [[MASK]], i64 [[VL]])
444 // CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
446 vuint8m8_t
test_vcompress_vm_u8m8_tu(vuint8m8_t maskedoff
, vuint8m8_t src
, vbool1_t mask
, size_t vl
) {
447 return __riscv_vcompress_vm_u8m8_tu(maskedoff
, src
, mask
, vl
);
450 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vcompress_vm_u16mf4_tu
451 // CHECK-RV64-SAME: (<vscale x 1 x i16> [[MASKEDOFF:%.*]], <vscale x 1 x i16> [[SRC:%.*]], <vscale x 1 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
452 // CHECK-RV64-NEXT: entry:
453 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vcompress.nxv1i16.i64(<vscale x 1 x i16> [[MASKEDOFF]], <vscale x 1 x i16> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]])
454 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
456 vuint16mf4_t
test_vcompress_vm_u16mf4_tu(vuint16mf4_t maskedoff
, vuint16mf4_t src
, vbool64_t mask
, size_t vl
) {
457 return __riscv_vcompress_vm_u16mf4_tu(maskedoff
, src
, mask
, vl
);
460 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vcompress_vm_u16mf2_tu
461 // CHECK-RV64-SAME: (<vscale x 2 x i16> [[MASKEDOFF:%.*]], <vscale x 2 x i16> [[SRC:%.*]], <vscale x 2 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
462 // CHECK-RV64-NEXT: entry:
463 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vcompress.nxv2i16.i64(<vscale x 2 x i16> [[MASKEDOFF]], <vscale x 2 x i16> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]])
464 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
466 vuint16mf2_t
test_vcompress_vm_u16mf2_tu(vuint16mf2_t maskedoff
, vuint16mf2_t src
, vbool32_t mask
, size_t vl
) {
467 return __riscv_vcompress_vm_u16mf2_tu(maskedoff
, src
, mask
, vl
);
470 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vcompress_vm_u16m1_tu
471 // CHECK-RV64-SAME: (<vscale x 4 x i16> [[MASKEDOFF:%.*]], <vscale x 4 x i16> [[SRC:%.*]], <vscale x 4 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
472 // CHECK-RV64-NEXT: entry:
473 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vcompress.nxv4i16.i64(<vscale x 4 x i16> [[MASKEDOFF]], <vscale x 4 x i16> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]])
474 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
476 vuint16m1_t
test_vcompress_vm_u16m1_tu(vuint16m1_t maskedoff
, vuint16m1_t src
, vbool16_t mask
, size_t vl
) {
477 return __riscv_vcompress_vm_u16m1_tu(maskedoff
, src
, mask
, vl
);
480 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vcompress_vm_u16m2_tu
481 // CHECK-RV64-SAME: (<vscale x 8 x i16> [[MASKEDOFF:%.*]], <vscale x 8 x i16> [[SRC:%.*]], <vscale x 8 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
482 // CHECK-RV64-NEXT: entry:
483 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vcompress.nxv8i16.i64(<vscale x 8 x i16> [[MASKEDOFF]], <vscale x 8 x i16> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]])
484 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
486 vuint16m2_t
test_vcompress_vm_u16m2_tu(vuint16m2_t maskedoff
, vuint16m2_t src
, vbool8_t mask
, size_t vl
) {
487 return __riscv_vcompress_vm_u16m2_tu(maskedoff
, src
, mask
, vl
);
490 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vcompress_vm_u16m4_tu
491 // CHECK-RV64-SAME: (<vscale x 16 x i16> [[MASKEDOFF:%.*]], <vscale x 16 x i16> [[SRC:%.*]], <vscale x 16 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
492 // CHECK-RV64-NEXT: entry:
493 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vcompress.nxv16i16.i64(<vscale x 16 x i16> [[MASKEDOFF]], <vscale x 16 x i16> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]])
494 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
496 vuint16m4_t
test_vcompress_vm_u16m4_tu(vuint16m4_t maskedoff
, vuint16m4_t src
, vbool4_t mask
, size_t vl
) {
497 return __riscv_vcompress_vm_u16m4_tu(maskedoff
, src
, mask
, vl
);
500 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i16> @test_vcompress_vm_u16m8_tu
501 // CHECK-RV64-SAME: (<vscale x 32 x i16> [[MASKEDOFF:%.*]], <vscale x 32 x i16> [[SRC:%.*]], <vscale x 32 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
502 // CHECK-RV64-NEXT: entry:
503 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.riscv.vcompress.nxv32i16.i64(<vscale x 32 x i16> [[MASKEDOFF]], <vscale x 32 x i16> [[SRC]], <vscale x 32 x i1> [[MASK]], i64 [[VL]])
504 // CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
506 vuint16m8_t
test_vcompress_vm_u16m8_tu(vuint16m8_t maskedoff
, vuint16m8_t src
, vbool2_t mask
, size_t vl
) {
507 return __riscv_vcompress_vm_u16m8_tu(maskedoff
, src
, mask
, vl
);
510 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vcompress_vm_u32mf2_tu
511 // CHECK-RV64-SAME: (<vscale x 1 x i32> [[MASKEDOFF:%.*]], <vscale x 1 x i32> [[SRC:%.*]], <vscale x 1 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
512 // CHECK-RV64-NEXT: entry:
513 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vcompress.nxv1i32.i64(<vscale x 1 x i32> [[MASKEDOFF]], <vscale x 1 x i32> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]])
514 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
516 vuint32mf2_t
test_vcompress_vm_u32mf2_tu(vuint32mf2_t maskedoff
, vuint32mf2_t src
, vbool64_t mask
, size_t vl
) {
517 return __riscv_vcompress_vm_u32mf2_tu(maskedoff
, src
, mask
, vl
);
520 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vcompress_vm_u32m1_tu
521 // CHECK-RV64-SAME: (<vscale x 2 x i32> [[MASKEDOFF:%.*]], <vscale x 2 x i32> [[SRC:%.*]], <vscale x 2 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
522 // CHECK-RV64-NEXT: entry:
523 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vcompress.nxv2i32.i64(<vscale x 2 x i32> [[MASKEDOFF]], <vscale x 2 x i32> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]])
524 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
526 vuint32m1_t
test_vcompress_vm_u32m1_tu(vuint32m1_t maskedoff
, vuint32m1_t src
, vbool32_t mask
, size_t vl
) {
527 return __riscv_vcompress_vm_u32m1_tu(maskedoff
, src
, mask
, vl
);
530 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vcompress_vm_u32m2_tu
531 // CHECK-RV64-SAME: (<vscale x 4 x i32> [[MASKEDOFF:%.*]], <vscale x 4 x i32> [[SRC:%.*]], <vscale x 4 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
532 // CHECK-RV64-NEXT: entry:
533 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vcompress.nxv4i32.i64(<vscale x 4 x i32> [[MASKEDOFF]], <vscale x 4 x i32> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]])
534 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
536 vuint32m2_t
test_vcompress_vm_u32m2_tu(vuint32m2_t maskedoff
, vuint32m2_t src
, vbool16_t mask
, size_t vl
) {
537 return __riscv_vcompress_vm_u32m2_tu(maskedoff
, src
, mask
, vl
);
540 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vcompress_vm_u32m4_tu
541 // CHECK-RV64-SAME: (<vscale x 8 x i32> [[MASKEDOFF:%.*]], <vscale x 8 x i32> [[SRC:%.*]], <vscale x 8 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
542 // CHECK-RV64-NEXT: entry:
543 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vcompress.nxv8i32.i64(<vscale x 8 x i32> [[MASKEDOFF]], <vscale x 8 x i32> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]])
544 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
546 vuint32m4_t
test_vcompress_vm_u32m4_tu(vuint32m4_t maskedoff
, vuint32m4_t src
, vbool8_t mask
, size_t vl
) {
547 return __riscv_vcompress_vm_u32m4_tu(maskedoff
, src
, mask
, vl
);
550 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i32> @test_vcompress_vm_u32m8_tu
551 // CHECK-RV64-SAME: (<vscale x 16 x i32> [[MASKEDOFF:%.*]], <vscale x 16 x i32> [[SRC:%.*]], <vscale x 16 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
552 // CHECK-RV64-NEXT: entry:
553 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.riscv.vcompress.nxv16i32.i64(<vscale x 16 x i32> [[MASKEDOFF]], <vscale x 16 x i32> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]])
554 // CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
556 vuint32m8_t
test_vcompress_vm_u32m8_tu(vuint32m8_t maskedoff
, vuint32m8_t src
, vbool4_t mask
, size_t vl
) {
557 return __riscv_vcompress_vm_u32m8_tu(maskedoff
, src
, mask
, vl
);
560 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i64> @test_vcompress_vm_u64m1_tu
561 // CHECK-RV64-SAME: (<vscale x 1 x i64> [[MASKEDOFF:%.*]], <vscale x 1 x i64> [[SRC:%.*]], <vscale x 1 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
562 // CHECK-RV64-NEXT: entry:
563 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.riscv.vcompress.nxv1i64.i64(<vscale x 1 x i64> [[MASKEDOFF]], <vscale x 1 x i64> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]])
564 // CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
566 vuint64m1_t
test_vcompress_vm_u64m1_tu(vuint64m1_t maskedoff
, vuint64m1_t src
, vbool64_t mask
, size_t vl
) {
567 return __riscv_vcompress_vm_u64m1_tu(maskedoff
, src
, mask
, vl
);
570 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i64> @test_vcompress_vm_u64m2_tu
571 // CHECK-RV64-SAME: (<vscale x 2 x i64> [[MASKEDOFF:%.*]], <vscale x 2 x i64> [[SRC:%.*]], <vscale x 2 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
572 // CHECK-RV64-NEXT: entry:
573 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.riscv.vcompress.nxv2i64.i64(<vscale x 2 x i64> [[MASKEDOFF]], <vscale x 2 x i64> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]])
574 // CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
576 vuint64m2_t
test_vcompress_vm_u64m2_tu(vuint64m2_t maskedoff
, vuint64m2_t src
, vbool32_t mask
, size_t vl
) {
577 return __riscv_vcompress_vm_u64m2_tu(maskedoff
, src
, mask
, vl
);
580 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i64> @test_vcompress_vm_u64m4_tu
581 // CHECK-RV64-SAME: (<vscale x 4 x i64> [[MASKEDOFF:%.*]], <vscale x 4 x i64> [[SRC:%.*]], <vscale x 4 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
582 // CHECK-RV64-NEXT: entry:
583 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.riscv.vcompress.nxv4i64.i64(<vscale x 4 x i64> [[MASKEDOFF]], <vscale x 4 x i64> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]])
584 // CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
586 vuint64m4_t
test_vcompress_vm_u64m4_tu(vuint64m4_t maskedoff
, vuint64m4_t src
, vbool16_t mask
, size_t vl
) {
587 return __riscv_vcompress_vm_u64m4_tu(maskedoff
, src
, mask
, vl
);
590 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i64> @test_vcompress_vm_u64m8_tu
591 // CHECK-RV64-SAME: (<vscale x 8 x i64> [[MASKEDOFF:%.*]], <vscale x 8 x i64> [[SRC:%.*]], <vscale x 8 x i1> [[MASK:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
592 // CHECK-RV64-NEXT: entry:
593 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.riscv.vcompress.nxv8i64.i64(<vscale x 8 x i64> [[MASKEDOFF]], <vscale x 8 x i64> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]])
594 // CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
596 vuint64m8_t
test_vcompress_vm_u64m8_tu(vuint64m8_t maskedoff
, vuint64m8_t src
, vbool8_t mask
, size_t vl
) {
597 return __riscv_vcompress_vm_u64m8_tu(maskedoff
, src
, mask
, vl
);