1 // REQUIRES: riscv-registered-target
2 // RUN: %clang_cc1 -triple riscv64 -target-feature +f -target-feature +d \
3 // RUN: -target-feature +v -target-feature +zfh -target-feature +zvfh \
4 // RUN: -fsyntax-only -verify %s
6 #include <riscv_vector.h>
8 vfloat32m1_t
test_vfrdiv_vf_f32m1_rm(vfloat32m1_t op1
, float op2
, size_t vl
) {
9 // expected-error@+1 {{argument value 5 is outside the valid range [0, 4]}}
10 return __riscv_vfrdiv_vf_f32m1_rm(op1
, op2
, 5, vl
);
13 vfloat32m1_t
test_vfrdiv_vf_f32m1_rm_m(vbool32_t mask
, vfloat32m1_t op1
, float op2
, size_t vl
) {
14 // expected-error@+1 {{argument value 5 is outside the valid range [0, 4]}}
15 return __riscv_vfrdiv_vf_f32m1_rm_m(mask
, op1
, op2
, 5, vl
);
18 vfloat32m1_t
test_vfrdiv_vf_f32m1_rm_tu(vfloat32m1_t maskedoff
, vfloat32m1_t op1
, float op2
, size_t vl
) {
19 // expected-error@+1 {{argument value 5 is outside the valid range [0, 4]}}
20 return __riscv_vfrdiv_vf_f32m1_rm_tu(maskedoff
, op1
, op2
, 5, vl
);
23 vfloat32m1_t
test_vfrdiv_vf_f32m1_rm_tum(vbool32_t mask
, vfloat32m1_t maskedoff
, vfloat32m1_t op1
, float op2
, size_t vl
) {
24 // expected-error@+1 {{argument value 5 is outside the valid range [0, 4]}}
25 return __riscv_vfrdiv_vf_f32m1_rm_tum(mask
, maskedoff
, op1
, op2
, 5, vl
);
28 vfloat32m1_t
test_vfrdiv_vf_f32m1_rm_tumu(vbool32_t mask
, vfloat32m1_t maskedoff
, vfloat32m1_t op1
, float op2
, size_t vl
) {
29 // expected-error@+1 {{argument value 5 is outside the valid range [0, 4]}}
30 return __riscv_vfrdiv_vf_f32m1_rm_tumu(mask
, maskedoff
, op1
, op2
, 5, vl
);
33 vfloat32m1_t
test_vfrdiv_vf_f32m1_rm_mu(vbool32_t mask
, vfloat32m1_t maskedoff
, vfloat32m1_t op1
, float op2
, size_t vl
) {
34 // expected-error@+1 {{argument value 5 is outside the valid range [0, 4]}}
35 return __riscv_vfrdiv_vf_f32m1_rm_mu(mask
, maskedoff
, op1
, op2
, 5, vl
);