1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py
2 // RUN: %clang_cc1 -triple aarch64-none-linux-gnu -target-feature +sve2 -S -O1 -Werror -Wall -emit-llvm -o - %s | FileCheck %s
3 // RUN: %clang_cc1 -triple aarch64-none-linux-gnu -target-feature +sve2 -S -O1 -Werror -Wall -emit-llvm -o - -x c++ %s | FileCheck %s -check-prefix=CPP-CHECK
4 // RUN: %clang_cc1 -DSVE_OVERLOADED_FORMS -triple aarch64-none-linux-gnu -target-feature +sve2 -S -O1 -Werror -Wall -emit-llvm -o - %s | FileCheck %s
5 // RUN: %clang_cc1 -DSVE_OVERLOADED_FORMS -triple aarch64-none-linux-gnu -target-feature +sve2 -S -O1 -Werror -Wall -emit-llvm -o - -x c++ %s | FileCheck %s -check-prefix=CPP-CHECK
7 // REQUIRES: aarch64-registered-target
11 #ifdef SVE_OVERLOADED_FORMS
12 // A simple used,unused... macro, long enough to represent any SVE builtin.
13 #define SVE_ACLE_FUNC(A1,A2_UNUSED,A3,A4_UNUSED) A1##A3
15 #define SVE_ACLE_FUNC(A1,A2,A3,A4) A1##A2##A3##A4
18 // CHECK-LABEL: @test_svmovlt_s16(
20 // CHECK-NEXT: [[TMP0:%.*]] = tail call <vscale x 8 x i16> @llvm.aarch64.sve.sshllt.nxv8i16(<vscale x 16 x i8> [[OP1:%.*]], i32 0)
21 // CHECK-NEXT: ret <vscale x 8 x i16> [[TMP0]]
23 // CPP-CHECK-LABEL: @_Z16test_svmovlt_s16u10__SVInt8_t(
24 // CPP-CHECK-NEXT: entry:
25 // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call <vscale x 8 x i16> @llvm.aarch64.sve.sshllt.nxv8i16(<vscale x 16 x i8> [[OP1:%.*]], i32 0)
26 // CPP-CHECK-NEXT: ret <vscale x 8 x i16> [[TMP0]]
28 svint16_t
test_svmovlt_s16(svint8_t op1
)
30 return SVE_ACLE_FUNC(svmovlt
,_s16
,,)(op1
);
33 // CHECK-LABEL: @test_svmovlt_s32(
35 // CHECK-NEXT: [[TMP0:%.*]] = tail call <vscale x 4 x i32> @llvm.aarch64.sve.sshllt.nxv4i32(<vscale x 8 x i16> [[OP1:%.*]], i32 0)
36 // CHECK-NEXT: ret <vscale x 4 x i32> [[TMP0]]
38 // CPP-CHECK-LABEL: @_Z16test_svmovlt_s32u11__SVInt16_t(
39 // CPP-CHECK-NEXT: entry:
40 // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call <vscale x 4 x i32> @llvm.aarch64.sve.sshllt.nxv4i32(<vscale x 8 x i16> [[OP1:%.*]], i32 0)
41 // CPP-CHECK-NEXT: ret <vscale x 4 x i32> [[TMP0]]
43 svint32_t
test_svmovlt_s32(svint16_t op1
)
45 return SVE_ACLE_FUNC(svmovlt
,_s32
,,)(op1
);
48 // CHECK-LABEL: @test_svmovlt_s64(
50 // CHECK-NEXT: [[TMP0:%.*]] = tail call <vscale x 2 x i64> @llvm.aarch64.sve.sshllt.nxv2i64(<vscale x 4 x i32> [[OP1:%.*]], i32 0)
51 // CHECK-NEXT: ret <vscale x 2 x i64> [[TMP0]]
53 // CPP-CHECK-LABEL: @_Z16test_svmovlt_s64u11__SVInt32_t(
54 // CPP-CHECK-NEXT: entry:
55 // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call <vscale x 2 x i64> @llvm.aarch64.sve.sshllt.nxv2i64(<vscale x 4 x i32> [[OP1:%.*]], i32 0)
56 // CPP-CHECK-NEXT: ret <vscale x 2 x i64> [[TMP0]]
58 svint64_t
test_svmovlt_s64(svint32_t op1
)
60 return SVE_ACLE_FUNC(svmovlt
,_s64
,,)(op1
);
63 // CHECK-LABEL: @test_svmovlt_u16(
65 // CHECK-NEXT: [[TMP0:%.*]] = tail call <vscale x 8 x i16> @llvm.aarch64.sve.ushllt.nxv8i16(<vscale x 16 x i8> [[OP1:%.*]], i32 0)
66 // CHECK-NEXT: ret <vscale x 8 x i16> [[TMP0]]
68 // CPP-CHECK-LABEL: @_Z16test_svmovlt_u16u11__SVUint8_t(
69 // CPP-CHECK-NEXT: entry:
70 // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call <vscale x 8 x i16> @llvm.aarch64.sve.ushllt.nxv8i16(<vscale x 16 x i8> [[OP1:%.*]], i32 0)
71 // CPP-CHECK-NEXT: ret <vscale x 8 x i16> [[TMP0]]
73 svuint16_t
test_svmovlt_u16(svuint8_t op1
)
75 return SVE_ACLE_FUNC(svmovlt
,_u16
,,)(op1
);
78 // CHECK-LABEL: @test_svmovlt_u32(
80 // CHECK-NEXT: [[TMP0:%.*]] = tail call <vscale x 4 x i32> @llvm.aarch64.sve.ushllt.nxv4i32(<vscale x 8 x i16> [[OP1:%.*]], i32 0)
81 // CHECK-NEXT: ret <vscale x 4 x i32> [[TMP0]]
83 // CPP-CHECK-LABEL: @_Z16test_svmovlt_u32u12__SVUint16_t(
84 // CPP-CHECK-NEXT: entry:
85 // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call <vscale x 4 x i32> @llvm.aarch64.sve.ushllt.nxv4i32(<vscale x 8 x i16> [[OP1:%.*]], i32 0)
86 // CPP-CHECK-NEXT: ret <vscale x 4 x i32> [[TMP0]]
88 svuint32_t
test_svmovlt_u32(svuint16_t op1
)
90 return SVE_ACLE_FUNC(svmovlt
,_u32
,,)(op1
);
93 // CHECK-LABEL: @test_svmovlt_u64(
95 // CHECK-NEXT: [[TMP0:%.*]] = tail call <vscale x 2 x i64> @llvm.aarch64.sve.ushllt.nxv2i64(<vscale x 4 x i32> [[OP1:%.*]], i32 0)
96 // CHECK-NEXT: ret <vscale x 2 x i64> [[TMP0]]
98 // CPP-CHECK-LABEL: @_Z16test_svmovlt_u64u12__SVUint32_t(
99 // CPP-CHECK-NEXT: entry:
100 // CPP-CHECK-NEXT: [[TMP0:%.*]] = tail call <vscale x 2 x i64> @llvm.aarch64.sve.ushllt.nxv2i64(<vscale x 4 x i32> [[OP1:%.*]], i32 0)
101 // CPP-CHECK-NEXT: ret <vscale x 2 x i64> [[TMP0]]
103 svuint64_t
test_svmovlt_u64(svuint32_t op1
)
105 return SVE_ACLE_FUNC(svmovlt
,_u64
,,)(op1
);