Run DCE after a LoopFlatten test to reduce spurious output [nfc]
[llvm-project.git] / clang / test / OpenMP / target_teams_distribute_simd_lastprivate_codegen.cpp
blob9704ba49fb84f1fecc0a9bf0cb20befb801ed91d
1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --function-signature --include-generated-funcs --replace-value-regex "__omp_offloading_[0-9a-z]+_[0-9a-z]+" "reduction_size[.].+[.]" "pl_cond[.].+[.|,]" --prefix-filecheck-ir-name _
2 // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK1
3 // RUN: %clang_cc1 -DLAMBDA -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
4 // RUN: %clang_cc1 -DLAMBDA -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK1
5 // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK3
6 // RUN: %clang_cc1 -DLAMBDA -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
7 // RUN: %clang_cc1 -DLAMBDA -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK3
9 // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK5
10 // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
11 // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK5
12 // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK7
13 // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
14 // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK7
16 // RUN: %clang_cc1 -verify -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK9
17 // RUN: %clang_cc1 -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
18 // RUN: %clang_cc1 -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK9
19 // RUN: %clang_cc1 -verify -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK11
20 // RUN: %clang_cc1 -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
21 // RUN: %clang_cc1 -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK11
23 // RUN: %clang_cc1 -verify -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK13
24 // RUN: %clang_cc1 -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
25 // RUN: %clang_cc1 -fopenmp-simd -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK13
26 // RUN: %clang_cc1 -verify -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK15
27 // RUN: %clang_cc1 -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
28 // RUN: %clang_cc1 -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK15
29 // expected-no-diagnostics
30 #ifndef HEADER
31 #define HEADER
33 template <class T>
34 struct S {
35 T f;
36 S(T a) : f(a) {}
37 S() : f() {}
38 operator T() { return T(); }
39 ~S() {}
42 template <typename T>
43 T tmain() {
44 S<T> test;
45 T t_var = T();
46 T vec[] = {1, 2};
47 S<T> s_arr[] = {1, 2};
48 S<T> &var = test;
49 #pragma omp target teams distribute simd lastprivate(t_var, vec, s_arr, s_arr, var, var)
50 for (int i = 0; i < 2; ++i) {
51 vec[i] = t_var;
52 s_arr[i] = var;
54 return T();
57 int main() {
58 static int svar;
59 volatile double g;
60 volatile double &g1 = g;
62 #ifdef LAMBDA
63 [&]() {
64 static float sfvar;
66 #pragma omp target teams distribute simd lastprivate(g, g1, svar, sfvar)
67 for (int i = 0; i < 2; ++i) {
68 // loop variables
70 // init private variables
71 g = 1;
72 g1 = 1;
73 svar = 3;
74 sfvar = 4.0;
77 [&]() {
78 g = 2;
79 g1 = 2;
80 svar = 4;
81 sfvar = 8.0;
83 }();
85 }();
86 return 0;
87 #else
88 S<float> test;
89 int t_var = 0;
90 int vec[] = {1, 2};
91 S<float> s_arr[] = {1, 2};
92 S<float> &var = test;
94 #pragma omp target teams distribute simd lastprivate(t_var, vec, s_arr, s_arr, var, var, svar)
95 for (int i = 0; i < 2; ++i) {
96 vec[i] = t_var;
97 s_arr[i] = var;
99 int i;
101 return tmain<int>();
102 #endif
106 // skip loop variables
108 // copy from parameters to local address variables
110 // load content of local address variables
111 // the distribute loop
112 // assignment: vec[i] = t_var;
114 // assignment: s_arr[i] = var;
116 // lastprivates
119 // template tmain
123 // skip alloca of global_tid and bound_tid
124 // skip loop variables
126 // skip init of bound and global tid
127 // copy from parameters to local address variables
129 // load content of local address variables
130 // assignment: vec[i] = t_var;
132 // assignment: s_arr[i] = var;
134 // lastprivates
136 #endif
137 // CHECK1-LABEL: define {{[^@]+}}@main
138 // CHECK1-SAME: () #[[ATTR0:[0-9]+]] {
139 // CHECK1-NEXT: entry:
140 // CHECK1-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
141 // CHECK1-NEXT: [[G:%.*]] = alloca double, align 8
142 // CHECK1-NEXT: [[G1:%.*]] = alloca ptr, align 8
143 // CHECK1-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 8
144 // CHECK1-NEXT: store i32 0, ptr [[RETVAL]], align 4
145 // CHECK1-NEXT: store ptr [[G]], ptr [[G1]], align 8
146 // CHECK1-NEXT: [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 0
147 // CHECK1-NEXT: store ptr [[G]], ptr [[TMP0]], align 8
148 // CHECK1-NEXT: [[TMP1:%.*]] = getelementptr inbounds [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 1
149 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[G1]], align 8
150 // CHECK1-NEXT: store ptr [[TMP2]], ptr [[TMP1]], align 8
151 // CHECK1-NEXT: call void @"_ZZ4mainENK3$_0clEv"(ptr noundef nonnull align 8 dereferenceable(16) [[REF_TMP]])
152 // CHECK1-NEXT: ret i32 0
155 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l66
156 // CHECK1-SAME: (i64 noundef [[G:%.*]], i64 noundef [[G1:%.*]], i64 noundef [[SVAR:%.*]], i64 noundef [[SFVAR:%.*]]) #[[ATTR2:[0-9]+]] {
157 // CHECK1-NEXT: entry:
158 // CHECK1-NEXT: [[G_ADDR:%.*]] = alloca i64, align 8
159 // CHECK1-NEXT: [[G1_ADDR:%.*]] = alloca i64, align 8
160 // CHECK1-NEXT: [[SVAR_ADDR:%.*]] = alloca i64, align 8
161 // CHECK1-NEXT: [[SFVAR_ADDR:%.*]] = alloca i64, align 8
162 // CHECK1-NEXT: [[TMP:%.*]] = alloca ptr, align 8
163 // CHECK1-NEXT: [[G_CASTED:%.*]] = alloca i64, align 8
164 // CHECK1-NEXT: [[G1_CASTED:%.*]] = alloca i64, align 8
165 // CHECK1-NEXT: [[SVAR_CASTED:%.*]] = alloca i64, align 8
166 // CHECK1-NEXT: [[SFVAR_CASTED:%.*]] = alloca i64, align 8
167 // CHECK1-NEXT: store i64 [[G]], ptr [[G_ADDR]], align 8
168 // CHECK1-NEXT: store i64 [[G1]], ptr [[G1_ADDR]], align 8
169 // CHECK1-NEXT: store i64 [[SVAR]], ptr [[SVAR_ADDR]], align 8
170 // CHECK1-NEXT: store i64 [[SFVAR]], ptr [[SFVAR_ADDR]], align 8
171 // CHECK1-NEXT: store ptr [[G1_ADDR]], ptr [[TMP]], align 8
172 // CHECK1-NEXT: [[TMP0:%.*]] = load double, ptr [[G_ADDR]], align 8
173 // CHECK1-NEXT: store double [[TMP0]], ptr [[G_CASTED]], align 8
174 // CHECK1-NEXT: [[TMP1:%.*]] = load i64, ptr [[G_CASTED]], align 8
175 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[TMP]], align 8
176 // CHECK1-NEXT: [[TMP3:%.*]] = load volatile double, ptr [[TMP2]], align 8
177 // CHECK1-NEXT: store double [[TMP3]], ptr [[G1_CASTED]], align 8
178 // CHECK1-NEXT: [[TMP4:%.*]] = load i64, ptr [[G1_CASTED]], align 8
179 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[SVAR_ADDR]], align 4
180 // CHECK1-NEXT: store i32 [[TMP5]], ptr [[SVAR_CASTED]], align 4
181 // CHECK1-NEXT: [[TMP6:%.*]] = load i64, ptr [[SVAR_CASTED]], align 8
182 // CHECK1-NEXT: [[TMP7:%.*]] = load float, ptr [[SFVAR_ADDR]], align 4
183 // CHECK1-NEXT: store float [[TMP7]], ptr [[SFVAR_CASTED]], align 4
184 // CHECK1-NEXT: [[TMP8:%.*]] = load i64, ptr [[SFVAR_CASTED]], align 8
185 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB2:[0-9]+]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l66.omp_outlined, i64 [[TMP1]], i64 [[TMP4]], i64 [[TMP6]], i64 [[TMP8]])
186 // CHECK1-NEXT: ret void
189 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l66.omp_outlined
190 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[G:%.*]], i64 noundef [[G1:%.*]], i64 noundef [[SVAR:%.*]], i64 noundef [[SFVAR:%.*]]) #[[ATTR2]] {
191 // CHECK1-NEXT: entry:
192 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
193 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
194 // CHECK1-NEXT: [[G_ADDR:%.*]] = alloca i64, align 8
195 // CHECK1-NEXT: [[G1_ADDR:%.*]] = alloca i64, align 8
196 // CHECK1-NEXT: [[SVAR_ADDR:%.*]] = alloca i64, align 8
197 // CHECK1-NEXT: [[SFVAR_ADDR:%.*]] = alloca i64, align 8
198 // CHECK1-NEXT: [[TMP:%.*]] = alloca ptr, align 8
199 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
200 // CHECK1-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
201 // CHECK1-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
202 // CHECK1-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
203 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
204 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
205 // CHECK1-NEXT: [[G2:%.*]] = alloca double, align 8
206 // CHECK1-NEXT: [[G13:%.*]] = alloca double, align 8
207 // CHECK1-NEXT: [[_TMP4:%.*]] = alloca ptr, align 8
208 // CHECK1-NEXT: [[SVAR5:%.*]] = alloca i32, align 4
209 // CHECK1-NEXT: [[SFVAR6:%.*]] = alloca float, align 4
210 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
211 // CHECK1-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 8
212 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
213 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
214 // CHECK1-NEXT: store i64 [[G]], ptr [[G_ADDR]], align 8
215 // CHECK1-NEXT: store i64 [[G1]], ptr [[G1_ADDR]], align 8
216 // CHECK1-NEXT: store i64 [[SVAR]], ptr [[SVAR_ADDR]], align 8
217 // CHECK1-NEXT: store i64 [[SFVAR]], ptr [[SFVAR_ADDR]], align 8
218 // CHECK1-NEXT: store ptr [[G1_ADDR]], ptr [[TMP]], align 8
219 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
220 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
221 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
222 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
223 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[TMP]], align 8
224 // CHECK1-NEXT: store ptr [[G13]], ptr [[_TMP4]], align 8
225 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
226 // CHECK1-NEXT: [[TMP2:%.*]] = load i32, ptr [[TMP1]], align 4
227 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP2]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
228 // CHECK1-NEXT: [[TMP3:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
229 // CHECK1-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP3]], 1
230 // CHECK1-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
231 // CHECK1: cond.true:
232 // CHECK1-NEXT: br label [[COND_END:%.*]]
233 // CHECK1: cond.false:
234 // CHECK1-NEXT: [[TMP4:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
235 // CHECK1-NEXT: br label [[COND_END]]
236 // CHECK1: cond.end:
237 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP4]], [[COND_FALSE]] ]
238 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
239 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
240 // CHECK1-NEXT: store i32 [[TMP5]], ptr [[DOTOMP_IV]], align 4
241 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
242 // CHECK1: omp.inner.for.cond:
243 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP4:![0-9]+]]
244 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP4]]
245 // CHECK1-NEXT: [[CMP7:%.*]] = icmp sle i32 [[TMP6]], [[TMP7]]
246 // CHECK1-NEXT: br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
247 // CHECK1: omp.inner.for.body:
248 // CHECK1-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP4]]
249 // CHECK1-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP8]], 1
250 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
251 // CHECK1-NEXT: store i32 [[ADD]], ptr [[I]], align 4, !llvm.access.group [[ACC_GRP4]]
252 // CHECK1-NEXT: store double 1.000000e+00, ptr [[G2]], align 8, !llvm.access.group [[ACC_GRP4]]
253 // CHECK1-NEXT: [[TMP9:%.*]] = load ptr, ptr [[_TMP4]], align 8, !llvm.access.group [[ACC_GRP4]]
254 // CHECK1-NEXT: store volatile double 1.000000e+00, ptr [[TMP9]], align 8, !llvm.access.group [[ACC_GRP4]]
255 // CHECK1-NEXT: store i32 3, ptr [[SVAR5]], align 4, !llvm.access.group [[ACC_GRP4]]
256 // CHECK1-NEXT: store float 4.000000e+00, ptr [[SFVAR6]], align 4, !llvm.access.group [[ACC_GRP4]]
257 // CHECK1-NEXT: [[TMP10:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 0
258 // CHECK1-NEXT: store ptr [[G2]], ptr [[TMP10]], align 8, !llvm.access.group [[ACC_GRP4]]
259 // CHECK1-NEXT: [[TMP11:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 1
260 // CHECK1-NEXT: [[TMP12:%.*]] = load ptr, ptr [[_TMP4]], align 8, !llvm.access.group [[ACC_GRP4]]
261 // CHECK1-NEXT: store ptr [[TMP12]], ptr [[TMP11]], align 8, !llvm.access.group [[ACC_GRP4]]
262 // CHECK1-NEXT: [[TMP13:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 2
263 // CHECK1-NEXT: store ptr [[SVAR5]], ptr [[TMP13]], align 8, !llvm.access.group [[ACC_GRP4]]
264 // CHECK1-NEXT: [[TMP14:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 3
265 // CHECK1-NEXT: store ptr [[SFVAR6]], ptr [[TMP14]], align 8, !llvm.access.group [[ACC_GRP4]]
266 // CHECK1-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(ptr noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group [[ACC_GRP4]]
267 // CHECK1-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
268 // CHECK1: omp.body.continue:
269 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
270 // CHECK1: omp.inner.for.inc:
271 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP4]]
272 // CHECK1-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP15]], 1
273 // CHECK1-NEXT: store i32 [[ADD8]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP4]]
274 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP5:![0-9]+]]
275 // CHECK1: omp.inner.for.end:
276 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
277 // CHECK1: omp.loop.exit:
278 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP2]])
279 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_IS_LAST]], align 4
280 // CHECK1-NEXT: [[TMP17:%.*]] = icmp ne i32 [[TMP16]], 0
281 // CHECK1-NEXT: br i1 [[TMP17]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
282 // CHECK1: .omp.final.then:
283 // CHECK1-NEXT: store i32 2, ptr [[I]], align 4
284 // CHECK1-NEXT: br label [[DOTOMP_FINAL_DONE]]
285 // CHECK1: .omp.final.done:
286 // CHECK1-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IS_LAST]], align 4
287 // CHECK1-NEXT: [[TMP19:%.*]] = icmp ne i32 [[TMP18]], 0
288 // CHECK1-NEXT: br i1 [[TMP19]], label [[DOTOMP_LASTPRIVATE_THEN:%.*]], label [[DOTOMP_LASTPRIVATE_DONE:%.*]]
289 // CHECK1: .omp.lastprivate.then:
290 // CHECK1-NEXT: [[TMP20:%.*]] = load double, ptr [[G2]], align 8
291 // CHECK1-NEXT: store volatile double [[TMP20]], ptr [[G_ADDR]], align 8
292 // CHECK1-NEXT: [[TMP21:%.*]] = load ptr, ptr [[_TMP4]], align 8
293 // CHECK1-NEXT: [[TMP22:%.*]] = load double, ptr [[TMP21]], align 8
294 // CHECK1-NEXT: store volatile double [[TMP22]], ptr [[TMP0]], align 8
295 // CHECK1-NEXT: [[TMP23:%.*]] = load i32, ptr [[SVAR5]], align 4
296 // CHECK1-NEXT: store i32 [[TMP23]], ptr [[SVAR_ADDR]], align 4
297 // CHECK1-NEXT: [[TMP24:%.*]] = load float, ptr [[SFVAR6]], align 4
298 // CHECK1-NEXT: store float [[TMP24]], ptr [[SFVAR_ADDR]], align 4
299 // CHECK1-NEXT: br label [[DOTOMP_LASTPRIVATE_DONE]]
300 // CHECK1: .omp.lastprivate.done:
301 // CHECK1-NEXT: ret void
304 // CHECK1-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
305 // CHECK1-SAME: () #[[ATTR4:[0-9]+]] {
306 // CHECK1-NEXT: entry:
307 // CHECK1-NEXT: call void @__tgt_register_requires(i64 1)
308 // CHECK1-NEXT: ret void
311 // CHECK3-LABEL: define {{[^@]+}}@main
312 // CHECK3-SAME: () #[[ATTR0:[0-9]+]] {
313 // CHECK3-NEXT: entry:
314 // CHECK3-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
315 // CHECK3-NEXT: [[G:%.*]] = alloca double, align 8
316 // CHECK3-NEXT: [[G1:%.*]] = alloca ptr, align 4
317 // CHECK3-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 4
318 // CHECK3-NEXT: store i32 0, ptr [[RETVAL]], align 4
319 // CHECK3-NEXT: store ptr [[G]], ptr [[G1]], align 4
320 // CHECK3-NEXT: [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 0
321 // CHECK3-NEXT: store ptr [[G]], ptr [[TMP0]], align 4
322 // CHECK3-NEXT: [[TMP1:%.*]] = getelementptr inbounds [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 1
323 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[G1]], align 4
324 // CHECK3-NEXT: store ptr [[TMP2]], ptr [[TMP1]], align 4
325 // CHECK3-NEXT: call void @"_ZZ4mainENK3$_0clEv"(ptr noundef nonnull align 4 dereferenceable(8) [[REF_TMP]])
326 // CHECK3-NEXT: ret i32 0
329 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l66
330 // CHECK3-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[G:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[G1:%.*]], i32 noundef [[SVAR:%.*]], i32 noundef [[SFVAR:%.*]]) #[[ATTR2:[0-9]+]] {
331 // CHECK3-NEXT: entry:
332 // CHECK3-NEXT: [[G_ADDR:%.*]] = alloca ptr, align 4
333 // CHECK3-NEXT: [[G1_ADDR:%.*]] = alloca ptr, align 4
334 // CHECK3-NEXT: [[SVAR_ADDR:%.*]] = alloca i32, align 4
335 // CHECK3-NEXT: [[SFVAR_ADDR:%.*]] = alloca i32, align 4
336 // CHECK3-NEXT: [[TMP:%.*]] = alloca ptr, align 4
337 // CHECK3-NEXT: [[SVAR_CASTED:%.*]] = alloca i32, align 4
338 // CHECK3-NEXT: [[SFVAR_CASTED:%.*]] = alloca i32, align 4
339 // CHECK3-NEXT: store ptr [[G]], ptr [[G_ADDR]], align 4
340 // CHECK3-NEXT: store ptr [[G1]], ptr [[G1_ADDR]], align 4
341 // CHECK3-NEXT: store i32 [[SVAR]], ptr [[SVAR_ADDR]], align 4
342 // CHECK3-NEXT: store i32 [[SFVAR]], ptr [[SFVAR_ADDR]], align 4
343 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[G_ADDR]], align 4
344 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[G1_ADDR]], align 4
345 // CHECK3-NEXT: store ptr [[TMP1]], ptr [[TMP]], align 4
346 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[TMP]], align 4
347 // CHECK3-NEXT: [[TMP3:%.*]] = load i32, ptr [[SVAR_ADDR]], align 4
348 // CHECK3-NEXT: store i32 [[TMP3]], ptr [[SVAR_CASTED]], align 4
349 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[SVAR_CASTED]], align 4
350 // CHECK3-NEXT: [[TMP5:%.*]] = load float, ptr [[SFVAR_ADDR]], align 4
351 // CHECK3-NEXT: store float [[TMP5]], ptr [[SFVAR_CASTED]], align 4
352 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[SFVAR_CASTED]], align 4
353 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB2:[0-9]+]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l66.omp_outlined, ptr [[TMP0]], ptr [[TMP2]], i32 [[TMP4]], i32 [[TMP6]])
354 // CHECK3-NEXT: ret void
357 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l66.omp_outlined
358 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[G:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[G1:%.*]], i32 noundef [[SVAR:%.*]], i32 noundef [[SFVAR:%.*]]) #[[ATTR2]] {
359 // CHECK3-NEXT: entry:
360 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
361 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
362 // CHECK3-NEXT: [[G_ADDR:%.*]] = alloca ptr, align 4
363 // CHECK3-NEXT: [[G1_ADDR:%.*]] = alloca ptr, align 4
364 // CHECK3-NEXT: [[SVAR_ADDR:%.*]] = alloca i32, align 4
365 // CHECK3-NEXT: [[SFVAR_ADDR:%.*]] = alloca i32, align 4
366 // CHECK3-NEXT: [[TMP:%.*]] = alloca ptr, align 4
367 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
368 // CHECK3-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
369 // CHECK3-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
370 // CHECK3-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
371 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
372 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
373 // CHECK3-NEXT: [[G2:%.*]] = alloca double, align 8
374 // CHECK3-NEXT: [[G13:%.*]] = alloca double, align 8
375 // CHECK3-NEXT: [[_TMP4:%.*]] = alloca ptr, align 4
376 // CHECK3-NEXT: [[SVAR5:%.*]] = alloca i32, align 4
377 // CHECK3-NEXT: [[SFVAR6:%.*]] = alloca float, align 4
378 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
379 // CHECK3-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 4
380 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
381 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
382 // CHECK3-NEXT: store ptr [[G]], ptr [[G_ADDR]], align 4
383 // CHECK3-NEXT: store ptr [[G1]], ptr [[G1_ADDR]], align 4
384 // CHECK3-NEXT: store i32 [[SVAR]], ptr [[SVAR_ADDR]], align 4
385 // CHECK3-NEXT: store i32 [[SFVAR]], ptr [[SFVAR_ADDR]], align 4
386 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[G_ADDR]], align 4
387 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[G1_ADDR]], align 4
388 // CHECK3-NEXT: store ptr [[TMP1]], ptr [[TMP]], align 4
389 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
390 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
391 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
392 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
393 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[TMP]], align 4
394 // CHECK3-NEXT: store ptr [[G13]], ptr [[_TMP4]], align 4
395 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
396 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP3]], align 4
397 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP4]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
398 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
399 // CHECK3-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP5]], 1
400 // CHECK3-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
401 // CHECK3: cond.true:
402 // CHECK3-NEXT: br label [[COND_END:%.*]]
403 // CHECK3: cond.false:
404 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
405 // CHECK3-NEXT: br label [[COND_END]]
406 // CHECK3: cond.end:
407 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP6]], [[COND_FALSE]] ]
408 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
409 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
410 // CHECK3-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_IV]], align 4
411 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
412 // CHECK3: omp.inner.for.cond:
413 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP5:![0-9]+]]
414 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP5]]
415 // CHECK3-NEXT: [[CMP7:%.*]] = icmp sle i32 [[TMP8]], [[TMP9]]
416 // CHECK3-NEXT: br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
417 // CHECK3: omp.inner.for.body:
418 // CHECK3-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP5]]
419 // CHECK3-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP10]], 1
420 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
421 // CHECK3-NEXT: store i32 [[ADD]], ptr [[I]], align 4, !llvm.access.group [[ACC_GRP5]]
422 // CHECK3-NEXT: store double 1.000000e+00, ptr [[G2]], align 8, !llvm.access.group [[ACC_GRP5]]
423 // CHECK3-NEXT: [[TMP11:%.*]] = load ptr, ptr [[_TMP4]], align 4, !llvm.access.group [[ACC_GRP5]]
424 // CHECK3-NEXT: store volatile double 1.000000e+00, ptr [[TMP11]], align 4, !llvm.access.group [[ACC_GRP5]]
425 // CHECK3-NEXT: store i32 3, ptr [[SVAR5]], align 4, !llvm.access.group [[ACC_GRP5]]
426 // CHECK3-NEXT: store float 4.000000e+00, ptr [[SFVAR6]], align 4, !llvm.access.group [[ACC_GRP5]]
427 // CHECK3-NEXT: [[TMP12:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 0
428 // CHECK3-NEXT: store ptr [[G2]], ptr [[TMP12]], align 4, !llvm.access.group [[ACC_GRP5]]
429 // CHECK3-NEXT: [[TMP13:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 1
430 // CHECK3-NEXT: [[TMP14:%.*]] = load ptr, ptr [[_TMP4]], align 4, !llvm.access.group [[ACC_GRP5]]
431 // CHECK3-NEXT: store ptr [[TMP14]], ptr [[TMP13]], align 4, !llvm.access.group [[ACC_GRP5]]
432 // CHECK3-NEXT: [[TMP15:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 2
433 // CHECK3-NEXT: store ptr [[SVAR5]], ptr [[TMP15]], align 4, !llvm.access.group [[ACC_GRP5]]
434 // CHECK3-NEXT: [[TMP16:%.*]] = getelementptr inbounds [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 3
435 // CHECK3-NEXT: store ptr [[SFVAR6]], ptr [[TMP16]], align 4, !llvm.access.group [[ACC_GRP5]]
436 // CHECK3-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(ptr noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group [[ACC_GRP5]]
437 // CHECK3-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
438 // CHECK3: omp.body.continue:
439 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
440 // CHECK3: omp.inner.for.inc:
441 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP5]]
442 // CHECK3-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP17]], 1
443 // CHECK3-NEXT: store i32 [[ADD8]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP5]]
444 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP6:![0-9]+]]
445 // CHECK3: omp.inner.for.end:
446 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
447 // CHECK3: omp.loop.exit:
448 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP4]])
449 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IS_LAST]], align 4
450 // CHECK3-NEXT: [[TMP19:%.*]] = icmp ne i32 [[TMP18]], 0
451 // CHECK3-NEXT: br i1 [[TMP19]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
452 // CHECK3: .omp.final.then:
453 // CHECK3-NEXT: store i32 2, ptr [[I]], align 4
454 // CHECK3-NEXT: br label [[DOTOMP_FINAL_DONE]]
455 // CHECK3: .omp.final.done:
456 // CHECK3-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_IS_LAST]], align 4
457 // CHECK3-NEXT: [[TMP21:%.*]] = icmp ne i32 [[TMP20]], 0
458 // CHECK3-NEXT: br i1 [[TMP21]], label [[DOTOMP_LASTPRIVATE_THEN:%.*]], label [[DOTOMP_LASTPRIVATE_DONE:%.*]]
459 // CHECK3: .omp.lastprivate.then:
460 // CHECK3-NEXT: [[TMP22:%.*]] = load double, ptr [[G2]], align 8
461 // CHECK3-NEXT: store volatile double [[TMP22]], ptr [[TMP0]], align 8
462 // CHECK3-NEXT: [[TMP23:%.*]] = load ptr, ptr [[_TMP4]], align 4
463 // CHECK3-NEXT: [[TMP24:%.*]] = load double, ptr [[TMP23]], align 4
464 // CHECK3-NEXT: store volatile double [[TMP24]], ptr [[TMP2]], align 4
465 // CHECK3-NEXT: [[TMP25:%.*]] = load i32, ptr [[SVAR5]], align 4
466 // CHECK3-NEXT: store i32 [[TMP25]], ptr [[SVAR_ADDR]], align 4
467 // CHECK3-NEXT: [[TMP26:%.*]] = load float, ptr [[SFVAR6]], align 4
468 // CHECK3-NEXT: store float [[TMP26]], ptr [[SFVAR_ADDR]], align 4
469 // CHECK3-NEXT: br label [[DOTOMP_LASTPRIVATE_DONE]]
470 // CHECK3: .omp.lastprivate.done:
471 // CHECK3-NEXT: ret void
474 // CHECK3-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
475 // CHECK3-SAME: () #[[ATTR4:[0-9]+]] {
476 // CHECK3-NEXT: entry:
477 // CHECK3-NEXT: call void @__tgt_register_requires(i64 1)
478 // CHECK3-NEXT: ret void
481 // CHECK5-LABEL: define {{[^@]+}}@main
482 // CHECK5-SAME: () #[[ATTR0:[0-9]+]] {
483 // CHECK5-NEXT: entry:
484 // CHECK5-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
485 // CHECK5-NEXT: [[G:%.*]] = alloca double, align 8
486 // CHECK5-NEXT: [[G1:%.*]] = alloca ptr, align 8
487 // CHECK5-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 8
488 // CHECK5-NEXT: store i32 0, ptr [[RETVAL]], align 4
489 // CHECK5-NEXT: store ptr [[G]], ptr [[G1]], align 8
490 // CHECK5-NEXT: [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 0
491 // CHECK5-NEXT: store ptr [[G]], ptr [[TMP0]], align 8
492 // CHECK5-NEXT: [[TMP1:%.*]] = getelementptr inbounds [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 1
493 // CHECK5-NEXT: [[TMP2:%.*]] = load ptr, ptr [[G1]], align 8
494 // CHECK5-NEXT: store ptr [[TMP2]], ptr [[TMP1]], align 8
495 // CHECK5-NEXT: call void @"_ZZ4mainENK3$_0clEv"(ptr noundef nonnull align 8 dereferenceable(16) [[REF_TMP]])
496 // CHECK5-NEXT: ret i32 0
499 // CHECK7-LABEL: define {{[^@]+}}@main
500 // CHECK7-SAME: () #[[ATTR0:[0-9]+]] {
501 // CHECK7-NEXT: entry:
502 // CHECK7-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
503 // CHECK7-NEXT: [[G:%.*]] = alloca double, align 8
504 // CHECK7-NEXT: [[G1:%.*]] = alloca ptr, align 4
505 // CHECK7-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 4
506 // CHECK7-NEXT: store i32 0, ptr [[RETVAL]], align 4
507 // CHECK7-NEXT: store ptr [[G]], ptr [[G1]], align 4
508 // CHECK7-NEXT: [[TMP0:%.*]] = getelementptr inbounds [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 0
509 // CHECK7-NEXT: store ptr [[G]], ptr [[TMP0]], align 4
510 // CHECK7-NEXT: [[TMP1:%.*]] = getelementptr inbounds [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 1
511 // CHECK7-NEXT: [[TMP2:%.*]] = load ptr, ptr [[G1]], align 4
512 // CHECK7-NEXT: store ptr [[TMP2]], ptr [[TMP1]], align 4
513 // CHECK7-NEXT: call void @"_ZZ4mainENK3$_0clEv"(ptr noundef nonnull align 4 dereferenceable(8) [[REF_TMP]])
514 // CHECK7-NEXT: ret i32 0
517 // CHECK9-LABEL: define {{[^@]+}}@main
518 // CHECK9-SAME: () #[[ATTR0:[0-9]+]] {
519 // CHECK9-NEXT: entry:
520 // CHECK9-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
521 // CHECK9-NEXT: [[G:%.*]] = alloca double, align 8
522 // CHECK9-NEXT: [[G1:%.*]] = alloca ptr, align 8
523 // CHECK9-NEXT: [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4
524 // CHECK9-NEXT: [[T_VAR:%.*]] = alloca i32, align 4
525 // CHECK9-NEXT: [[VEC:%.*]] = alloca [2 x i32], align 4
526 // CHECK9-NEXT: [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4
527 // CHECK9-NEXT: [[VAR:%.*]] = alloca ptr, align 8
528 // CHECK9-NEXT: [[TMP:%.*]] = alloca ptr, align 8
529 // CHECK9-NEXT: [[T_VAR_CASTED:%.*]] = alloca i64, align 8
530 // CHECK9-NEXT: [[SVAR_CASTED:%.*]] = alloca i64, align 8
531 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [5 x ptr], align 8
532 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS:%.*]] = alloca [5 x ptr], align 8
533 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [5 x ptr], align 8
534 // CHECK9-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
535 // CHECK9-NEXT: [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
536 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
537 // CHECK9-NEXT: store i32 0, ptr [[RETVAL]], align 4
538 // CHECK9-NEXT: store ptr [[G]], ptr [[G1]], align 8
539 // CHECK9-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]])
540 // CHECK9-NEXT: store i32 0, ptr [[T_VAR]], align 4
541 // CHECK9-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC]], ptr align 4 @__const.main.vec, i64 8, i1 false)
542 // CHECK9-NEXT: [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i64 0, i64 0
543 // CHECK9-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_BEGIN]], float noundef 1.000000e+00)
544 // CHECK9-NEXT: [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYINIT_BEGIN]], i64 1
545 // CHECK9-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], float noundef 2.000000e+00)
546 // CHECK9-NEXT: store ptr [[TEST]], ptr [[VAR]], align 8
547 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VAR]], align 8
548 // CHECK9-NEXT: store ptr [[TMP0]], ptr [[TMP]], align 8
549 // CHECK9-NEXT: [[TMP1:%.*]] = load i32, ptr [[T_VAR]], align 4
550 // CHECK9-NEXT: store i32 [[TMP1]], ptr [[T_VAR_CASTED]], align 4
551 // CHECK9-NEXT: [[TMP2:%.*]] = load i64, ptr [[T_VAR_CASTED]], align 8
552 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[TMP]], align 8
553 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr @_ZZ4mainE4svar, align 4
554 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[SVAR_CASTED]], align 4
555 // CHECK9-NEXT: [[TMP5:%.*]] = load i64, ptr [[SVAR_CASTED]], align 8
556 // CHECK9-NEXT: [[TMP6:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
557 // CHECK9-NEXT: store ptr [[VEC]], ptr [[TMP6]], align 8
558 // CHECK9-NEXT: [[TMP7:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
559 // CHECK9-NEXT: store ptr [[VEC]], ptr [[TMP7]], align 8
560 // CHECK9-NEXT: [[TMP8:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
561 // CHECK9-NEXT: store ptr null, ptr [[TMP8]], align 8
562 // CHECK9-NEXT: [[TMP9:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
563 // CHECK9-NEXT: store i64 [[TMP2]], ptr [[TMP9]], align 8
564 // CHECK9-NEXT: [[TMP10:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 1
565 // CHECK9-NEXT: store i64 [[TMP2]], ptr [[TMP10]], align 8
566 // CHECK9-NEXT: [[TMP11:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
567 // CHECK9-NEXT: store ptr null, ptr [[TMP11]], align 8
568 // CHECK9-NEXT: [[TMP12:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
569 // CHECK9-NEXT: store ptr [[S_ARR]], ptr [[TMP12]], align 8
570 // CHECK9-NEXT: [[TMP13:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 2
571 // CHECK9-NEXT: store ptr [[S_ARR]], ptr [[TMP13]], align 8
572 // CHECK9-NEXT: [[TMP14:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
573 // CHECK9-NEXT: store ptr null, ptr [[TMP14]], align 8
574 // CHECK9-NEXT: [[TMP15:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
575 // CHECK9-NEXT: store ptr [[TMP3]], ptr [[TMP15]], align 8
576 // CHECK9-NEXT: [[TMP16:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 3
577 // CHECK9-NEXT: store ptr [[TMP3]], ptr [[TMP16]], align 8
578 // CHECK9-NEXT: [[TMP17:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 3
579 // CHECK9-NEXT: store ptr null, ptr [[TMP17]], align 8
580 // CHECK9-NEXT: [[TMP18:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 4
581 // CHECK9-NEXT: store i64 [[TMP5]], ptr [[TMP18]], align 8
582 // CHECK9-NEXT: [[TMP19:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 4
583 // CHECK9-NEXT: store i64 [[TMP5]], ptr [[TMP19]], align 8
584 // CHECK9-NEXT: [[TMP20:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 4
585 // CHECK9-NEXT: store ptr null, ptr [[TMP20]], align 8
586 // CHECK9-NEXT: [[TMP21:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
587 // CHECK9-NEXT: [[TMP22:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
588 // CHECK9-NEXT: [[TMP23:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0
589 // CHECK9-NEXT: store i32 2, ptr [[TMP23]], align 4
590 // CHECK9-NEXT: [[TMP24:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1
591 // CHECK9-NEXT: store i32 5, ptr [[TMP24]], align 4
592 // CHECK9-NEXT: [[TMP25:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2
593 // CHECK9-NEXT: store ptr [[TMP21]], ptr [[TMP25]], align 8
594 // CHECK9-NEXT: [[TMP26:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3
595 // CHECK9-NEXT: store ptr [[TMP22]], ptr [[TMP26]], align 8
596 // CHECK9-NEXT: [[TMP27:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4
597 // CHECK9-NEXT: store ptr @.offload_sizes, ptr [[TMP27]], align 8
598 // CHECK9-NEXT: [[TMP28:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5
599 // CHECK9-NEXT: store ptr @.offload_maptypes, ptr [[TMP28]], align 8
600 // CHECK9-NEXT: [[TMP29:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6
601 // CHECK9-NEXT: store ptr null, ptr [[TMP29]], align 8
602 // CHECK9-NEXT: [[TMP30:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7
603 // CHECK9-NEXT: store ptr null, ptr [[TMP30]], align 8
604 // CHECK9-NEXT: [[TMP31:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8
605 // CHECK9-NEXT: store i64 2, ptr [[TMP31]], align 8
606 // CHECK9-NEXT: [[TMP32:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9
607 // CHECK9-NEXT: store i64 0, ptr [[TMP32]], align 8
608 // CHECK9-NEXT: [[TMP33:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10
609 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP33]], align 4
610 // CHECK9-NEXT: [[TMP34:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11
611 // CHECK9-NEXT: store [3 x i32] [i32 1, i32 0, i32 0], ptr [[TMP34]], align 4
612 // CHECK9-NEXT: [[TMP35:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12
613 // CHECK9-NEXT: store i32 0, ptr [[TMP35]], align 4
614 // CHECK9-NEXT: [[TMP36:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB2:[0-9]+]], i64 -1, i32 0, i32 1, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l94.region_id, ptr [[KERNEL_ARGS]])
615 // CHECK9-NEXT: [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
616 // CHECK9-NEXT: br i1 [[TMP37]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
617 // CHECK9: omp_offload.failed:
618 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l94(ptr [[VEC]], i64 [[TMP2]], ptr [[S_ARR]], ptr [[TMP3]], i64 [[TMP5]]) #[[ATTR4:[0-9]+]]
619 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT]]
620 // CHECK9: omp_offload.cont:
621 // CHECK9-NEXT: [[CALL:%.*]] = call noundef signext i32 @_Z5tmainIiET_v()
622 // CHECK9-NEXT: store i32 [[CALL]], ptr [[RETVAL]], align 4
623 // CHECK9-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0
624 // CHECK9-NEXT: [[TMP38:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i64 2
625 // CHECK9-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
626 // CHECK9: arraydestroy.body:
627 // CHECK9-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP38]], [[OMP_OFFLOAD_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
628 // CHECK9-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
629 // CHECK9-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
630 // CHECK9-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
631 // CHECK9-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
632 // CHECK9: arraydestroy.done2:
633 // CHECK9-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR4]]
634 // CHECK9-NEXT: [[TMP39:%.*]] = load i32, ptr [[RETVAL]], align 4
635 // CHECK9-NEXT: ret i32 [[TMP39]]
638 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
639 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat {
640 // CHECK9-NEXT: entry:
641 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
642 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
643 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
644 // CHECK9-NEXT: call void @_ZN1SIfEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
645 // CHECK9-NEXT: ret void
648 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
649 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
650 // CHECK9-NEXT: entry:
651 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
652 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
653 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
654 // CHECK9-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
655 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
656 // CHECK9-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
657 // CHECK9-NEXT: call void @_ZN1SIfEC2Ef(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], float noundef [[TMP0]])
658 // CHECK9-NEXT: ret void
661 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l94
662 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i64 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]], i64 noundef [[SVAR:%.*]]) #[[ATTR3:[0-9]+]] {
663 // CHECK9-NEXT: entry:
664 // CHECK9-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 8
665 // CHECK9-NEXT: [[T_VAR_ADDR:%.*]] = alloca i64, align 8
666 // CHECK9-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 8
667 // CHECK9-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 8
668 // CHECK9-NEXT: [[SVAR_ADDR:%.*]] = alloca i64, align 8
669 // CHECK9-NEXT: [[TMP:%.*]] = alloca ptr, align 8
670 // CHECK9-NEXT: [[T_VAR_CASTED:%.*]] = alloca i64, align 8
671 // CHECK9-NEXT: [[SVAR_CASTED:%.*]] = alloca i64, align 8
672 // CHECK9-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 8
673 // CHECK9-NEXT: store i64 [[T_VAR]], ptr [[T_VAR_ADDR]], align 8
674 // CHECK9-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 8
675 // CHECK9-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 8
676 // CHECK9-NEXT: store i64 [[SVAR]], ptr [[SVAR_ADDR]], align 8
677 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 8
678 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 8
679 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 8
680 // CHECK9-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 8
681 // CHECK9-NEXT: [[TMP3:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
682 // CHECK9-NEXT: store i32 [[TMP3]], ptr [[T_VAR_CASTED]], align 4
683 // CHECK9-NEXT: [[TMP4:%.*]] = load i64, ptr [[T_VAR_CASTED]], align 8
684 // CHECK9-NEXT: [[TMP5:%.*]] = load ptr, ptr [[TMP]], align 8
685 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[SVAR_ADDR]], align 4
686 // CHECK9-NEXT: store i32 [[TMP6]], ptr [[SVAR_CASTED]], align 4
687 // CHECK9-NEXT: [[TMP7:%.*]] = load i64, ptr [[SVAR_CASTED]], align 8
688 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB2]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l94.omp_outlined, ptr [[TMP0]], i64 [[TMP4]], ptr [[TMP1]], ptr [[TMP5]], i64 [[TMP7]])
689 // CHECK9-NEXT: ret void
692 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l94.omp_outlined
693 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i64 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]], i64 noundef [[SVAR:%.*]]) #[[ATTR3]] {
694 // CHECK9-NEXT: entry:
695 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
696 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
697 // CHECK9-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 8
698 // CHECK9-NEXT: [[T_VAR_ADDR:%.*]] = alloca i64, align 8
699 // CHECK9-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 8
700 // CHECK9-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 8
701 // CHECK9-NEXT: [[SVAR_ADDR:%.*]] = alloca i64, align 8
702 // CHECK9-NEXT: [[TMP:%.*]] = alloca ptr, align 8
703 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
704 // CHECK9-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
705 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
706 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
707 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
708 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
709 // CHECK9-NEXT: [[T_VAR2:%.*]] = alloca i32, align 4
710 // CHECK9-NEXT: [[VEC3:%.*]] = alloca [2 x i32], align 4
711 // CHECK9-NEXT: [[S_ARR4:%.*]] = alloca [2 x %struct.S], align 4
712 // CHECK9-NEXT: [[VAR5:%.*]] = alloca [[STRUCT_S:%.*]], align 4
713 // CHECK9-NEXT: [[_TMP6:%.*]] = alloca ptr, align 8
714 // CHECK9-NEXT: [[SVAR7:%.*]] = alloca i32, align 4
715 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
716 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
717 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
718 // CHECK9-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 8
719 // CHECK9-NEXT: store i64 [[T_VAR]], ptr [[T_VAR_ADDR]], align 8
720 // CHECK9-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 8
721 // CHECK9-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 8
722 // CHECK9-NEXT: store i64 [[SVAR]], ptr [[SVAR_ADDR]], align 8
723 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 8
724 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 8
725 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 8
726 // CHECK9-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 8
727 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
728 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
729 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
730 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
731 // CHECK9-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR4]], i32 0, i32 0
732 // CHECK9-NEXT: [[ARRAYCTOR_END:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i64 2
733 // CHECK9-NEXT: br label [[ARRAYCTOR_LOOP:%.*]]
734 // CHECK9: arrayctor.loop:
735 // CHECK9-NEXT: [[ARRAYCTOR_CUR:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY:%.*]] ], [ [[ARRAYCTOR_NEXT:%.*]], [[ARRAYCTOR_LOOP]] ]
736 // CHECK9-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYCTOR_CUR]])
737 // CHECK9-NEXT: [[ARRAYCTOR_NEXT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYCTOR_CUR]], i64 1
738 // CHECK9-NEXT: [[ARRAYCTOR_DONE:%.*]] = icmp eq ptr [[ARRAYCTOR_NEXT]], [[ARRAYCTOR_END]]
739 // CHECK9-NEXT: br i1 [[ARRAYCTOR_DONE]], label [[ARRAYCTOR_CONT:%.*]], label [[ARRAYCTOR_LOOP]]
740 // CHECK9: arrayctor.cont:
741 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[TMP]], align 8
742 // CHECK9-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]])
743 // CHECK9-NEXT: store ptr [[VAR5]], ptr [[_TMP6]], align 8
744 // CHECK9-NEXT: [[TMP4:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
745 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP4]], align 4
746 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP5]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
747 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
748 // CHECK9-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP6]], 1
749 // CHECK9-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
750 // CHECK9: cond.true:
751 // CHECK9-NEXT: br label [[COND_END:%.*]]
752 // CHECK9: cond.false:
753 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
754 // CHECK9-NEXT: br label [[COND_END]]
755 // CHECK9: cond.end:
756 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP7]], [[COND_FALSE]] ]
757 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
758 // CHECK9-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
759 // CHECK9-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_IV]], align 4
760 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
761 // CHECK9: omp.inner.for.cond:
762 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP5:![0-9]+]]
763 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP5]]
764 // CHECK9-NEXT: [[CMP8:%.*]] = icmp sle i32 [[TMP9]], [[TMP10]]
765 // CHECK9-NEXT: br i1 [[CMP8]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
766 // CHECK9: omp.inner.for.cond.cleanup:
767 // CHECK9-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
768 // CHECK9: omp.inner.for.body:
769 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP5]]
770 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP11]], 1
771 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
772 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I]], align 4, !llvm.access.group [[ACC_GRP5]]
773 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[T_VAR2]], align 4, !llvm.access.group [[ACC_GRP5]]
774 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP5]]
775 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP13]] to i64
776 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC3]], i64 0, i64 [[IDXPROM]]
777 // CHECK9-NEXT: store i32 [[TMP12]], ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP5]]
778 // CHECK9-NEXT: [[TMP14:%.*]] = load ptr, ptr [[_TMP6]], align 8, !llvm.access.group [[ACC_GRP5]]
779 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP5]]
780 // CHECK9-NEXT: [[IDXPROM9:%.*]] = sext i32 [[TMP15]] to i64
781 // CHECK9-NEXT: [[ARRAYIDX10:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR4]], i64 0, i64 [[IDXPROM9]]
782 // CHECK9-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[ARRAYIDX10]], ptr align 4 [[TMP14]], i64 4, i1 false), !llvm.access.group [[ACC_GRP5]]
783 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
784 // CHECK9: omp.body.continue:
785 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
786 // CHECK9: omp.inner.for.inc:
787 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP5]]
788 // CHECK9-NEXT: [[ADD11:%.*]] = add nsw i32 [[TMP16]], 1
789 // CHECK9-NEXT: store i32 [[ADD11]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP5]]
790 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP6:![0-9]+]]
791 // CHECK9: omp.inner.for.end:
792 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
793 // CHECK9: omp.loop.exit:
794 // CHECK9-NEXT: [[TMP17:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
795 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[TMP17]], align 4
796 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP18]])
797 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IS_LAST]], align 4
798 // CHECK9-NEXT: [[TMP20:%.*]] = icmp ne i32 [[TMP19]], 0
799 // CHECK9-NEXT: br i1 [[TMP20]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
800 // CHECK9: .omp.final.then:
801 // CHECK9-NEXT: store i32 2, ptr [[I]], align 4
802 // CHECK9-NEXT: br label [[DOTOMP_FINAL_DONE]]
803 // CHECK9: .omp.final.done:
804 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IS_LAST]], align 4
805 // CHECK9-NEXT: [[TMP22:%.*]] = icmp ne i32 [[TMP21]], 0
806 // CHECK9-NEXT: br i1 [[TMP22]], label [[DOTOMP_LASTPRIVATE_THEN:%.*]], label [[DOTOMP_LASTPRIVATE_DONE:%.*]]
807 // CHECK9: .omp.lastprivate.then:
808 // CHECK9-NEXT: [[TMP23:%.*]] = load i32, ptr [[T_VAR2]], align 4
809 // CHECK9-NEXT: store i32 [[TMP23]], ptr [[T_VAR_ADDR]], align 4
810 // CHECK9-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[TMP0]], ptr align 4 [[VEC3]], i64 8, i1 false)
811 // CHECK9-NEXT: [[ARRAY_BEGIN12:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[TMP1]], i32 0, i32 0
812 // CHECK9-NEXT: [[TMP24:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN12]], i64 2
813 // CHECK9-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN12]], [[TMP24]]
814 // CHECK9-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE13:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
815 // CHECK9: omp.arraycpy.body:
816 // CHECK9-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[S_ARR4]], [[DOTOMP_LASTPRIVATE_THEN]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
817 // CHECK9-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN12]], [[DOTOMP_LASTPRIVATE_THEN]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
818 // CHECK9-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr align 4 [[OMP_ARRAYCPY_SRCELEMENTPAST]], i64 4, i1 false)
819 // CHECK9-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
820 // CHECK9-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
821 // CHECK9-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP24]]
822 // CHECK9-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE13]], label [[OMP_ARRAYCPY_BODY]]
823 // CHECK9: omp.arraycpy.done13:
824 // CHECK9-NEXT: [[TMP25:%.*]] = load ptr, ptr [[_TMP6]], align 8
825 // CHECK9-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[TMP3]], ptr align 4 [[TMP25]], i64 4, i1 false)
826 // CHECK9-NEXT: [[TMP26:%.*]] = load i32, ptr [[SVAR7]], align 4
827 // CHECK9-NEXT: store i32 [[TMP26]], ptr [[SVAR_ADDR]], align 4
828 // CHECK9-NEXT: br label [[DOTOMP_LASTPRIVATE_DONE]]
829 // CHECK9: .omp.lastprivate.done:
830 // CHECK9-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]]) #[[ATTR4]]
831 // CHECK9-NEXT: [[ARRAY_BEGIN14:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR4]], i32 0, i32 0
832 // CHECK9-NEXT: [[TMP27:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN14]], i64 2
833 // CHECK9-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
834 // CHECK9: arraydestroy.body:
835 // CHECK9-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP27]], [[DOTOMP_LASTPRIVATE_DONE]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
836 // CHECK9-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
837 // CHECK9-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
838 // CHECK9-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN14]]
839 // CHECK9-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE15:%.*]], label [[ARRAYDESTROY_BODY]]
840 // CHECK9: arraydestroy.done15:
841 // CHECK9-NEXT: ret void
844 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
845 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
846 // CHECK9-NEXT: entry:
847 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
848 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
849 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
850 // CHECK9-NEXT: call void @_ZN1SIfED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR4]]
851 // CHECK9-NEXT: ret void
854 // CHECK9-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
855 // CHECK9-SAME: () #[[ATTR5:[0-9]+]] comdat {
856 // CHECK9-NEXT: entry:
857 // CHECK9-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
858 // CHECK9-NEXT: [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
859 // CHECK9-NEXT: [[T_VAR:%.*]] = alloca i32, align 4
860 // CHECK9-NEXT: [[VEC:%.*]] = alloca [2 x i32], align 4
861 // CHECK9-NEXT: [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 4
862 // CHECK9-NEXT: [[VAR:%.*]] = alloca ptr, align 8
863 // CHECK9-NEXT: [[TMP:%.*]] = alloca ptr, align 8
864 // CHECK9-NEXT: [[T_VAR_CASTED:%.*]] = alloca i64, align 8
865 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x ptr], align 8
866 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x ptr], align 8
867 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x ptr], align 8
868 // CHECK9-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
869 // CHECK9-NEXT: [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
870 // CHECK9-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]])
871 // CHECK9-NEXT: store i32 0, ptr [[T_VAR]], align 4
872 // CHECK9-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC]], ptr align 4 @__const._Z5tmainIiET_v.vec, i64 8, i1 false)
873 // CHECK9-NEXT: [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i64 0, i64 0
874 // CHECK9-NEXT: call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 noundef signext 1)
875 // CHECK9-NEXT: [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYINIT_BEGIN]], i64 1
876 // CHECK9-NEXT: call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 noundef signext 2)
877 // CHECK9-NEXT: store ptr [[TEST]], ptr [[VAR]], align 8
878 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VAR]], align 8
879 // CHECK9-NEXT: store ptr [[TMP0]], ptr [[TMP]], align 8
880 // CHECK9-NEXT: [[TMP1:%.*]] = load i32, ptr [[T_VAR]], align 4
881 // CHECK9-NEXT: store i32 [[TMP1]], ptr [[T_VAR_CASTED]], align 4
882 // CHECK9-NEXT: [[TMP2:%.*]] = load i64, ptr [[T_VAR_CASTED]], align 8
883 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[TMP]], align 8
884 // CHECK9-NEXT: [[TMP4:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
885 // CHECK9-NEXT: store ptr [[VEC]], ptr [[TMP4]], align 8
886 // CHECK9-NEXT: [[TMP5:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
887 // CHECK9-NEXT: store ptr [[VEC]], ptr [[TMP5]], align 8
888 // CHECK9-NEXT: [[TMP6:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
889 // CHECK9-NEXT: store ptr null, ptr [[TMP6]], align 8
890 // CHECK9-NEXT: [[TMP7:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
891 // CHECK9-NEXT: store i64 [[TMP2]], ptr [[TMP7]], align 8
892 // CHECK9-NEXT: [[TMP8:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 1
893 // CHECK9-NEXT: store i64 [[TMP2]], ptr [[TMP8]], align 8
894 // CHECK9-NEXT: [[TMP9:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
895 // CHECK9-NEXT: store ptr null, ptr [[TMP9]], align 8
896 // CHECK9-NEXT: [[TMP10:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
897 // CHECK9-NEXT: store ptr [[S_ARR]], ptr [[TMP10]], align 8
898 // CHECK9-NEXT: [[TMP11:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 2
899 // CHECK9-NEXT: store ptr [[S_ARR]], ptr [[TMP11]], align 8
900 // CHECK9-NEXT: [[TMP12:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
901 // CHECK9-NEXT: store ptr null, ptr [[TMP12]], align 8
902 // CHECK9-NEXT: [[TMP13:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
903 // CHECK9-NEXT: store ptr [[TMP3]], ptr [[TMP13]], align 8
904 // CHECK9-NEXT: [[TMP14:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 3
905 // CHECK9-NEXT: store ptr [[TMP3]], ptr [[TMP14]], align 8
906 // CHECK9-NEXT: [[TMP15:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 3
907 // CHECK9-NEXT: store ptr null, ptr [[TMP15]], align 8
908 // CHECK9-NEXT: [[TMP16:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
909 // CHECK9-NEXT: [[TMP17:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
910 // CHECK9-NEXT: [[TMP18:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0
911 // CHECK9-NEXT: store i32 2, ptr [[TMP18]], align 4
912 // CHECK9-NEXT: [[TMP19:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1
913 // CHECK9-NEXT: store i32 4, ptr [[TMP19]], align 4
914 // CHECK9-NEXT: [[TMP20:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2
915 // CHECK9-NEXT: store ptr [[TMP16]], ptr [[TMP20]], align 8
916 // CHECK9-NEXT: [[TMP21:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3
917 // CHECK9-NEXT: store ptr [[TMP17]], ptr [[TMP21]], align 8
918 // CHECK9-NEXT: [[TMP22:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4
919 // CHECK9-NEXT: store ptr @.offload_sizes.1, ptr [[TMP22]], align 8
920 // CHECK9-NEXT: [[TMP23:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5
921 // CHECK9-NEXT: store ptr @.offload_maptypes.2, ptr [[TMP23]], align 8
922 // CHECK9-NEXT: [[TMP24:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6
923 // CHECK9-NEXT: store ptr null, ptr [[TMP24]], align 8
924 // CHECK9-NEXT: [[TMP25:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7
925 // CHECK9-NEXT: store ptr null, ptr [[TMP25]], align 8
926 // CHECK9-NEXT: [[TMP26:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8
927 // CHECK9-NEXT: store i64 2, ptr [[TMP26]], align 8
928 // CHECK9-NEXT: [[TMP27:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9
929 // CHECK9-NEXT: store i64 0, ptr [[TMP27]], align 8
930 // CHECK9-NEXT: [[TMP28:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10
931 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP28]], align 4
932 // CHECK9-NEXT: [[TMP29:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11
933 // CHECK9-NEXT: store [3 x i32] [i32 1, i32 0, i32 0], ptr [[TMP29]], align 4
934 // CHECK9-NEXT: [[TMP30:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12
935 // CHECK9-NEXT: store i32 0, ptr [[TMP30]], align 4
936 // CHECK9-NEXT: [[TMP31:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB2]], i64 -1, i32 0, i32 1, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l49.region_id, ptr [[KERNEL_ARGS]])
937 // CHECK9-NEXT: [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
938 // CHECK9-NEXT: br i1 [[TMP32]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
939 // CHECK9: omp_offload.failed:
940 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l49(ptr [[VEC]], i64 [[TMP2]], ptr [[S_ARR]], ptr [[TMP3]]) #[[ATTR4]]
941 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT]]
942 // CHECK9: omp_offload.cont:
943 // CHECK9-NEXT: store i32 0, ptr [[RETVAL]], align 4
944 // CHECK9-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0
945 // CHECK9-NEXT: [[TMP33:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i64 2
946 // CHECK9-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
947 // CHECK9: arraydestroy.body:
948 // CHECK9-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP33]], [[OMP_OFFLOAD_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
949 // CHECK9-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
950 // CHECK9-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
951 // CHECK9-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
952 // CHECK9-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
953 // CHECK9: arraydestroy.done2:
954 // CHECK9-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR4]]
955 // CHECK9-NEXT: [[TMP34:%.*]] = load i32, ptr [[RETVAL]], align 4
956 // CHECK9-NEXT: ret i32 [[TMP34]]
959 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
960 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
961 // CHECK9-NEXT: entry:
962 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
963 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
964 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
965 // CHECK9-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
966 // CHECK9-NEXT: store float 0.000000e+00, ptr [[F]], align 4
967 // CHECK9-NEXT: ret void
970 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
971 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
972 // CHECK9-NEXT: entry:
973 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
974 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
975 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
976 // CHECK9-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
977 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
978 // CHECK9-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
979 // CHECK9-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
980 // CHECK9-NEXT: store float [[TMP0]], ptr [[F]], align 4
981 // CHECK9-NEXT: ret void
984 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
985 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
986 // CHECK9-NEXT: entry:
987 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
988 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
989 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
990 // CHECK9-NEXT: ret void
993 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
994 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
995 // CHECK9-NEXT: entry:
996 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
997 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
998 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
999 // CHECK9-NEXT: call void @_ZN1SIiEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
1000 // CHECK9-NEXT: ret void
1003 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
1004 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef signext [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
1005 // CHECK9-NEXT: entry:
1006 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
1007 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca i32, align 4
1008 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
1009 // CHECK9-NEXT: store i32 [[A]], ptr [[A_ADDR]], align 4
1010 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
1011 // CHECK9-NEXT: [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
1012 // CHECK9-NEXT: call void @_ZN1SIiEC2Ei(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], i32 noundef signext [[TMP0]])
1013 // CHECK9-NEXT: ret void
1016 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l49
1017 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i64 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR3]] {
1018 // CHECK9-NEXT: entry:
1019 // CHECK9-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 8
1020 // CHECK9-NEXT: [[T_VAR_ADDR:%.*]] = alloca i64, align 8
1021 // CHECK9-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 8
1022 // CHECK9-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 8
1023 // CHECK9-NEXT: [[TMP:%.*]] = alloca ptr, align 8
1024 // CHECK9-NEXT: [[T_VAR_CASTED:%.*]] = alloca i64, align 8
1025 // CHECK9-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 8
1026 // CHECK9-NEXT: store i64 [[T_VAR]], ptr [[T_VAR_ADDR]], align 8
1027 // CHECK9-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 8
1028 // CHECK9-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 8
1029 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 8
1030 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 8
1031 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 8
1032 // CHECK9-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 8
1033 // CHECK9-NEXT: [[TMP3:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
1034 // CHECK9-NEXT: store i32 [[TMP3]], ptr [[T_VAR_CASTED]], align 4
1035 // CHECK9-NEXT: [[TMP4:%.*]] = load i64, ptr [[T_VAR_CASTED]], align 8
1036 // CHECK9-NEXT: [[TMP5:%.*]] = load ptr, ptr [[TMP]], align 8
1037 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB2]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l49.omp_outlined, ptr [[TMP0]], i64 [[TMP4]], ptr [[TMP1]], ptr [[TMP5]])
1038 // CHECK9-NEXT: ret void
1041 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l49.omp_outlined
1042 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i64 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR3]] {
1043 // CHECK9-NEXT: entry:
1044 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
1045 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
1046 // CHECK9-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 8
1047 // CHECK9-NEXT: [[T_VAR_ADDR:%.*]] = alloca i64, align 8
1048 // CHECK9-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 8
1049 // CHECK9-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 8
1050 // CHECK9-NEXT: [[TMP:%.*]] = alloca ptr, align 8
1051 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1052 // CHECK9-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
1053 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
1054 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
1055 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1056 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1057 // CHECK9-NEXT: [[T_VAR2:%.*]] = alloca i32, align 4
1058 // CHECK9-NEXT: [[VEC3:%.*]] = alloca [2 x i32], align 4
1059 // CHECK9-NEXT: [[S_ARR4:%.*]] = alloca [2 x %struct.S.0], align 4
1060 // CHECK9-NEXT: [[VAR5:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
1061 // CHECK9-NEXT: [[_TMP6:%.*]] = alloca ptr, align 8
1062 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
1063 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
1064 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
1065 // CHECK9-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 8
1066 // CHECK9-NEXT: store i64 [[T_VAR]], ptr [[T_VAR_ADDR]], align 8
1067 // CHECK9-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 8
1068 // CHECK9-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 8
1069 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 8
1070 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 8
1071 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 8
1072 // CHECK9-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 8
1073 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
1074 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
1075 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1076 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1077 // CHECK9-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i32 0, i32 0
1078 // CHECK9-NEXT: [[ARRAYCTOR_END:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i64 2
1079 // CHECK9-NEXT: br label [[ARRAYCTOR_LOOP:%.*]]
1080 // CHECK9: arrayctor.loop:
1081 // CHECK9-NEXT: [[ARRAYCTOR_CUR:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY:%.*]] ], [ [[ARRAYCTOR_NEXT:%.*]], [[ARRAYCTOR_LOOP]] ]
1082 // CHECK9-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYCTOR_CUR]])
1083 // CHECK9-NEXT: [[ARRAYCTOR_NEXT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYCTOR_CUR]], i64 1
1084 // CHECK9-NEXT: [[ARRAYCTOR_DONE:%.*]] = icmp eq ptr [[ARRAYCTOR_NEXT]], [[ARRAYCTOR_END]]
1085 // CHECK9-NEXT: br i1 [[ARRAYCTOR_DONE]], label [[ARRAYCTOR_CONT:%.*]], label [[ARRAYCTOR_LOOP]]
1086 // CHECK9: arrayctor.cont:
1087 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[TMP]], align 8
1088 // CHECK9-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]])
1089 // CHECK9-NEXT: store ptr [[VAR5]], ptr [[_TMP6]], align 8
1090 // CHECK9-NEXT: [[TMP4:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1091 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP4]], align 4
1092 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP5]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
1093 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1094 // CHECK9-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP6]], 1
1095 // CHECK9-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1096 // CHECK9: cond.true:
1097 // CHECK9-NEXT: br label [[COND_END:%.*]]
1098 // CHECK9: cond.false:
1099 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1100 // CHECK9-NEXT: br label [[COND_END]]
1101 // CHECK9: cond.end:
1102 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP7]], [[COND_FALSE]] ]
1103 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
1104 // CHECK9-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
1105 // CHECK9-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_IV]], align 4
1106 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1107 // CHECK9: omp.inner.for.cond:
1108 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP11:![0-9]+]]
1109 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP11]]
1110 // CHECK9-NEXT: [[CMP7:%.*]] = icmp sle i32 [[TMP9]], [[TMP10]]
1111 // CHECK9-NEXT: br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
1112 // CHECK9: omp.inner.for.cond.cleanup:
1113 // CHECK9-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
1114 // CHECK9: omp.inner.for.body:
1115 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP11]]
1116 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP11]], 1
1117 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
1118 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I]], align 4, !llvm.access.group [[ACC_GRP11]]
1119 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[T_VAR2]], align 4, !llvm.access.group [[ACC_GRP11]]
1120 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP11]]
1121 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP13]] to i64
1122 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC3]], i64 0, i64 [[IDXPROM]]
1123 // CHECK9-NEXT: store i32 [[TMP12]], ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP11]]
1124 // CHECK9-NEXT: [[TMP14:%.*]] = load ptr, ptr [[_TMP6]], align 8, !llvm.access.group [[ACC_GRP11]]
1125 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP11]]
1126 // CHECK9-NEXT: [[IDXPROM8:%.*]] = sext i32 [[TMP15]] to i64
1127 // CHECK9-NEXT: [[ARRAYIDX9:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i64 0, i64 [[IDXPROM8]]
1128 // CHECK9-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[ARRAYIDX9]], ptr align 4 [[TMP14]], i64 4, i1 false), !llvm.access.group [[ACC_GRP11]]
1129 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
1130 // CHECK9: omp.body.continue:
1131 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1132 // CHECK9: omp.inner.for.inc:
1133 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP11]]
1134 // CHECK9-NEXT: [[ADD10:%.*]] = add nsw i32 [[TMP16]], 1
1135 // CHECK9-NEXT: store i32 [[ADD10]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP11]]
1136 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP12:![0-9]+]]
1137 // CHECK9: omp.inner.for.end:
1138 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1139 // CHECK9: omp.loop.exit:
1140 // CHECK9-NEXT: [[TMP17:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1141 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[TMP17]], align 4
1142 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP18]])
1143 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IS_LAST]], align 4
1144 // CHECK9-NEXT: [[TMP20:%.*]] = icmp ne i32 [[TMP19]], 0
1145 // CHECK9-NEXT: br i1 [[TMP20]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
1146 // CHECK9: .omp.final.then:
1147 // CHECK9-NEXT: store i32 2, ptr [[I]], align 4
1148 // CHECK9-NEXT: br label [[DOTOMP_FINAL_DONE]]
1149 // CHECK9: .omp.final.done:
1150 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IS_LAST]], align 4
1151 // CHECK9-NEXT: [[TMP22:%.*]] = icmp ne i32 [[TMP21]], 0
1152 // CHECK9-NEXT: br i1 [[TMP22]], label [[DOTOMP_LASTPRIVATE_THEN:%.*]], label [[DOTOMP_LASTPRIVATE_DONE:%.*]]
1153 // CHECK9: .omp.lastprivate.then:
1154 // CHECK9-NEXT: [[TMP23:%.*]] = load i32, ptr [[T_VAR2]], align 4
1155 // CHECK9-NEXT: store i32 [[TMP23]], ptr [[T_VAR_ADDR]], align 4
1156 // CHECK9-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[TMP0]], ptr align 4 [[VEC3]], i64 8, i1 false)
1157 // CHECK9-NEXT: [[ARRAY_BEGIN11:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[TMP1]], i32 0, i32 0
1158 // CHECK9-NEXT: [[TMP24:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN11]], i64 2
1159 // CHECK9-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN11]], [[TMP24]]
1160 // CHECK9-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE12:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
1161 // CHECK9: omp.arraycpy.body:
1162 // CHECK9-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[S_ARR4]], [[DOTOMP_LASTPRIVATE_THEN]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1163 // CHECK9-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN11]], [[DOTOMP_LASTPRIVATE_THEN]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1164 // CHECK9-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr align 4 [[OMP_ARRAYCPY_SRCELEMENTPAST]], i64 4, i1 false)
1165 // CHECK9-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
1166 // CHECK9-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
1167 // CHECK9-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP24]]
1168 // CHECK9-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE12]], label [[OMP_ARRAYCPY_BODY]]
1169 // CHECK9: omp.arraycpy.done12:
1170 // CHECK9-NEXT: [[TMP25:%.*]] = load ptr, ptr [[_TMP6]], align 8
1171 // CHECK9-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[TMP3]], ptr align 4 [[TMP25]], i64 4, i1 false)
1172 // CHECK9-NEXT: br label [[DOTOMP_LASTPRIVATE_DONE]]
1173 // CHECK9: .omp.lastprivate.done:
1174 // CHECK9-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]]) #[[ATTR4]]
1175 // CHECK9-NEXT: [[ARRAY_BEGIN13:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i32 0, i32 0
1176 // CHECK9-NEXT: [[TMP26:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN13]], i64 2
1177 // CHECK9-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
1178 // CHECK9: arraydestroy.body:
1179 // CHECK9-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP26]], [[DOTOMP_LASTPRIVATE_DONE]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1180 // CHECK9-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
1181 // CHECK9-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
1182 // CHECK9-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN13]]
1183 // CHECK9-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE14:%.*]], label [[ARRAYDESTROY_BODY]]
1184 // CHECK9: arraydestroy.done14:
1185 // CHECK9-NEXT: ret void
1188 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
1189 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
1190 // CHECK9-NEXT: entry:
1191 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
1192 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
1193 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
1194 // CHECK9-NEXT: call void @_ZN1SIiED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR4]]
1195 // CHECK9-NEXT: ret void
1198 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
1199 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
1200 // CHECK9-NEXT: entry:
1201 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
1202 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
1203 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
1204 // CHECK9-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
1205 // CHECK9-NEXT: store i32 0, ptr [[F]], align 4
1206 // CHECK9-NEXT: ret void
1209 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
1210 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef signext [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
1211 // CHECK9-NEXT: entry:
1212 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
1213 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca i32, align 4
1214 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
1215 // CHECK9-NEXT: store i32 [[A]], ptr [[A_ADDR]], align 4
1216 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
1217 // CHECK9-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
1218 // CHECK9-NEXT: [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
1219 // CHECK9-NEXT: store i32 [[TMP0]], ptr [[F]], align 4
1220 // CHECK9-NEXT: ret void
1223 // CHECK9-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
1224 // CHECK9-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
1225 // CHECK9-NEXT: entry:
1226 // CHECK9-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
1227 // CHECK9-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
1228 // CHECK9-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
1229 // CHECK9-NEXT: ret void
1232 // CHECK9-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
1233 // CHECK9-SAME: () #[[ATTR6:[0-9]+]] {
1234 // CHECK9-NEXT: entry:
1235 // CHECK9-NEXT: call void @__tgt_register_requires(i64 1)
1236 // CHECK9-NEXT: ret void
1239 // CHECK11-LABEL: define {{[^@]+}}@main
1240 // CHECK11-SAME: () #[[ATTR0:[0-9]+]] {
1241 // CHECK11-NEXT: entry:
1242 // CHECK11-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
1243 // CHECK11-NEXT: [[G:%.*]] = alloca double, align 8
1244 // CHECK11-NEXT: [[G1:%.*]] = alloca ptr, align 4
1245 // CHECK11-NEXT: [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4
1246 // CHECK11-NEXT: [[T_VAR:%.*]] = alloca i32, align 4
1247 // CHECK11-NEXT: [[VEC:%.*]] = alloca [2 x i32], align 4
1248 // CHECK11-NEXT: [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4
1249 // CHECK11-NEXT: [[VAR:%.*]] = alloca ptr, align 4
1250 // CHECK11-NEXT: [[TMP:%.*]] = alloca ptr, align 4
1251 // CHECK11-NEXT: [[T_VAR_CASTED:%.*]] = alloca i32, align 4
1252 // CHECK11-NEXT: [[SVAR_CASTED:%.*]] = alloca i32, align 4
1253 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [5 x ptr], align 4
1254 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS:%.*]] = alloca [5 x ptr], align 4
1255 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [5 x ptr], align 4
1256 // CHECK11-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
1257 // CHECK11-NEXT: [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
1258 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
1259 // CHECK11-NEXT: store i32 0, ptr [[RETVAL]], align 4
1260 // CHECK11-NEXT: store ptr [[G]], ptr [[G1]], align 4
1261 // CHECK11-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]])
1262 // CHECK11-NEXT: store i32 0, ptr [[T_VAR]], align 4
1263 // CHECK11-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[VEC]], ptr align 4 @__const.main.vec, i32 8, i1 false)
1264 // CHECK11-NEXT: [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0
1265 // CHECK11-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_BEGIN]], float noundef 1.000000e+00)
1266 // CHECK11-NEXT: [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYINIT_BEGIN]], i32 1
1267 // CHECK11-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], float noundef 2.000000e+00)
1268 // CHECK11-NEXT: store ptr [[TEST]], ptr [[VAR]], align 4
1269 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VAR]], align 4
1270 // CHECK11-NEXT: store ptr [[TMP0]], ptr [[TMP]], align 4
1271 // CHECK11-NEXT: [[TMP1:%.*]] = load i32, ptr [[T_VAR]], align 4
1272 // CHECK11-NEXT: store i32 [[TMP1]], ptr [[T_VAR_CASTED]], align 4
1273 // CHECK11-NEXT: [[TMP2:%.*]] = load i32, ptr [[T_VAR_CASTED]], align 4
1274 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[TMP]], align 4
1275 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr @_ZZ4mainE4svar, align 4
1276 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[SVAR_CASTED]], align 4
1277 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[SVAR_CASTED]], align 4
1278 // CHECK11-NEXT: [[TMP6:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1279 // CHECK11-NEXT: store ptr [[VEC]], ptr [[TMP6]], align 4
1280 // CHECK11-NEXT: [[TMP7:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1281 // CHECK11-NEXT: store ptr [[VEC]], ptr [[TMP7]], align 4
1282 // CHECK11-NEXT: [[TMP8:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
1283 // CHECK11-NEXT: store ptr null, ptr [[TMP8]], align 4
1284 // CHECK11-NEXT: [[TMP9:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
1285 // CHECK11-NEXT: store i32 [[TMP2]], ptr [[TMP9]], align 4
1286 // CHECK11-NEXT: [[TMP10:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 1
1287 // CHECK11-NEXT: store i32 [[TMP2]], ptr [[TMP10]], align 4
1288 // CHECK11-NEXT: [[TMP11:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
1289 // CHECK11-NEXT: store ptr null, ptr [[TMP11]], align 4
1290 // CHECK11-NEXT: [[TMP12:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
1291 // CHECK11-NEXT: store ptr [[S_ARR]], ptr [[TMP12]], align 4
1292 // CHECK11-NEXT: [[TMP13:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 2
1293 // CHECK11-NEXT: store ptr [[S_ARR]], ptr [[TMP13]], align 4
1294 // CHECK11-NEXT: [[TMP14:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
1295 // CHECK11-NEXT: store ptr null, ptr [[TMP14]], align 4
1296 // CHECK11-NEXT: [[TMP15:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
1297 // CHECK11-NEXT: store ptr [[TMP3]], ptr [[TMP15]], align 4
1298 // CHECK11-NEXT: [[TMP16:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 3
1299 // CHECK11-NEXT: store ptr [[TMP3]], ptr [[TMP16]], align 4
1300 // CHECK11-NEXT: [[TMP17:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 3
1301 // CHECK11-NEXT: store ptr null, ptr [[TMP17]], align 4
1302 // CHECK11-NEXT: [[TMP18:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 4
1303 // CHECK11-NEXT: store i32 [[TMP5]], ptr [[TMP18]], align 4
1304 // CHECK11-NEXT: [[TMP19:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 4
1305 // CHECK11-NEXT: store i32 [[TMP5]], ptr [[TMP19]], align 4
1306 // CHECK11-NEXT: [[TMP20:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 4
1307 // CHECK11-NEXT: store ptr null, ptr [[TMP20]], align 4
1308 // CHECK11-NEXT: [[TMP21:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1309 // CHECK11-NEXT: [[TMP22:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1310 // CHECK11-NEXT: [[TMP23:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0
1311 // CHECK11-NEXT: store i32 2, ptr [[TMP23]], align 4
1312 // CHECK11-NEXT: [[TMP24:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1
1313 // CHECK11-NEXT: store i32 5, ptr [[TMP24]], align 4
1314 // CHECK11-NEXT: [[TMP25:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2
1315 // CHECK11-NEXT: store ptr [[TMP21]], ptr [[TMP25]], align 4
1316 // CHECK11-NEXT: [[TMP26:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3
1317 // CHECK11-NEXT: store ptr [[TMP22]], ptr [[TMP26]], align 4
1318 // CHECK11-NEXT: [[TMP27:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4
1319 // CHECK11-NEXT: store ptr @.offload_sizes, ptr [[TMP27]], align 4
1320 // CHECK11-NEXT: [[TMP28:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5
1321 // CHECK11-NEXT: store ptr @.offload_maptypes, ptr [[TMP28]], align 4
1322 // CHECK11-NEXT: [[TMP29:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6
1323 // CHECK11-NEXT: store ptr null, ptr [[TMP29]], align 4
1324 // CHECK11-NEXT: [[TMP30:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7
1325 // CHECK11-NEXT: store ptr null, ptr [[TMP30]], align 4
1326 // CHECK11-NEXT: [[TMP31:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8
1327 // CHECK11-NEXT: store i64 2, ptr [[TMP31]], align 8
1328 // CHECK11-NEXT: [[TMP32:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9
1329 // CHECK11-NEXT: store i64 0, ptr [[TMP32]], align 8
1330 // CHECK11-NEXT: [[TMP33:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10
1331 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP33]], align 4
1332 // CHECK11-NEXT: [[TMP34:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11
1333 // CHECK11-NEXT: store [3 x i32] [i32 1, i32 0, i32 0], ptr [[TMP34]], align 4
1334 // CHECK11-NEXT: [[TMP35:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12
1335 // CHECK11-NEXT: store i32 0, ptr [[TMP35]], align 4
1336 // CHECK11-NEXT: [[TMP36:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB2:[0-9]+]], i64 -1, i32 0, i32 1, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l94.region_id, ptr [[KERNEL_ARGS]])
1337 // CHECK11-NEXT: [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
1338 // CHECK11-NEXT: br i1 [[TMP37]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
1339 // CHECK11: omp_offload.failed:
1340 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l94(ptr [[VEC]], i32 [[TMP2]], ptr [[S_ARR]], ptr [[TMP3]], i32 [[TMP5]]) #[[ATTR4:[0-9]+]]
1341 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT]]
1342 // CHECK11: omp_offload.cont:
1343 // CHECK11-NEXT: [[CALL:%.*]] = call noundef i32 @_Z5tmainIiET_v()
1344 // CHECK11-NEXT: store i32 [[CALL]], ptr [[RETVAL]], align 4
1345 // CHECK11-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0
1346 // CHECK11-NEXT: [[TMP38:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i32 2
1347 // CHECK11-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
1348 // CHECK11: arraydestroy.body:
1349 // CHECK11-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP38]], [[OMP_OFFLOAD_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1350 // CHECK11-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
1351 // CHECK11-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
1352 // CHECK11-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
1353 // CHECK11-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
1354 // CHECK11: arraydestroy.done2:
1355 // CHECK11-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR4]]
1356 // CHECK11-NEXT: [[TMP39:%.*]] = load i32, ptr [[RETVAL]], align 4
1357 // CHECK11-NEXT: ret i32 [[TMP39]]
1360 // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
1361 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
1362 // CHECK11-NEXT: entry:
1363 // CHECK11-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1364 // CHECK11-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1365 // CHECK11-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1366 // CHECK11-NEXT: call void @_ZN1SIfEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
1367 // CHECK11-NEXT: ret void
1370 // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
1371 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1372 // CHECK11-NEXT: entry:
1373 // CHECK11-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1374 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
1375 // CHECK11-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1376 // CHECK11-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
1377 // CHECK11-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1378 // CHECK11-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
1379 // CHECK11-NEXT: call void @_ZN1SIfEC2Ef(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], float noundef [[TMP0]])
1380 // CHECK11-NEXT: ret void
1383 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l94
1384 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]], i32 noundef [[SVAR:%.*]]) #[[ATTR3:[0-9]+]] {
1385 // CHECK11-NEXT: entry:
1386 // CHECK11-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 4
1387 // CHECK11-NEXT: [[T_VAR_ADDR:%.*]] = alloca i32, align 4
1388 // CHECK11-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 4
1389 // CHECK11-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 4
1390 // CHECK11-NEXT: [[SVAR_ADDR:%.*]] = alloca i32, align 4
1391 // CHECK11-NEXT: [[TMP:%.*]] = alloca ptr, align 4
1392 // CHECK11-NEXT: [[T_VAR_CASTED:%.*]] = alloca i32, align 4
1393 // CHECK11-NEXT: [[SVAR_CASTED:%.*]] = alloca i32, align 4
1394 // CHECK11-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 4
1395 // CHECK11-NEXT: store i32 [[T_VAR]], ptr [[T_VAR_ADDR]], align 4
1396 // CHECK11-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 4
1397 // CHECK11-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 4
1398 // CHECK11-NEXT: store i32 [[SVAR]], ptr [[SVAR_ADDR]], align 4
1399 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 4
1400 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 4
1401 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 4
1402 // CHECK11-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 4
1403 // CHECK11-NEXT: [[TMP3:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
1404 // CHECK11-NEXT: store i32 [[TMP3]], ptr [[T_VAR_CASTED]], align 4
1405 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[T_VAR_CASTED]], align 4
1406 // CHECK11-NEXT: [[TMP5:%.*]] = load ptr, ptr [[TMP]], align 4
1407 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[SVAR_ADDR]], align 4
1408 // CHECK11-NEXT: store i32 [[TMP6]], ptr [[SVAR_CASTED]], align 4
1409 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[SVAR_CASTED]], align 4
1410 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB2]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l94.omp_outlined, ptr [[TMP0]], i32 [[TMP4]], ptr [[TMP1]], ptr [[TMP5]], i32 [[TMP7]])
1411 // CHECK11-NEXT: ret void
1414 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l94.omp_outlined
1415 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]], i32 noundef [[SVAR:%.*]]) #[[ATTR3]] {
1416 // CHECK11-NEXT: entry:
1417 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
1418 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
1419 // CHECK11-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 4
1420 // CHECK11-NEXT: [[T_VAR_ADDR:%.*]] = alloca i32, align 4
1421 // CHECK11-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 4
1422 // CHECK11-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 4
1423 // CHECK11-NEXT: [[SVAR_ADDR:%.*]] = alloca i32, align 4
1424 // CHECK11-NEXT: [[TMP:%.*]] = alloca ptr, align 4
1425 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1426 // CHECK11-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
1427 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
1428 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
1429 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1430 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1431 // CHECK11-NEXT: [[T_VAR2:%.*]] = alloca i32, align 4
1432 // CHECK11-NEXT: [[VEC3:%.*]] = alloca [2 x i32], align 4
1433 // CHECK11-NEXT: [[S_ARR4:%.*]] = alloca [2 x %struct.S], align 4
1434 // CHECK11-NEXT: [[VAR5:%.*]] = alloca [[STRUCT_S:%.*]], align 4
1435 // CHECK11-NEXT: [[_TMP6:%.*]] = alloca ptr, align 4
1436 // CHECK11-NEXT: [[SVAR7:%.*]] = alloca i32, align 4
1437 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
1438 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
1439 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
1440 // CHECK11-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 4
1441 // CHECK11-NEXT: store i32 [[T_VAR]], ptr [[T_VAR_ADDR]], align 4
1442 // CHECK11-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 4
1443 // CHECK11-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 4
1444 // CHECK11-NEXT: store i32 [[SVAR]], ptr [[SVAR_ADDR]], align 4
1445 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 4
1446 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 4
1447 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 4
1448 // CHECK11-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 4
1449 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
1450 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
1451 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1452 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1453 // CHECK11-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR4]], i32 0, i32 0
1454 // CHECK11-NEXT: [[ARRAYCTOR_END:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i32 2
1455 // CHECK11-NEXT: br label [[ARRAYCTOR_LOOP:%.*]]
1456 // CHECK11: arrayctor.loop:
1457 // CHECK11-NEXT: [[ARRAYCTOR_CUR:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY:%.*]] ], [ [[ARRAYCTOR_NEXT:%.*]], [[ARRAYCTOR_LOOP]] ]
1458 // CHECK11-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYCTOR_CUR]])
1459 // CHECK11-NEXT: [[ARRAYCTOR_NEXT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYCTOR_CUR]], i32 1
1460 // CHECK11-NEXT: [[ARRAYCTOR_DONE:%.*]] = icmp eq ptr [[ARRAYCTOR_NEXT]], [[ARRAYCTOR_END]]
1461 // CHECK11-NEXT: br i1 [[ARRAYCTOR_DONE]], label [[ARRAYCTOR_CONT:%.*]], label [[ARRAYCTOR_LOOP]]
1462 // CHECK11: arrayctor.cont:
1463 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[TMP]], align 4
1464 // CHECK11-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]])
1465 // CHECK11-NEXT: store ptr [[VAR5]], ptr [[_TMP6]], align 4
1466 // CHECK11-NEXT: [[TMP4:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
1467 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP4]], align 4
1468 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP5]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
1469 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1470 // CHECK11-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP6]], 1
1471 // CHECK11-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1472 // CHECK11: cond.true:
1473 // CHECK11-NEXT: br label [[COND_END:%.*]]
1474 // CHECK11: cond.false:
1475 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1476 // CHECK11-NEXT: br label [[COND_END]]
1477 // CHECK11: cond.end:
1478 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP7]], [[COND_FALSE]] ]
1479 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
1480 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
1481 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_IV]], align 4
1482 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1483 // CHECK11: omp.inner.for.cond:
1484 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP6:![0-9]+]]
1485 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP6]]
1486 // CHECK11-NEXT: [[CMP8:%.*]] = icmp sle i32 [[TMP9]], [[TMP10]]
1487 // CHECK11-NEXT: br i1 [[CMP8]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
1488 // CHECK11: omp.inner.for.cond.cleanup:
1489 // CHECK11-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
1490 // CHECK11: omp.inner.for.body:
1491 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP6]]
1492 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP11]], 1
1493 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
1494 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I]], align 4, !llvm.access.group [[ACC_GRP6]]
1495 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[T_VAR2]], align 4, !llvm.access.group [[ACC_GRP6]]
1496 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP6]]
1497 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC3]], i32 0, i32 [[TMP13]]
1498 // CHECK11-NEXT: store i32 [[TMP12]], ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP6]]
1499 // CHECK11-NEXT: [[TMP14:%.*]] = load ptr, ptr [[_TMP6]], align 4, !llvm.access.group [[ACC_GRP6]]
1500 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP6]]
1501 // CHECK11-NEXT: [[ARRAYIDX9:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR4]], i32 0, i32 [[TMP15]]
1502 // CHECK11-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[ARRAYIDX9]], ptr align 4 [[TMP14]], i32 4, i1 false), !llvm.access.group [[ACC_GRP6]]
1503 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
1504 // CHECK11: omp.body.continue:
1505 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1506 // CHECK11: omp.inner.for.inc:
1507 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP6]]
1508 // CHECK11-NEXT: [[ADD10:%.*]] = add nsw i32 [[TMP16]], 1
1509 // CHECK11-NEXT: store i32 [[ADD10]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP6]]
1510 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP7:![0-9]+]]
1511 // CHECK11: omp.inner.for.end:
1512 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1513 // CHECK11: omp.loop.exit:
1514 // CHECK11-NEXT: [[TMP17:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
1515 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[TMP17]], align 4
1516 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP18]])
1517 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IS_LAST]], align 4
1518 // CHECK11-NEXT: [[TMP20:%.*]] = icmp ne i32 [[TMP19]], 0
1519 // CHECK11-NEXT: br i1 [[TMP20]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
1520 // CHECK11: .omp.final.then:
1521 // CHECK11-NEXT: store i32 2, ptr [[I]], align 4
1522 // CHECK11-NEXT: br label [[DOTOMP_FINAL_DONE]]
1523 // CHECK11: .omp.final.done:
1524 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IS_LAST]], align 4
1525 // CHECK11-NEXT: [[TMP22:%.*]] = icmp ne i32 [[TMP21]], 0
1526 // CHECK11-NEXT: br i1 [[TMP22]], label [[DOTOMP_LASTPRIVATE_THEN:%.*]], label [[DOTOMP_LASTPRIVATE_DONE:%.*]]
1527 // CHECK11: .omp.lastprivate.then:
1528 // CHECK11-NEXT: [[TMP23:%.*]] = load i32, ptr [[T_VAR2]], align 4
1529 // CHECK11-NEXT: store i32 [[TMP23]], ptr [[T_VAR_ADDR]], align 4
1530 // CHECK11-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[TMP0]], ptr align 4 [[VEC3]], i32 8, i1 false)
1531 // CHECK11-NEXT: [[ARRAY_BEGIN11:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[TMP1]], i32 0, i32 0
1532 // CHECK11-NEXT: [[TMP24:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN11]], i32 2
1533 // CHECK11-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN11]], [[TMP24]]
1534 // CHECK11-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE12:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
1535 // CHECK11: omp.arraycpy.body:
1536 // CHECK11-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[S_ARR4]], [[DOTOMP_LASTPRIVATE_THEN]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1537 // CHECK11-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN11]], [[DOTOMP_LASTPRIVATE_THEN]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1538 // CHECK11-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr align 4 [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 4, i1 false)
1539 // CHECK11-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
1540 // CHECK11-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
1541 // CHECK11-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP24]]
1542 // CHECK11-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE12]], label [[OMP_ARRAYCPY_BODY]]
1543 // CHECK11: omp.arraycpy.done12:
1544 // CHECK11-NEXT: [[TMP25:%.*]] = load ptr, ptr [[_TMP6]], align 4
1545 // CHECK11-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[TMP3]], ptr align 4 [[TMP25]], i32 4, i1 false)
1546 // CHECK11-NEXT: [[TMP26:%.*]] = load i32, ptr [[SVAR7]], align 4
1547 // CHECK11-NEXT: store i32 [[TMP26]], ptr [[SVAR_ADDR]], align 4
1548 // CHECK11-NEXT: br label [[DOTOMP_LASTPRIVATE_DONE]]
1549 // CHECK11: .omp.lastprivate.done:
1550 // CHECK11-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]]) #[[ATTR4]]
1551 // CHECK11-NEXT: [[ARRAY_BEGIN13:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR4]], i32 0, i32 0
1552 // CHECK11-NEXT: [[TMP27:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN13]], i32 2
1553 // CHECK11-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
1554 // CHECK11: arraydestroy.body:
1555 // CHECK11-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP27]], [[DOTOMP_LASTPRIVATE_DONE]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1556 // CHECK11-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
1557 // CHECK11-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
1558 // CHECK11-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN13]]
1559 // CHECK11-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE14:%.*]], label [[ARRAYDESTROY_BODY]]
1560 // CHECK11: arraydestroy.done14:
1561 // CHECK11-NEXT: ret void
1564 // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
1565 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1566 // CHECK11-NEXT: entry:
1567 // CHECK11-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1568 // CHECK11-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1569 // CHECK11-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1570 // CHECK11-NEXT: call void @_ZN1SIfED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR4]]
1571 // CHECK11-NEXT: ret void
1574 // CHECK11-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
1575 // CHECK11-SAME: () #[[ATTR5:[0-9]+]] comdat {
1576 // CHECK11-NEXT: entry:
1577 // CHECK11-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
1578 // CHECK11-NEXT: [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
1579 // CHECK11-NEXT: [[T_VAR:%.*]] = alloca i32, align 4
1580 // CHECK11-NEXT: [[VEC:%.*]] = alloca [2 x i32], align 4
1581 // CHECK11-NEXT: [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 4
1582 // CHECK11-NEXT: [[VAR:%.*]] = alloca ptr, align 4
1583 // CHECK11-NEXT: [[TMP:%.*]] = alloca ptr, align 4
1584 // CHECK11-NEXT: [[T_VAR_CASTED:%.*]] = alloca i32, align 4
1585 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x ptr], align 4
1586 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x ptr], align 4
1587 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x ptr], align 4
1588 // CHECK11-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
1589 // CHECK11-NEXT: [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
1590 // CHECK11-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]])
1591 // CHECK11-NEXT: store i32 0, ptr [[T_VAR]], align 4
1592 // CHECK11-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[VEC]], ptr align 4 @__const._Z5tmainIiET_v.vec, i32 8, i1 false)
1593 // CHECK11-NEXT: [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0
1594 // CHECK11-NEXT: call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 noundef 1)
1595 // CHECK11-NEXT: [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYINIT_BEGIN]], i32 1
1596 // CHECK11-NEXT: call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 noundef 2)
1597 // CHECK11-NEXT: store ptr [[TEST]], ptr [[VAR]], align 4
1598 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VAR]], align 4
1599 // CHECK11-NEXT: store ptr [[TMP0]], ptr [[TMP]], align 4
1600 // CHECK11-NEXT: [[TMP1:%.*]] = load i32, ptr [[T_VAR]], align 4
1601 // CHECK11-NEXT: store i32 [[TMP1]], ptr [[T_VAR_CASTED]], align 4
1602 // CHECK11-NEXT: [[TMP2:%.*]] = load i32, ptr [[T_VAR_CASTED]], align 4
1603 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[TMP]], align 4
1604 // CHECK11-NEXT: [[TMP4:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1605 // CHECK11-NEXT: store ptr [[VEC]], ptr [[TMP4]], align 4
1606 // CHECK11-NEXT: [[TMP5:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1607 // CHECK11-NEXT: store ptr [[VEC]], ptr [[TMP5]], align 4
1608 // CHECK11-NEXT: [[TMP6:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
1609 // CHECK11-NEXT: store ptr null, ptr [[TMP6]], align 4
1610 // CHECK11-NEXT: [[TMP7:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
1611 // CHECK11-NEXT: store i32 [[TMP2]], ptr [[TMP7]], align 4
1612 // CHECK11-NEXT: [[TMP8:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 1
1613 // CHECK11-NEXT: store i32 [[TMP2]], ptr [[TMP8]], align 4
1614 // CHECK11-NEXT: [[TMP9:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
1615 // CHECK11-NEXT: store ptr null, ptr [[TMP9]], align 4
1616 // CHECK11-NEXT: [[TMP10:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
1617 // CHECK11-NEXT: store ptr [[S_ARR]], ptr [[TMP10]], align 4
1618 // CHECK11-NEXT: [[TMP11:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 2
1619 // CHECK11-NEXT: store ptr [[S_ARR]], ptr [[TMP11]], align 4
1620 // CHECK11-NEXT: [[TMP12:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
1621 // CHECK11-NEXT: store ptr null, ptr [[TMP12]], align 4
1622 // CHECK11-NEXT: [[TMP13:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
1623 // CHECK11-NEXT: store ptr [[TMP3]], ptr [[TMP13]], align 4
1624 // CHECK11-NEXT: [[TMP14:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 3
1625 // CHECK11-NEXT: store ptr [[TMP3]], ptr [[TMP14]], align 4
1626 // CHECK11-NEXT: [[TMP15:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 3
1627 // CHECK11-NEXT: store ptr null, ptr [[TMP15]], align 4
1628 // CHECK11-NEXT: [[TMP16:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
1629 // CHECK11-NEXT: [[TMP17:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
1630 // CHECK11-NEXT: [[TMP18:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0
1631 // CHECK11-NEXT: store i32 2, ptr [[TMP18]], align 4
1632 // CHECK11-NEXT: [[TMP19:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1
1633 // CHECK11-NEXT: store i32 4, ptr [[TMP19]], align 4
1634 // CHECK11-NEXT: [[TMP20:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2
1635 // CHECK11-NEXT: store ptr [[TMP16]], ptr [[TMP20]], align 4
1636 // CHECK11-NEXT: [[TMP21:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3
1637 // CHECK11-NEXT: store ptr [[TMP17]], ptr [[TMP21]], align 4
1638 // CHECK11-NEXT: [[TMP22:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4
1639 // CHECK11-NEXT: store ptr @.offload_sizes.1, ptr [[TMP22]], align 4
1640 // CHECK11-NEXT: [[TMP23:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5
1641 // CHECK11-NEXT: store ptr @.offload_maptypes.2, ptr [[TMP23]], align 4
1642 // CHECK11-NEXT: [[TMP24:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6
1643 // CHECK11-NEXT: store ptr null, ptr [[TMP24]], align 4
1644 // CHECK11-NEXT: [[TMP25:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7
1645 // CHECK11-NEXT: store ptr null, ptr [[TMP25]], align 4
1646 // CHECK11-NEXT: [[TMP26:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8
1647 // CHECK11-NEXT: store i64 2, ptr [[TMP26]], align 8
1648 // CHECK11-NEXT: [[TMP27:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9
1649 // CHECK11-NEXT: store i64 0, ptr [[TMP27]], align 8
1650 // CHECK11-NEXT: [[TMP28:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10
1651 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP28]], align 4
1652 // CHECK11-NEXT: [[TMP29:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11
1653 // CHECK11-NEXT: store [3 x i32] [i32 1, i32 0, i32 0], ptr [[TMP29]], align 4
1654 // CHECK11-NEXT: [[TMP30:%.*]] = getelementptr inbounds [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12
1655 // CHECK11-NEXT: store i32 0, ptr [[TMP30]], align 4
1656 // CHECK11-NEXT: [[TMP31:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB2]], i64 -1, i32 0, i32 1, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l49.region_id, ptr [[KERNEL_ARGS]])
1657 // CHECK11-NEXT: [[TMP32:%.*]] = icmp ne i32 [[TMP31]], 0
1658 // CHECK11-NEXT: br i1 [[TMP32]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
1659 // CHECK11: omp_offload.failed:
1660 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l49(ptr [[VEC]], i32 [[TMP2]], ptr [[S_ARR]], ptr [[TMP3]]) #[[ATTR4]]
1661 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT]]
1662 // CHECK11: omp_offload.cont:
1663 // CHECK11-NEXT: store i32 0, ptr [[RETVAL]], align 4
1664 // CHECK11-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0
1665 // CHECK11-NEXT: [[TMP33:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i32 2
1666 // CHECK11-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
1667 // CHECK11: arraydestroy.body:
1668 // CHECK11-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP33]], [[OMP_OFFLOAD_CONT]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1669 // CHECK11-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
1670 // CHECK11-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
1671 // CHECK11-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN]]
1672 // CHECK11-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE2:%.*]], label [[ARRAYDESTROY_BODY]]
1673 // CHECK11: arraydestroy.done2:
1674 // CHECK11-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR4]]
1675 // CHECK11-NEXT: [[TMP34:%.*]] = load i32, ptr [[RETVAL]], align 4
1676 // CHECK11-NEXT: ret i32 [[TMP34]]
1679 // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
1680 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1681 // CHECK11-NEXT: entry:
1682 // CHECK11-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1683 // CHECK11-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1684 // CHECK11-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1685 // CHECK11-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
1686 // CHECK11-NEXT: store float 0.000000e+00, ptr [[F]], align 4
1687 // CHECK11-NEXT: ret void
1690 // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
1691 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1692 // CHECK11-NEXT: entry:
1693 // CHECK11-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1694 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
1695 // CHECK11-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1696 // CHECK11-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
1697 // CHECK11-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1698 // CHECK11-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
1699 // CHECK11-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
1700 // CHECK11-NEXT: store float [[TMP0]], ptr [[F]], align 4
1701 // CHECK11-NEXT: ret void
1704 // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
1705 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1706 // CHECK11-NEXT: entry:
1707 // CHECK11-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1708 // CHECK11-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1709 // CHECK11-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1710 // CHECK11-NEXT: ret void
1713 // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
1714 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1715 // CHECK11-NEXT: entry:
1716 // CHECK11-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1717 // CHECK11-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1718 // CHECK11-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1719 // CHECK11-NEXT: call void @_ZN1SIiEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
1720 // CHECK11-NEXT: ret void
1723 // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
1724 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1725 // CHECK11-NEXT: entry:
1726 // CHECK11-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1727 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca i32, align 4
1728 // CHECK11-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1729 // CHECK11-NEXT: store i32 [[A]], ptr [[A_ADDR]], align 4
1730 // CHECK11-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1731 // CHECK11-NEXT: [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
1732 // CHECK11-NEXT: call void @_ZN1SIiEC2Ei(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], i32 noundef [[TMP0]])
1733 // CHECK11-NEXT: ret void
1736 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l49
1737 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR3]] {
1738 // CHECK11-NEXT: entry:
1739 // CHECK11-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 4
1740 // CHECK11-NEXT: [[T_VAR_ADDR:%.*]] = alloca i32, align 4
1741 // CHECK11-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 4
1742 // CHECK11-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 4
1743 // CHECK11-NEXT: [[TMP:%.*]] = alloca ptr, align 4
1744 // CHECK11-NEXT: [[T_VAR_CASTED:%.*]] = alloca i32, align 4
1745 // CHECK11-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 4
1746 // CHECK11-NEXT: store i32 [[T_VAR]], ptr [[T_VAR_ADDR]], align 4
1747 // CHECK11-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 4
1748 // CHECK11-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 4
1749 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 4
1750 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 4
1751 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 4
1752 // CHECK11-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 4
1753 // CHECK11-NEXT: [[TMP3:%.*]] = load i32, ptr [[T_VAR_ADDR]], align 4
1754 // CHECK11-NEXT: store i32 [[TMP3]], ptr [[T_VAR_CASTED]], align 4
1755 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[T_VAR_CASTED]], align 4
1756 // CHECK11-NEXT: [[TMP5:%.*]] = load ptr, ptr [[TMP]], align 4
1757 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB2]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l49.omp_outlined, ptr [[TMP0]], i32 [[TMP4]], ptr [[TMP1]], ptr [[TMP5]])
1758 // CHECK11-NEXT: ret void
1761 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l49.omp_outlined
1762 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[VEC:%.*]], i32 noundef [[T_VAR:%.*]], ptr noundef nonnull align 4 dereferenceable(8) [[S_ARR:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[VAR:%.*]]) #[[ATTR3]] {
1763 // CHECK11-NEXT: entry:
1764 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
1765 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
1766 // CHECK11-NEXT: [[VEC_ADDR:%.*]] = alloca ptr, align 4
1767 // CHECK11-NEXT: [[T_VAR_ADDR:%.*]] = alloca i32, align 4
1768 // CHECK11-NEXT: [[S_ARR_ADDR:%.*]] = alloca ptr, align 4
1769 // CHECK11-NEXT: [[VAR_ADDR:%.*]] = alloca ptr, align 4
1770 // CHECK11-NEXT: [[TMP:%.*]] = alloca ptr, align 4
1771 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1772 // CHECK11-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
1773 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
1774 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
1775 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1776 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1777 // CHECK11-NEXT: [[T_VAR2:%.*]] = alloca i32, align 4
1778 // CHECK11-NEXT: [[VEC3:%.*]] = alloca [2 x i32], align 4
1779 // CHECK11-NEXT: [[S_ARR4:%.*]] = alloca [2 x %struct.S.0], align 4
1780 // CHECK11-NEXT: [[VAR5:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
1781 // CHECK11-NEXT: [[_TMP6:%.*]] = alloca ptr, align 4
1782 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
1783 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
1784 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
1785 // CHECK11-NEXT: store ptr [[VEC]], ptr [[VEC_ADDR]], align 4
1786 // CHECK11-NEXT: store i32 [[T_VAR]], ptr [[T_VAR_ADDR]], align 4
1787 // CHECK11-NEXT: store ptr [[S_ARR]], ptr [[S_ARR_ADDR]], align 4
1788 // CHECK11-NEXT: store ptr [[VAR]], ptr [[VAR_ADDR]], align 4
1789 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VEC_ADDR]], align 4
1790 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[S_ARR_ADDR]], align 4
1791 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR_ADDR]], align 4
1792 // CHECK11-NEXT: store ptr [[TMP2]], ptr [[TMP]], align 4
1793 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
1794 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
1795 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1796 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1797 // CHECK11-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i32 0, i32 0
1798 // CHECK11-NEXT: [[ARRAYCTOR_END:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i32 2
1799 // CHECK11-NEXT: br label [[ARRAYCTOR_LOOP:%.*]]
1800 // CHECK11: arrayctor.loop:
1801 // CHECK11-NEXT: [[ARRAYCTOR_CUR:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY:%.*]] ], [ [[ARRAYCTOR_NEXT:%.*]], [[ARRAYCTOR_LOOP]] ]
1802 // CHECK11-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYCTOR_CUR]])
1803 // CHECK11-NEXT: [[ARRAYCTOR_NEXT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYCTOR_CUR]], i32 1
1804 // CHECK11-NEXT: [[ARRAYCTOR_DONE:%.*]] = icmp eq ptr [[ARRAYCTOR_NEXT]], [[ARRAYCTOR_END]]
1805 // CHECK11-NEXT: br i1 [[ARRAYCTOR_DONE]], label [[ARRAYCTOR_CONT:%.*]], label [[ARRAYCTOR_LOOP]]
1806 // CHECK11: arrayctor.cont:
1807 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[TMP]], align 4
1808 // CHECK11-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]])
1809 // CHECK11-NEXT: store ptr [[VAR5]], ptr [[_TMP6]], align 4
1810 // CHECK11-NEXT: [[TMP4:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
1811 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP4]], align 4
1812 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP5]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
1813 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1814 // CHECK11-NEXT: [[CMP:%.*]] = icmp sgt i32 [[TMP6]], 1
1815 // CHECK11-NEXT: br i1 [[CMP]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1816 // CHECK11: cond.true:
1817 // CHECK11-NEXT: br label [[COND_END:%.*]]
1818 // CHECK11: cond.false:
1819 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1820 // CHECK11-NEXT: br label [[COND_END]]
1821 // CHECK11: cond.end:
1822 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ 1, [[COND_TRUE]] ], [ [[TMP7]], [[COND_FALSE]] ]
1823 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
1824 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
1825 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_IV]], align 4
1826 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1827 // CHECK11: omp.inner.for.cond:
1828 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP12:![0-9]+]]
1829 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP12]]
1830 // CHECK11-NEXT: [[CMP7:%.*]] = icmp sle i32 [[TMP9]], [[TMP10]]
1831 // CHECK11-NEXT: br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
1832 // CHECK11: omp.inner.for.cond.cleanup:
1833 // CHECK11-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
1834 // CHECK11: omp.inner.for.body:
1835 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP12]]
1836 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP11]], 1
1837 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
1838 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I]], align 4, !llvm.access.group [[ACC_GRP12]]
1839 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[T_VAR2]], align 4, !llvm.access.group [[ACC_GRP12]]
1840 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP12]]
1841 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC3]], i32 0, i32 [[TMP13]]
1842 // CHECK11-NEXT: store i32 [[TMP12]], ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP12]]
1843 // CHECK11-NEXT: [[TMP14:%.*]] = load ptr, ptr [[_TMP6]], align 4, !llvm.access.group [[ACC_GRP12]]
1844 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP12]]
1845 // CHECK11-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i32 0, i32 [[TMP15]]
1846 // CHECK11-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[ARRAYIDX8]], ptr align 4 [[TMP14]], i32 4, i1 false), !llvm.access.group [[ACC_GRP12]]
1847 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
1848 // CHECK11: omp.body.continue:
1849 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1850 // CHECK11: omp.inner.for.inc:
1851 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP12]]
1852 // CHECK11-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP16]], 1
1853 // CHECK11-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP12]]
1854 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP13:![0-9]+]]
1855 // CHECK11: omp.inner.for.end:
1856 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1857 // CHECK11: omp.loop.exit:
1858 // CHECK11-NEXT: [[TMP17:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
1859 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[TMP17]], align 4
1860 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP18]])
1861 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IS_LAST]], align 4
1862 // CHECK11-NEXT: [[TMP20:%.*]] = icmp ne i32 [[TMP19]], 0
1863 // CHECK11-NEXT: br i1 [[TMP20]], label [[DOTOMP_FINAL_THEN:%.*]], label [[DOTOMP_FINAL_DONE:%.*]]
1864 // CHECK11: .omp.final.then:
1865 // CHECK11-NEXT: store i32 2, ptr [[I]], align 4
1866 // CHECK11-NEXT: br label [[DOTOMP_FINAL_DONE]]
1867 // CHECK11: .omp.final.done:
1868 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IS_LAST]], align 4
1869 // CHECK11-NEXT: [[TMP22:%.*]] = icmp ne i32 [[TMP21]], 0
1870 // CHECK11-NEXT: br i1 [[TMP22]], label [[DOTOMP_LASTPRIVATE_THEN:%.*]], label [[DOTOMP_LASTPRIVATE_DONE:%.*]]
1871 // CHECK11: .omp.lastprivate.then:
1872 // CHECK11-NEXT: [[TMP23:%.*]] = load i32, ptr [[T_VAR2]], align 4
1873 // CHECK11-NEXT: store i32 [[TMP23]], ptr [[T_VAR_ADDR]], align 4
1874 // CHECK11-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[TMP0]], ptr align 4 [[VEC3]], i32 8, i1 false)
1875 // CHECK11-NEXT: [[ARRAY_BEGIN10:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[TMP1]], i32 0, i32 0
1876 // CHECK11-NEXT: [[TMP24:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN10]], i32 2
1877 // CHECK11-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN10]], [[TMP24]]
1878 // CHECK11-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE11:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
1879 // CHECK11: omp.arraycpy.body:
1880 // CHECK11-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[S_ARR4]], [[DOTOMP_LASTPRIVATE_THEN]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1881 // CHECK11-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN10]], [[DOTOMP_LASTPRIVATE_THEN]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
1882 // CHECK11-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr align 4 [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 4, i1 false)
1883 // CHECK11-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
1884 // CHECK11-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
1885 // CHECK11-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP24]]
1886 // CHECK11-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE11]], label [[OMP_ARRAYCPY_BODY]]
1887 // CHECK11: omp.arraycpy.done11:
1888 // CHECK11-NEXT: [[TMP25:%.*]] = load ptr, ptr [[_TMP6]], align 4
1889 // CHECK11-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[TMP3]], ptr align 4 [[TMP25]], i32 4, i1 false)
1890 // CHECK11-NEXT: br label [[DOTOMP_LASTPRIVATE_DONE]]
1891 // CHECK11: .omp.lastprivate.done:
1892 // CHECK11-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]]) #[[ATTR4]]
1893 // CHECK11-NEXT: [[ARRAY_BEGIN12:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i32 0, i32 0
1894 // CHECK11-NEXT: [[TMP26:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN12]], i32 2
1895 // CHECK11-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
1896 // CHECK11: arraydestroy.body:
1897 // CHECK11-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP26]], [[DOTOMP_LASTPRIVATE_DONE]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
1898 // CHECK11-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
1899 // CHECK11-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
1900 // CHECK11-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN12]]
1901 // CHECK11-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE13:%.*]], label [[ARRAYDESTROY_BODY]]
1902 // CHECK11: arraydestroy.done13:
1903 // CHECK11-NEXT: ret void
1906 // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
1907 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1908 // CHECK11-NEXT: entry:
1909 // CHECK11-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1910 // CHECK11-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1911 // CHECK11-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1912 // CHECK11-NEXT: call void @_ZN1SIiED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR4]]
1913 // CHECK11-NEXT: ret void
1916 // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
1917 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1918 // CHECK11-NEXT: entry:
1919 // CHECK11-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1920 // CHECK11-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1921 // CHECK11-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1922 // CHECK11-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
1923 // CHECK11-NEXT: store i32 0, ptr [[F]], align 4
1924 // CHECK11-NEXT: ret void
1927 // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
1928 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1929 // CHECK11-NEXT: entry:
1930 // CHECK11-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1931 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca i32, align 4
1932 // CHECK11-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1933 // CHECK11-NEXT: store i32 [[A]], ptr [[A_ADDR]], align 4
1934 // CHECK11-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1935 // CHECK11-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
1936 // CHECK11-NEXT: [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
1937 // CHECK11-NEXT: store i32 [[TMP0]], ptr [[F]], align 4
1938 // CHECK11-NEXT: ret void
1941 // CHECK11-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
1942 // CHECK11-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
1943 // CHECK11-NEXT: entry:
1944 // CHECK11-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
1945 // CHECK11-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
1946 // CHECK11-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
1947 // CHECK11-NEXT: ret void
1950 // CHECK11-LABEL: define {{[^@]+}}@.omp_offloading.requires_reg
1951 // CHECK11-SAME: () #[[ATTR6:[0-9]+]] {
1952 // CHECK11-NEXT: entry:
1953 // CHECK11-NEXT: call void @__tgt_register_requires(i64 1)
1954 // CHECK11-NEXT: ret void
1957 // CHECK13-LABEL: define {{[^@]+}}@main
1958 // CHECK13-SAME: () #[[ATTR0:[0-9]+]] {
1959 // CHECK13-NEXT: entry:
1960 // CHECK13-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
1961 // CHECK13-NEXT: [[G:%.*]] = alloca double, align 8
1962 // CHECK13-NEXT: [[G1:%.*]] = alloca ptr, align 8
1963 // CHECK13-NEXT: [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4
1964 // CHECK13-NEXT: [[T_VAR:%.*]] = alloca i32, align 4
1965 // CHECK13-NEXT: [[VEC:%.*]] = alloca [2 x i32], align 4
1966 // CHECK13-NEXT: [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4
1967 // CHECK13-NEXT: [[VAR:%.*]] = alloca ptr, align 8
1968 // CHECK13-NEXT: [[TMP:%.*]] = alloca ptr, align 8
1969 // CHECK13-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
1970 // CHECK13-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
1971 // CHECK13-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
1972 // CHECK13-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1973 // CHECK13-NEXT: [[I:%.*]] = alloca i32, align 4
1974 // CHECK13-NEXT: [[T_VAR2:%.*]] = alloca i32, align 4
1975 // CHECK13-NEXT: [[VEC3:%.*]] = alloca [2 x i32], align 4
1976 // CHECK13-NEXT: [[S_ARR4:%.*]] = alloca [2 x %struct.S], align 4
1977 // CHECK13-NEXT: [[VAR5:%.*]] = alloca [[STRUCT_S]], align 4
1978 // CHECK13-NEXT: [[_TMP6:%.*]] = alloca ptr, align 8
1979 // CHECK13-NEXT: [[SVAR:%.*]] = alloca i32, align 4
1980 // CHECK13-NEXT: [[I14:%.*]] = alloca i32, align 4
1981 // CHECK13-NEXT: store i32 0, ptr [[RETVAL]], align 4
1982 // CHECK13-NEXT: store ptr [[G]], ptr [[G1]], align 8
1983 // CHECK13-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]])
1984 // CHECK13-NEXT: store i32 0, ptr [[T_VAR]], align 4
1985 // CHECK13-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC]], ptr align 4 @__const.main.vec, i64 8, i1 false)
1986 // CHECK13-NEXT: [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i64 0, i64 0
1987 // CHECK13-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_BEGIN]], float noundef 1.000000e+00)
1988 // CHECK13-NEXT: [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYINIT_BEGIN]], i64 1
1989 // CHECK13-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], float noundef 2.000000e+00)
1990 // CHECK13-NEXT: store ptr [[TEST]], ptr [[VAR]], align 8
1991 // CHECK13-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VAR]], align 8
1992 // CHECK13-NEXT: store ptr [[TMP0]], ptr [[TMP]], align 8
1993 // CHECK13-NEXT: [[TMP1:%.*]] = load ptr, ptr [[VAR]], align 8
1994 // CHECK13-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR]], align 8
1995 // CHECK13-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
1996 // CHECK13-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
1997 // CHECK13-NEXT: [[TMP3:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
1998 // CHECK13-NEXT: store i32 [[TMP3]], ptr [[DOTOMP_IV]], align 4
1999 // CHECK13-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR4]], i32 0, i32 0
2000 // CHECK13-NEXT: [[ARRAYCTOR_END:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i64 2
2001 // CHECK13-NEXT: br label [[ARRAYCTOR_LOOP:%.*]]
2002 // CHECK13: arrayctor.loop:
2003 // CHECK13-NEXT: [[ARRAYCTOR_CUR:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY:%.*]] ], [ [[ARRAYCTOR_NEXT:%.*]], [[ARRAYCTOR_LOOP]] ]
2004 // CHECK13-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYCTOR_CUR]])
2005 // CHECK13-NEXT: [[ARRAYCTOR_NEXT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYCTOR_CUR]], i64 1
2006 // CHECK13-NEXT: [[ARRAYCTOR_DONE:%.*]] = icmp eq ptr [[ARRAYCTOR_NEXT]], [[ARRAYCTOR_END]]
2007 // CHECK13-NEXT: br i1 [[ARRAYCTOR_DONE]], label [[ARRAYCTOR_CONT:%.*]], label [[ARRAYCTOR_LOOP]]
2008 // CHECK13: arrayctor.cont:
2009 // CHECK13-NEXT: [[TMP4:%.*]] = load ptr, ptr [[TMP]], align 8
2010 // CHECK13-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]])
2011 // CHECK13-NEXT: store ptr [[VAR5]], ptr [[_TMP6]], align 8
2012 // CHECK13-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2013 // CHECK13: omp.inner.for.cond:
2014 // CHECK13-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP2:![0-9]+]]
2015 // CHECK13-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP2]]
2016 // CHECK13-NEXT: [[CMP:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
2017 // CHECK13-NEXT: br i1 [[CMP]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
2018 // CHECK13: omp.inner.for.cond.cleanup:
2019 // CHECK13-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
2020 // CHECK13: omp.inner.for.body:
2021 // CHECK13-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP2]]
2022 // CHECK13-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
2023 // CHECK13-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2024 // CHECK13-NEXT: store i32 [[ADD]], ptr [[I]], align 4, !llvm.access.group [[ACC_GRP2]]
2025 // CHECK13-NEXT: [[TMP8:%.*]] = load i32, ptr [[T_VAR2]], align 4, !llvm.access.group [[ACC_GRP2]]
2026 // CHECK13-NEXT: [[TMP9:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP2]]
2027 // CHECK13-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP9]] to i64
2028 // CHECK13-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC3]], i64 0, i64 [[IDXPROM]]
2029 // CHECK13-NEXT: store i32 [[TMP8]], ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP2]]
2030 // CHECK13-NEXT: [[TMP10:%.*]] = load ptr, ptr [[_TMP6]], align 8, !llvm.access.group [[ACC_GRP2]]
2031 // CHECK13-NEXT: [[TMP11:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP2]]
2032 // CHECK13-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP11]] to i64
2033 // CHECK13-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR4]], i64 0, i64 [[IDXPROM7]]
2034 // CHECK13-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[ARRAYIDX8]], ptr align 4 [[TMP10]], i64 4, i1 false), !llvm.access.group [[ACC_GRP2]]
2035 // CHECK13-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
2036 // CHECK13: omp.body.continue:
2037 // CHECK13-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2038 // CHECK13: omp.inner.for.inc:
2039 // CHECK13-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP2]]
2040 // CHECK13-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP12]], 1
2041 // CHECK13-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP2]]
2042 // CHECK13-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP3:![0-9]+]]
2043 // CHECK13: omp.inner.for.end:
2044 // CHECK13-NEXT: store i32 2, ptr [[I]], align 4
2045 // CHECK13-NEXT: [[TMP13:%.*]] = load i32, ptr [[T_VAR2]], align 4
2046 // CHECK13-NEXT: store i32 [[TMP13]], ptr [[T_VAR]], align 4
2047 // CHECK13-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC]], ptr align 4 [[VEC3]], i64 8, i1 false)
2048 // CHECK13-NEXT: [[ARRAY_BEGIN10:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0
2049 // CHECK13-NEXT: [[TMP14:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN10]], i64 2
2050 // CHECK13-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN10]], [[TMP14]]
2051 // CHECK13-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE11:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
2052 // CHECK13: omp.arraycpy.body:
2053 // CHECK13-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[S_ARR4]], [[OMP_INNER_FOR_END]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
2054 // CHECK13-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN10]], [[OMP_INNER_FOR_END]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
2055 // CHECK13-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr align 4 [[OMP_ARRAYCPY_SRCELEMENTPAST]], i64 4, i1 false)
2056 // CHECK13-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
2057 // CHECK13-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
2058 // CHECK13-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP14]]
2059 // CHECK13-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE11]], label [[OMP_ARRAYCPY_BODY]]
2060 // CHECK13: omp.arraycpy.done11:
2061 // CHECK13-NEXT: [[TMP15:%.*]] = load ptr, ptr [[_TMP6]], align 8
2062 // CHECK13-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[TMP4]], ptr align 4 [[TMP15]], i64 4, i1 false)
2063 // CHECK13-NEXT: [[TMP16:%.*]] = load i32, ptr [[SVAR]], align 4
2064 // CHECK13-NEXT: store i32 [[TMP16]], ptr @_ZZ4mainE4svar, align 4
2065 // CHECK13-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]]) #[[ATTR4:[0-9]+]]
2066 // CHECK13-NEXT: [[ARRAY_BEGIN12:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR4]], i32 0, i32 0
2067 // CHECK13-NEXT: [[TMP17:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN12]], i64 2
2068 // CHECK13-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
2069 // CHECK13: arraydestroy.body:
2070 // CHECK13-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP17]], [[OMP_ARRAYCPY_DONE11]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
2071 // CHECK13-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
2072 // CHECK13-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
2073 // CHECK13-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN12]]
2074 // CHECK13-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE13:%.*]], label [[ARRAYDESTROY_BODY]]
2075 // CHECK13: arraydestroy.done13:
2076 // CHECK13-NEXT: [[CALL:%.*]] = call noundef signext i32 @_Z5tmainIiET_v()
2077 // CHECK13-NEXT: store i32 [[CALL]], ptr [[RETVAL]], align 4
2078 // CHECK13-NEXT: [[ARRAY_BEGIN15:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0
2079 // CHECK13-NEXT: [[TMP18:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN15]], i64 2
2080 // CHECK13-NEXT: br label [[ARRAYDESTROY_BODY16:%.*]]
2081 // CHECK13: arraydestroy.body16:
2082 // CHECK13-NEXT: [[ARRAYDESTROY_ELEMENTPAST17:%.*]] = phi ptr [ [[TMP18]], [[ARRAYDESTROY_DONE13]] ], [ [[ARRAYDESTROY_ELEMENT18:%.*]], [[ARRAYDESTROY_BODY16]] ]
2083 // CHECK13-NEXT: [[ARRAYDESTROY_ELEMENT18]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST17]], i64 -1
2084 // CHECK13-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT18]]) #[[ATTR4]]
2085 // CHECK13-NEXT: [[ARRAYDESTROY_DONE19:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT18]], [[ARRAY_BEGIN15]]
2086 // CHECK13-NEXT: br i1 [[ARRAYDESTROY_DONE19]], label [[ARRAYDESTROY_DONE20:%.*]], label [[ARRAYDESTROY_BODY16]]
2087 // CHECK13: arraydestroy.done20:
2088 // CHECK13-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR4]]
2089 // CHECK13-NEXT: [[TMP19:%.*]] = load i32, ptr [[RETVAL]], align 4
2090 // CHECK13-NEXT: ret i32 [[TMP19]]
2093 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
2094 // CHECK13-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat {
2095 // CHECK13-NEXT: entry:
2096 // CHECK13-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2097 // CHECK13-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2098 // CHECK13-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2099 // CHECK13-NEXT: call void @_ZN1SIfEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
2100 // CHECK13-NEXT: ret void
2103 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
2104 // CHECK13-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2105 // CHECK13-NEXT: entry:
2106 // CHECK13-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2107 // CHECK13-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
2108 // CHECK13-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2109 // CHECK13-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
2110 // CHECK13-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2111 // CHECK13-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
2112 // CHECK13-NEXT: call void @_ZN1SIfEC2Ef(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], float noundef [[TMP0]])
2113 // CHECK13-NEXT: ret void
2116 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
2117 // CHECK13-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2118 // CHECK13-NEXT: entry:
2119 // CHECK13-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2120 // CHECK13-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2121 // CHECK13-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2122 // CHECK13-NEXT: call void @_ZN1SIfED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR4]]
2123 // CHECK13-NEXT: ret void
2126 // CHECK13-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
2127 // CHECK13-SAME: () #[[ATTR3:[0-9]+]] comdat {
2128 // CHECK13-NEXT: entry:
2129 // CHECK13-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
2130 // CHECK13-NEXT: [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
2131 // CHECK13-NEXT: [[T_VAR:%.*]] = alloca i32, align 4
2132 // CHECK13-NEXT: [[VEC:%.*]] = alloca [2 x i32], align 4
2133 // CHECK13-NEXT: [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 4
2134 // CHECK13-NEXT: [[VAR:%.*]] = alloca ptr, align 8
2135 // CHECK13-NEXT: [[TMP:%.*]] = alloca ptr, align 8
2136 // CHECK13-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
2137 // CHECK13-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
2138 // CHECK13-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
2139 // CHECK13-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2140 // CHECK13-NEXT: [[I:%.*]] = alloca i32, align 4
2141 // CHECK13-NEXT: [[T_VAR2:%.*]] = alloca i32, align 4
2142 // CHECK13-NEXT: [[VEC3:%.*]] = alloca [2 x i32], align 4
2143 // CHECK13-NEXT: [[S_ARR4:%.*]] = alloca [2 x %struct.S.0], align 4
2144 // CHECK13-NEXT: [[VAR5:%.*]] = alloca [[STRUCT_S_0]], align 4
2145 // CHECK13-NEXT: [[_TMP6:%.*]] = alloca ptr, align 8
2146 // CHECK13-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]])
2147 // CHECK13-NEXT: store i32 0, ptr [[T_VAR]], align 4
2148 // CHECK13-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC]], ptr align 4 @__const._Z5tmainIiET_v.vec, i64 8, i1 false)
2149 // CHECK13-NEXT: [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i64 0, i64 0
2150 // CHECK13-NEXT: call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 noundef signext 1)
2151 // CHECK13-NEXT: [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYINIT_BEGIN]], i64 1
2152 // CHECK13-NEXT: call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 noundef signext 2)
2153 // CHECK13-NEXT: store ptr [[TEST]], ptr [[VAR]], align 8
2154 // CHECK13-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VAR]], align 8
2155 // CHECK13-NEXT: store ptr [[TMP0]], ptr [[TMP]], align 8
2156 // CHECK13-NEXT: [[TMP1:%.*]] = load ptr, ptr [[VAR]], align 8
2157 // CHECK13-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR]], align 8
2158 // CHECK13-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
2159 // CHECK13-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
2160 // CHECK13-NEXT: [[TMP3:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
2161 // CHECK13-NEXT: store i32 [[TMP3]], ptr [[DOTOMP_IV]], align 4
2162 // CHECK13-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i32 0, i32 0
2163 // CHECK13-NEXT: [[ARRAYCTOR_END:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i64 2
2164 // CHECK13-NEXT: br label [[ARRAYCTOR_LOOP:%.*]]
2165 // CHECK13: arrayctor.loop:
2166 // CHECK13-NEXT: [[ARRAYCTOR_CUR:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY:%.*]] ], [ [[ARRAYCTOR_NEXT:%.*]], [[ARRAYCTOR_LOOP]] ]
2167 // CHECK13-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYCTOR_CUR]])
2168 // CHECK13-NEXT: [[ARRAYCTOR_NEXT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYCTOR_CUR]], i64 1
2169 // CHECK13-NEXT: [[ARRAYCTOR_DONE:%.*]] = icmp eq ptr [[ARRAYCTOR_NEXT]], [[ARRAYCTOR_END]]
2170 // CHECK13-NEXT: br i1 [[ARRAYCTOR_DONE]], label [[ARRAYCTOR_CONT:%.*]], label [[ARRAYCTOR_LOOP]]
2171 // CHECK13: arrayctor.cont:
2172 // CHECK13-NEXT: [[TMP4:%.*]] = load ptr, ptr [[TMP]], align 8
2173 // CHECK13-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]])
2174 // CHECK13-NEXT: store ptr [[VAR5]], ptr [[_TMP6]], align 8
2175 // CHECK13-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2176 // CHECK13: omp.inner.for.cond:
2177 // CHECK13-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP6:![0-9]+]]
2178 // CHECK13-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP6]]
2179 // CHECK13-NEXT: [[CMP:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
2180 // CHECK13-NEXT: br i1 [[CMP]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
2181 // CHECK13: omp.inner.for.cond.cleanup:
2182 // CHECK13-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
2183 // CHECK13: omp.inner.for.body:
2184 // CHECK13-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP6]]
2185 // CHECK13-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
2186 // CHECK13-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2187 // CHECK13-NEXT: store i32 [[ADD]], ptr [[I]], align 4, !llvm.access.group [[ACC_GRP6]]
2188 // CHECK13-NEXT: [[TMP8:%.*]] = load i32, ptr [[T_VAR2]], align 4, !llvm.access.group [[ACC_GRP6]]
2189 // CHECK13-NEXT: [[TMP9:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP6]]
2190 // CHECK13-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP9]] to i64
2191 // CHECK13-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC3]], i64 0, i64 [[IDXPROM]]
2192 // CHECK13-NEXT: store i32 [[TMP8]], ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP6]]
2193 // CHECK13-NEXT: [[TMP10:%.*]] = load ptr, ptr [[_TMP6]], align 8, !llvm.access.group [[ACC_GRP6]]
2194 // CHECK13-NEXT: [[TMP11:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP6]]
2195 // CHECK13-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP11]] to i64
2196 // CHECK13-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i64 0, i64 [[IDXPROM7]]
2197 // CHECK13-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[ARRAYIDX8]], ptr align 4 [[TMP10]], i64 4, i1 false), !llvm.access.group [[ACC_GRP6]]
2198 // CHECK13-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
2199 // CHECK13: omp.body.continue:
2200 // CHECK13-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2201 // CHECK13: omp.inner.for.inc:
2202 // CHECK13-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP6]]
2203 // CHECK13-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP12]], 1
2204 // CHECK13-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP6]]
2205 // CHECK13-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP7:![0-9]+]]
2206 // CHECK13: omp.inner.for.end:
2207 // CHECK13-NEXT: store i32 2, ptr [[I]], align 4
2208 // CHECK13-NEXT: [[TMP13:%.*]] = load i32, ptr [[T_VAR2]], align 4
2209 // CHECK13-NEXT: store i32 [[TMP13]], ptr [[T_VAR]], align 4
2210 // CHECK13-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[VEC]], ptr align 4 [[VEC3]], i64 8, i1 false)
2211 // CHECK13-NEXT: [[ARRAY_BEGIN10:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0
2212 // CHECK13-NEXT: [[TMP14:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN10]], i64 2
2213 // CHECK13-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN10]], [[TMP14]]
2214 // CHECK13-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE11:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
2215 // CHECK13: omp.arraycpy.body:
2216 // CHECK13-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[S_ARR4]], [[OMP_INNER_FOR_END]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
2217 // CHECK13-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN10]], [[OMP_INNER_FOR_END]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
2218 // CHECK13-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr align 4 [[OMP_ARRAYCPY_SRCELEMENTPAST]], i64 4, i1 false)
2219 // CHECK13-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
2220 // CHECK13-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
2221 // CHECK13-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP14]]
2222 // CHECK13-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE11]], label [[OMP_ARRAYCPY_BODY]]
2223 // CHECK13: omp.arraycpy.done11:
2224 // CHECK13-NEXT: [[TMP15:%.*]] = load ptr, ptr [[_TMP6]], align 8
2225 // CHECK13-NEXT: call void @llvm.memcpy.p0.p0.i64(ptr align 4 [[TMP4]], ptr align 4 [[TMP15]], i64 4, i1 false)
2226 // CHECK13-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]]) #[[ATTR4]]
2227 // CHECK13-NEXT: [[ARRAY_BEGIN12:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i32 0, i32 0
2228 // CHECK13-NEXT: [[TMP16:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN12]], i64 2
2229 // CHECK13-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
2230 // CHECK13: arraydestroy.body:
2231 // CHECK13-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP16]], [[OMP_ARRAYCPY_DONE11]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
2232 // CHECK13-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i64 -1
2233 // CHECK13-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
2234 // CHECK13-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN12]]
2235 // CHECK13-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE13:%.*]], label [[ARRAYDESTROY_BODY]]
2236 // CHECK13: arraydestroy.done13:
2237 // CHECK13-NEXT: store i32 0, ptr [[RETVAL]], align 4
2238 // CHECK13-NEXT: [[ARRAY_BEGIN14:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0
2239 // CHECK13-NEXT: [[TMP17:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN14]], i64 2
2240 // CHECK13-NEXT: br label [[ARRAYDESTROY_BODY15:%.*]]
2241 // CHECK13: arraydestroy.body15:
2242 // CHECK13-NEXT: [[ARRAYDESTROY_ELEMENTPAST16:%.*]] = phi ptr [ [[TMP17]], [[ARRAYDESTROY_DONE13]] ], [ [[ARRAYDESTROY_ELEMENT17:%.*]], [[ARRAYDESTROY_BODY15]] ]
2243 // CHECK13-NEXT: [[ARRAYDESTROY_ELEMENT17]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST16]], i64 -1
2244 // CHECK13-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT17]]) #[[ATTR4]]
2245 // CHECK13-NEXT: [[ARRAYDESTROY_DONE18:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT17]], [[ARRAY_BEGIN14]]
2246 // CHECK13-NEXT: br i1 [[ARRAYDESTROY_DONE18]], label [[ARRAYDESTROY_DONE19:%.*]], label [[ARRAYDESTROY_BODY15]]
2247 // CHECK13: arraydestroy.done19:
2248 // CHECK13-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR4]]
2249 // CHECK13-NEXT: [[TMP18:%.*]] = load i32, ptr [[RETVAL]], align 4
2250 // CHECK13-NEXT: ret i32 [[TMP18]]
2253 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
2254 // CHECK13-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2255 // CHECK13-NEXT: entry:
2256 // CHECK13-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2257 // CHECK13-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2258 // CHECK13-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2259 // CHECK13-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
2260 // CHECK13-NEXT: store float 0.000000e+00, ptr [[F]], align 4
2261 // CHECK13-NEXT: ret void
2264 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
2265 // CHECK13-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2266 // CHECK13-NEXT: entry:
2267 // CHECK13-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2268 // CHECK13-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2269 // CHECK13-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2270 // CHECK13-NEXT: ret void
2273 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
2274 // CHECK13-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2275 // CHECK13-NEXT: entry:
2276 // CHECK13-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2277 // CHECK13-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
2278 // CHECK13-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2279 // CHECK13-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
2280 // CHECK13-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2281 // CHECK13-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
2282 // CHECK13-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
2283 // CHECK13-NEXT: store float [[TMP0]], ptr [[F]], align 4
2284 // CHECK13-NEXT: ret void
2287 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
2288 // CHECK13-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2289 // CHECK13-NEXT: entry:
2290 // CHECK13-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2291 // CHECK13-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2292 // CHECK13-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2293 // CHECK13-NEXT: call void @_ZN1SIiEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
2294 // CHECK13-NEXT: ret void
2297 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
2298 // CHECK13-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef signext [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2299 // CHECK13-NEXT: entry:
2300 // CHECK13-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2301 // CHECK13-NEXT: [[A_ADDR:%.*]] = alloca i32, align 4
2302 // CHECK13-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2303 // CHECK13-NEXT: store i32 [[A]], ptr [[A_ADDR]], align 4
2304 // CHECK13-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2305 // CHECK13-NEXT: [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
2306 // CHECK13-NEXT: call void @_ZN1SIiEC2Ei(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], i32 noundef signext [[TMP0]])
2307 // CHECK13-NEXT: ret void
2310 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
2311 // CHECK13-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2312 // CHECK13-NEXT: entry:
2313 // CHECK13-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2314 // CHECK13-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2315 // CHECK13-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2316 // CHECK13-NEXT: call void @_ZN1SIiED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR4]]
2317 // CHECK13-NEXT: ret void
2320 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
2321 // CHECK13-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2322 // CHECK13-NEXT: entry:
2323 // CHECK13-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2324 // CHECK13-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2325 // CHECK13-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2326 // CHECK13-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
2327 // CHECK13-NEXT: store i32 0, ptr [[F]], align 4
2328 // CHECK13-NEXT: ret void
2331 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
2332 // CHECK13-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef signext [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2333 // CHECK13-NEXT: entry:
2334 // CHECK13-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2335 // CHECK13-NEXT: [[A_ADDR:%.*]] = alloca i32, align 4
2336 // CHECK13-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2337 // CHECK13-NEXT: store i32 [[A]], ptr [[A_ADDR]], align 4
2338 // CHECK13-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2339 // CHECK13-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
2340 // CHECK13-NEXT: [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
2341 // CHECK13-NEXT: store i32 [[TMP0]], ptr [[F]], align 4
2342 // CHECK13-NEXT: ret void
2345 // CHECK13-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
2346 // CHECK13-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat {
2347 // CHECK13-NEXT: entry:
2348 // CHECK13-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 8
2349 // CHECK13-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 8
2350 // CHECK13-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 8
2351 // CHECK13-NEXT: ret void
2354 // CHECK15-LABEL: define {{[^@]+}}@main
2355 // CHECK15-SAME: () #[[ATTR0:[0-9]+]] {
2356 // CHECK15-NEXT: entry:
2357 // CHECK15-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
2358 // CHECK15-NEXT: [[G:%.*]] = alloca double, align 8
2359 // CHECK15-NEXT: [[G1:%.*]] = alloca ptr, align 4
2360 // CHECK15-NEXT: [[TEST:%.*]] = alloca [[STRUCT_S:%.*]], align 4
2361 // CHECK15-NEXT: [[T_VAR:%.*]] = alloca i32, align 4
2362 // CHECK15-NEXT: [[VEC:%.*]] = alloca [2 x i32], align 4
2363 // CHECK15-NEXT: [[S_ARR:%.*]] = alloca [2 x %struct.S], align 4
2364 // CHECK15-NEXT: [[VAR:%.*]] = alloca ptr, align 4
2365 // CHECK15-NEXT: [[TMP:%.*]] = alloca ptr, align 4
2366 // CHECK15-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
2367 // CHECK15-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
2368 // CHECK15-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
2369 // CHECK15-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2370 // CHECK15-NEXT: [[I:%.*]] = alloca i32, align 4
2371 // CHECK15-NEXT: [[T_VAR2:%.*]] = alloca i32, align 4
2372 // CHECK15-NEXT: [[VEC3:%.*]] = alloca [2 x i32], align 4
2373 // CHECK15-NEXT: [[S_ARR4:%.*]] = alloca [2 x %struct.S], align 4
2374 // CHECK15-NEXT: [[VAR5:%.*]] = alloca [[STRUCT_S]], align 4
2375 // CHECK15-NEXT: [[_TMP6:%.*]] = alloca ptr, align 4
2376 // CHECK15-NEXT: [[SVAR:%.*]] = alloca i32, align 4
2377 // CHECK15-NEXT: [[I13:%.*]] = alloca i32, align 4
2378 // CHECK15-NEXT: store i32 0, ptr [[RETVAL]], align 4
2379 // CHECK15-NEXT: store ptr [[G]], ptr [[G1]], align 4
2380 // CHECK15-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]])
2381 // CHECK15-NEXT: store i32 0, ptr [[T_VAR]], align 4
2382 // CHECK15-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[VEC]], ptr align 4 @__const.main.vec, i32 8, i1 false)
2383 // CHECK15-NEXT: [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0
2384 // CHECK15-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_BEGIN]], float noundef 1.000000e+00)
2385 // CHECK15-NEXT: [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYINIT_BEGIN]], i32 1
2386 // CHECK15-NEXT: call void @_ZN1SIfEC1Ef(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], float noundef 2.000000e+00)
2387 // CHECK15-NEXT: store ptr [[TEST]], ptr [[VAR]], align 4
2388 // CHECK15-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VAR]], align 4
2389 // CHECK15-NEXT: store ptr [[TMP0]], ptr [[TMP]], align 4
2390 // CHECK15-NEXT: [[TMP1:%.*]] = load ptr, ptr [[VAR]], align 4
2391 // CHECK15-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR]], align 4
2392 // CHECK15-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
2393 // CHECK15-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
2394 // CHECK15-NEXT: [[TMP3:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
2395 // CHECK15-NEXT: store i32 [[TMP3]], ptr [[DOTOMP_IV]], align 4
2396 // CHECK15-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR4]], i32 0, i32 0
2397 // CHECK15-NEXT: [[ARRAYCTOR_END:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN]], i32 2
2398 // CHECK15-NEXT: br label [[ARRAYCTOR_LOOP:%.*]]
2399 // CHECK15: arrayctor.loop:
2400 // CHECK15-NEXT: [[ARRAYCTOR_CUR:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY:%.*]] ], [ [[ARRAYCTOR_NEXT:%.*]], [[ARRAYCTOR_LOOP]] ]
2401 // CHECK15-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYCTOR_CUR]])
2402 // CHECK15-NEXT: [[ARRAYCTOR_NEXT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYCTOR_CUR]], i32 1
2403 // CHECK15-NEXT: [[ARRAYCTOR_DONE:%.*]] = icmp eq ptr [[ARRAYCTOR_NEXT]], [[ARRAYCTOR_END]]
2404 // CHECK15-NEXT: br i1 [[ARRAYCTOR_DONE]], label [[ARRAYCTOR_CONT:%.*]], label [[ARRAYCTOR_LOOP]]
2405 // CHECK15: arrayctor.cont:
2406 // CHECK15-NEXT: [[TMP4:%.*]] = load ptr, ptr [[TMP]], align 4
2407 // CHECK15-NEXT: call void @_ZN1SIfEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]])
2408 // CHECK15-NEXT: store ptr [[VAR5]], ptr [[_TMP6]], align 4
2409 // CHECK15-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2410 // CHECK15: omp.inner.for.cond:
2411 // CHECK15-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP3:![0-9]+]]
2412 // CHECK15-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP3]]
2413 // CHECK15-NEXT: [[CMP:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
2414 // CHECK15-NEXT: br i1 [[CMP]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
2415 // CHECK15: omp.inner.for.cond.cleanup:
2416 // CHECK15-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
2417 // CHECK15: omp.inner.for.body:
2418 // CHECK15-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP3]]
2419 // CHECK15-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
2420 // CHECK15-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2421 // CHECK15-NEXT: store i32 [[ADD]], ptr [[I]], align 4, !llvm.access.group [[ACC_GRP3]]
2422 // CHECK15-NEXT: [[TMP8:%.*]] = load i32, ptr [[T_VAR2]], align 4, !llvm.access.group [[ACC_GRP3]]
2423 // CHECK15-NEXT: [[TMP9:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP3]]
2424 // CHECK15-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC3]], i32 0, i32 [[TMP9]]
2425 // CHECK15-NEXT: store i32 [[TMP8]], ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP3]]
2426 // CHECK15-NEXT: [[TMP10:%.*]] = load ptr, ptr [[_TMP6]], align 4, !llvm.access.group [[ACC_GRP3]]
2427 // CHECK15-NEXT: [[TMP11:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP3]]
2428 // CHECK15-NEXT: [[ARRAYIDX7:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR4]], i32 0, i32 [[TMP11]]
2429 // CHECK15-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[ARRAYIDX7]], ptr align 4 [[TMP10]], i32 4, i1 false), !llvm.access.group [[ACC_GRP3]]
2430 // CHECK15-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
2431 // CHECK15: omp.body.continue:
2432 // CHECK15-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2433 // CHECK15: omp.inner.for.inc:
2434 // CHECK15-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP3]]
2435 // CHECK15-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP12]], 1
2436 // CHECK15-NEXT: store i32 [[ADD8]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP3]]
2437 // CHECK15-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP4:![0-9]+]]
2438 // CHECK15: omp.inner.for.end:
2439 // CHECK15-NEXT: store i32 2, ptr [[I]], align 4
2440 // CHECK15-NEXT: [[TMP13:%.*]] = load i32, ptr [[T_VAR2]], align 4
2441 // CHECK15-NEXT: store i32 [[TMP13]], ptr [[T_VAR]], align 4
2442 // CHECK15-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[VEC]], ptr align 4 [[VEC3]], i32 8, i1 false)
2443 // CHECK15-NEXT: [[ARRAY_BEGIN9:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0
2444 // CHECK15-NEXT: [[TMP14:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN9]], i32 2
2445 // CHECK15-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN9]], [[TMP14]]
2446 // CHECK15-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE10:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
2447 // CHECK15: omp.arraycpy.body:
2448 // CHECK15-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[S_ARR4]], [[OMP_INNER_FOR_END]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
2449 // CHECK15-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN9]], [[OMP_INNER_FOR_END]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
2450 // CHECK15-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr align 4 [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 4, i1 false)
2451 // CHECK15-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
2452 // CHECK15-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
2453 // CHECK15-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP14]]
2454 // CHECK15-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE10]], label [[OMP_ARRAYCPY_BODY]]
2455 // CHECK15: omp.arraycpy.done10:
2456 // CHECK15-NEXT: [[TMP15:%.*]] = load ptr, ptr [[_TMP6]], align 4
2457 // CHECK15-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[TMP4]], ptr align 4 [[TMP15]], i32 4, i1 false)
2458 // CHECK15-NEXT: [[TMP16:%.*]] = load i32, ptr [[SVAR]], align 4
2459 // CHECK15-NEXT: store i32 [[TMP16]], ptr @_ZZ4mainE4svar, align 4
2460 // CHECK15-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]]) #[[ATTR4:[0-9]+]]
2461 // CHECK15-NEXT: [[ARRAY_BEGIN11:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR4]], i32 0, i32 0
2462 // CHECK15-NEXT: [[TMP17:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN11]], i32 2
2463 // CHECK15-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
2464 // CHECK15: arraydestroy.body:
2465 // CHECK15-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP17]], [[OMP_ARRAYCPY_DONE10]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
2466 // CHECK15-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
2467 // CHECK15-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
2468 // CHECK15-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN11]]
2469 // CHECK15-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE12:%.*]], label [[ARRAYDESTROY_BODY]]
2470 // CHECK15: arraydestroy.done12:
2471 // CHECK15-NEXT: [[CALL:%.*]] = call noundef i32 @_Z5tmainIiET_v()
2472 // CHECK15-NEXT: store i32 [[CALL]], ptr [[RETVAL]], align 4
2473 // CHECK15-NEXT: [[ARRAY_BEGIN14:%.*]] = getelementptr inbounds [2 x %struct.S], ptr [[S_ARR]], i32 0, i32 0
2474 // CHECK15-NEXT: [[TMP18:%.*]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAY_BEGIN14]], i32 2
2475 // CHECK15-NEXT: br label [[ARRAYDESTROY_BODY15:%.*]]
2476 // CHECK15: arraydestroy.body15:
2477 // CHECK15-NEXT: [[ARRAYDESTROY_ELEMENTPAST16:%.*]] = phi ptr [ [[TMP18]], [[ARRAYDESTROY_DONE12]] ], [ [[ARRAYDESTROY_ELEMENT17:%.*]], [[ARRAYDESTROY_BODY15]] ]
2478 // CHECK15-NEXT: [[ARRAYDESTROY_ELEMENT17]] = getelementptr inbounds [[STRUCT_S]], ptr [[ARRAYDESTROY_ELEMENTPAST16]], i32 -1
2479 // CHECK15-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT17]]) #[[ATTR4]]
2480 // CHECK15-NEXT: [[ARRAYDESTROY_DONE18:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT17]], [[ARRAY_BEGIN14]]
2481 // CHECK15-NEXT: br i1 [[ARRAYDESTROY_DONE18]], label [[ARRAYDESTROY_DONE19:%.*]], label [[ARRAYDESTROY_BODY15]]
2482 // CHECK15: arraydestroy.done19:
2483 // CHECK15-NEXT: call void @_ZN1SIfED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR4]]
2484 // CHECK15-NEXT: [[TMP19:%.*]] = load i32, ptr [[RETVAL]], align 4
2485 // CHECK15-NEXT: ret i32 [[TMP19]]
2488 // CHECK15-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ev
2489 // CHECK15-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1:[0-9]+]] comdat align 2 {
2490 // CHECK15-NEXT: entry:
2491 // CHECK15-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2492 // CHECK15-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2493 // CHECK15-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2494 // CHECK15-NEXT: call void @_ZN1SIfEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
2495 // CHECK15-NEXT: ret void
2498 // CHECK15-LABEL: define {{[^@]+}}@_ZN1SIfEC1Ef
2499 // CHECK15-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2500 // CHECK15-NEXT: entry:
2501 // CHECK15-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2502 // CHECK15-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
2503 // CHECK15-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2504 // CHECK15-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
2505 // CHECK15-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2506 // CHECK15-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
2507 // CHECK15-NEXT: call void @_ZN1SIfEC2Ef(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], float noundef [[TMP0]])
2508 // CHECK15-NEXT: ret void
2511 // CHECK15-LABEL: define {{[^@]+}}@_ZN1SIfED1Ev
2512 // CHECK15-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2513 // CHECK15-NEXT: entry:
2514 // CHECK15-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2515 // CHECK15-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2516 // CHECK15-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2517 // CHECK15-NEXT: call void @_ZN1SIfED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR4]]
2518 // CHECK15-NEXT: ret void
2521 // CHECK15-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
2522 // CHECK15-SAME: () #[[ATTR3:[0-9]+]] comdat {
2523 // CHECK15-NEXT: entry:
2524 // CHECK15-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
2525 // CHECK15-NEXT: [[TEST:%.*]] = alloca [[STRUCT_S_0:%.*]], align 4
2526 // CHECK15-NEXT: [[T_VAR:%.*]] = alloca i32, align 4
2527 // CHECK15-NEXT: [[VEC:%.*]] = alloca [2 x i32], align 4
2528 // CHECK15-NEXT: [[S_ARR:%.*]] = alloca [2 x %struct.S.0], align 4
2529 // CHECK15-NEXT: [[VAR:%.*]] = alloca ptr, align 4
2530 // CHECK15-NEXT: [[TMP:%.*]] = alloca ptr, align 4
2531 // CHECK15-NEXT: [[_TMP1:%.*]] = alloca i32, align 4
2532 // CHECK15-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
2533 // CHECK15-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
2534 // CHECK15-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2535 // CHECK15-NEXT: [[I:%.*]] = alloca i32, align 4
2536 // CHECK15-NEXT: [[T_VAR2:%.*]] = alloca i32, align 4
2537 // CHECK15-NEXT: [[VEC3:%.*]] = alloca [2 x i32], align 4
2538 // CHECK15-NEXT: [[S_ARR4:%.*]] = alloca [2 x %struct.S.0], align 4
2539 // CHECK15-NEXT: [[VAR5:%.*]] = alloca [[STRUCT_S_0]], align 4
2540 // CHECK15-NEXT: [[_TMP6:%.*]] = alloca ptr, align 4
2541 // CHECK15-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]])
2542 // CHECK15-NEXT: store i32 0, ptr [[T_VAR]], align 4
2543 // CHECK15-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[VEC]], ptr align 4 @__const._Z5tmainIiET_v.vec, i32 8, i1 false)
2544 // CHECK15-NEXT: [[ARRAYINIT_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0
2545 // CHECK15-NEXT: call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_BEGIN]], i32 noundef 1)
2546 // CHECK15-NEXT: [[ARRAYINIT_ELEMENT:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYINIT_BEGIN]], i32 1
2547 // CHECK15-NEXT: call void @_ZN1SIiEC1Ei(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYINIT_ELEMENT]], i32 noundef 2)
2548 // CHECK15-NEXT: store ptr [[TEST]], ptr [[VAR]], align 4
2549 // CHECK15-NEXT: [[TMP0:%.*]] = load ptr, ptr [[VAR]], align 4
2550 // CHECK15-NEXT: store ptr [[TMP0]], ptr [[TMP]], align 4
2551 // CHECK15-NEXT: [[TMP1:%.*]] = load ptr, ptr [[VAR]], align 4
2552 // CHECK15-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VAR]], align 4
2553 // CHECK15-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
2554 // CHECK15-NEXT: store i32 1, ptr [[DOTOMP_UB]], align 4
2555 // CHECK15-NEXT: [[TMP3:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
2556 // CHECK15-NEXT: store i32 [[TMP3]], ptr [[DOTOMP_IV]], align 4
2557 // CHECK15-NEXT: [[ARRAY_BEGIN:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i32 0, i32 0
2558 // CHECK15-NEXT: [[ARRAYCTOR_END:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN]], i32 2
2559 // CHECK15-NEXT: br label [[ARRAYCTOR_LOOP:%.*]]
2560 // CHECK15: arrayctor.loop:
2561 // CHECK15-NEXT: [[ARRAYCTOR_CUR:%.*]] = phi ptr [ [[ARRAY_BEGIN]], [[ENTRY:%.*]] ], [ [[ARRAYCTOR_NEXT:%.*]], [[ARRAYCTOR_LOOP]] ]
2562 // CHECK15-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYCTOR_CUR]])
2563 // CHECK15-NEXT: [[ARRAYCTOR_NEXT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYCTOR_CUR]], i32 1
2564 // CHECK15-NEXT: [[ARRAYCTOR_DONE:%.*]] = icmp eq ptr [[ARRAYCTOR_NEXT]], [[ARRAYCTOR_END]]
2565 // CHECK15-NEXT: br i1 [[ARRAYCTOR_DONE]], label [[ARRAYCTOR_CONT:%.*]], label [[ARRAYCTOR_LOOP]]
2566 // CHECK15: arrayctor.cont:
2567 // CHECK15-NEXT: [[TMP4:%.*]] = load ptr, ptr [[TMP]], align 4
2568 // CHECK15-NEXT: call void @_ZN1SIiEC1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]])
2569 // CHECK15-NEXT: store ptr [[VAR5]], ptr [[_TMP6]], align 4
2570 // CHECK15-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2571 // CHECK15: omp.inner.for.cond:
2572 // CHECK15-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP7:![0-9]+]]
2573 // CHECK15-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP7]]
2574 // CHECK15-NEXT: [[CMP:%.*]] = icmp sle i32 [[TMP5]], [[TMP6]]
2575 // CHECK15-NEXT: br i1 [[CMP]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_COND_CLEANUP:%.*]]
2576 // CHECK15: omp.inner.for.cond.cleanup:
2577 // CHECK15-NEXT: br label [[OMP_INNER_FOR_END:%.*]]
2578 // CHECK15: omp.inner.for.body:
2579 // CHECK15-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP7]]
2580 // CHECK15-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP7]], 1
2581 // CHECK15-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2582 // CHECK15-NEXT: store i32 [[ADD]], ptr [[I]], align 4, !llvm.access.group [[ACC_GRP7]]
2583 // CHECK15-NEXT: [[TMP8:%.*]] = load i32, ptr [[T_VAR2]], align 4, !llvm.access.group [[ACC_GRP7]]
2584 // CHECK15-NEXT: [[TMP9:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP7]]
2585 // CHECK15-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds [2 x i32], ptr [[VEC3]], i32 0, i32 [[TMP9]]
2586 // CHECK15-NEXT: store i32 [[TMP8]], ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP7]]
2587 // CHECK15-NEXT: [[TMP10:%.*]] = load ptr, ptr [[_TMP6]], align 4, !llvm.access.group [[ACC_GRP7]]
2588 // CHECK15-NEXT: [[TMP11:%.*]] = load i32, ptr [[I]], align 4, !llvm.access.group [[ACC_GRP7]]
2589 // CHECK15-NEXT: [[ARRAYIDX7:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i32 0, i32 [[TMP11]]
2590 // CHECK15-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[ARRAYIDX7]], ptr align 4 [[TMP10]], i32 4, i1 false), !llvm.access.group [[ACC_GRP7]]
2591 // CHECK15-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
2592 // CHECK15: omp.body.continue:
2593 // CHECK15-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2594 // CHECK15: omp.inner.for.inc:
2595 // CHECK15-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP7]]
2596 // CHECK15-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP12]], 1
2597 // CHECK15-NEXT: store i32 [[ADD8]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP7]]
2598 // CHECK15-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP8:![0-9]+]]
2599 // CHECK15: omp.inner.for.end:
2600 // CHECK15-NEXT: store i32 2, ptr [[I]], align 4
2601 // CHECK15-NEXT: [[TMP13:%.*]] = load i32, ptr [[T_VAR2]], align 4
2602 // CHECK15-NEXT: store i32 [[TMP13]], ptr [[T_VAR]], align 4
2603 // CHECK15-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[VEC]], ptr align 4 [[VEC3]], i32 8, i1 false)
2604 // CHECK15-NEXT: [[ARRAY_BEGIN9:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0
2605 // CHECK15-NEXT: [[TMP14:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN9]], i32 2
2606 // CHECK15-NEXT: [[OMP_ARRAYCPY_ISEMPTY:%.*]] = icmp eq ptr [[ARRAY_BEGIN9]], [[TMP14]]
2607 // CHECK15-NEXT: br i1 [[OMP_ARRAYCPY_ISEMPTY]], label [[OMP_ARRAYCPY_DONE10:%.*]], label [[OMP_ARRAYCPY_BODY:%.*]]
2608 // CHECK15: omp.arraycpy.body:
2609 // CHECK15-NEXT: [[OMP_ARRAYCPY_SRCELEMENTPAST:%.*]] = phi ptr [ [[S_ARR4]], [[OMP_INNER_FOR_END]] ], [ [[OMP_ARRAYCPY_SRC_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
2610 // CHECK15-NEXT: [[OMP_ARRAYCPY_DESTELEMENTPAST:%.*]] = phi ptr [ [[ARRAY_BEGIN9]], [[OMP_INNER_FOR_END]] ], [ [[OMP_ARRAYCPY_DEST_ELEMENT:%.*]], [[OMP_ARRAYCPY_BODY]] ]
2611 // CHECK15-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[OMP_ARRAYCPY_DESTELEMENTPAST]], ptr align 4 [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 4, i1 false)
2612 // CHECK15-NEXT: [[OMP_ARRAYCPY_DEST_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_DESTELEMENTPAST]], i32 1
2613 // CHECK15-NEXT: [[OMP_ARRAYCPY_SRC_ELEMENT]] = getelementptr [[STRUCT_S_0]], ptr [[OMP_ARRAYCPY_SRCELEMENTPAST]], i32 1
2614 // CHECK15-NEXT: [[OMP_ARRAYCPY_DONE:%.*]] = icmp eq ptr [[OMP_ARRAYCPY_DEST_ELEMENT]], [[TMP14]]
2615 // CHECK15-NEXT: br i1 [[OMP_ARRAYCPY_DONE]], label [[OMP_ARRAYCPY_DONE10]], label [[OMP_ARRAYCPY_BODY]]
2616 // CHECK15: omp.arraycpy.done10:
2617 // CHECK15-NEXT: [[TMP15:%.*]] = load ptr, ptr [[_TMP6]], align 4
2618 // CHECK15-NEXT: call void @llvm.memcpy.p0.p0.i32(ptr align 4 [[TMP4]], ptr align 4 [[TMP15]], i32 4, i1 false)
2619 // CHECK15-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[VAR5]]) #[[ATTR4]]
2620 // CHECK15-NEXT: [[ARRAY_BEGIN11:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR4]], i32 0, i32 0
2621 // CHECK15-NEXT: [[TMP16:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN11]], i32 2
2622 // CHECK15-NEXT: br label [[ARRAYDESTROY_BODY:%.*]]
2623 // CHECK15: arraydestroy.body:
2624 // CHECK15-NEXT: [[ARRAYDESTROY_ELEMENTPAST:%.*]] = phi ptr [ [[TMP16]], [[OMP_ARRAYCPY_DONE10]] ], [ [[ARRAYDESTROY_ELEMENT:%.*]], [[ARRAYDESTROY_BODY]] ]
2625 // CHECK15-NEXT: [[ARRAYDESTROY_ELEMENT]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST]], i32 -1
2626 // CHECK15-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT]]) #[[ATTR4]]
2627 // CHECK15-NEXT: [[ARRAYDESTROY_DONE:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT]], [[ARRAY_BEGIN11]]
2628 // CHECK15-NEXT: br i1 [[ARRAYDESTROY_DONE]], label [[ARRAYDESTROY_DONE12:%.*]], label [[ARRAYDESTROY_BODY]]
2629 // CHECK15: arraydestroy.done12:
2630 // CHECK15-NEXT: store i32 0, ptr [[RETVAL]], align 4
2631 // CHECK15-NEXT: [[ARRAY_BEGIN13:%.*]] = getelementptr inbounds [2 x %struct.S.0], ptr [[S_ARR]], i32 0, i32 0
2632 // CHECK15-NEXT: [[TMP17:%.*]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAY_BEGIN13]], i32 2
2633 // CHECK15-NEXT: br label [[ARRAYDESTROY_BODY14:%.*]]
2634 // CHECK15: arraydestroy.body14:
2635 // CHECK15-NEXT: [[ARRAYDESTROY_ELEMENTPAST15:%.*]] = phi ptr [ [[TMP17]], [[ARRAYDESTROY_DONE12]] ], [ [[ARRAYDESTROY_ELEMENT16:%.*]], [[ARRAYDESTROY_BODY14]] ]
2636 // CHECK15-NEXT: [[ARRAYDESTROY_ELEMENT16]] = getelementptr inbounds [[STRUCT_S_0]], ptr [[ARRAYDESTROY_ELEMENTPAST15]], i32 -1
2637 // CHECK15-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[ARRAYDESTROY_ELEMENT16]]) #[[ATTR4]]
2638 // CHECK15-NEXT: [[ARRAYDESTROY_DONE17:%.*]] = icmp eq ptr [[ARRAYDESTROY_ELEMENT16]], [[ARRAY_BEGIN13]]
2639 // CHECK15-NEXT: br i1 [[ARRAYDESTROY_DONE17]], label [[ARRAYDESTROY_DONE18:%.*]], label [[ARRAYDESTROY_BODY14]]
2640 // CHECK15: arraydestroy.done18:
2641 // CHECK15-NEXT: call void @_ZN1SIiED1Ev(ptr noundef nonnull align 4 dereferenceable(4) [[TEST]]) #[[ATTR4]]
2642 // CHECK15-NEXT: [[TMP18:%.*]] = load i32, ptr [[RETVAL]], align 4
2643 // CHECK15-NEXT: ret i32 [[TMP18]]
2646 // CHECK15-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ev
2647 // CHECK15-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2648 // CHECK15-NEXT: entry:
2649 // CHECK15-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2650 // CHECK15-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2651 // CHECK15-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2652 // CHECK15-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
2653 // CHECK15-NEXT: store float 0.000000e+00, ptr [[F]], align 4
2654 // CHECK15-NEXT: ret void
2657 // CHECK15-LABEL: define {{[^@]+}}@_ZN1SIfED2Ev
2658 // CHECK15-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2659 // CHECK15-NEXT: entry:
2660 // CHECK15-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2661 // CHECK15-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2662 // CHECK15-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2663 // CHECK15-NEXT: ret void
2666 // CHECK15-LABEL: define {{[^@]+}}@_ZN1SIfEC2Ef
2667 // CHECK15-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], float noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2668 // CHECK15-NEXT: entry:
2669 // CHECK15-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2670 // CHECK15-NEXT: [[A_ADDR:%.*]] = alloca float, align 4
2671 // CHECK15-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2672 // CHECK15-NEXT: store float [[A]], ptr [[A_ADDR]], align 4
2673 // CHECK15-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2674 // CHECK15-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S:%.*]], ptr [[THIS1]], i32 0, i32 0
2675 // CHECK15-NEXT: [[TMP0:%.*]] = load float, ptr [[A_ADDR]], align 4
2676 // CHECK15-NEXT: store float [[TMP0]], ptr [[F]], align 4
2677 // CHECK15-NEXT: ret void
2680 // CHECK15-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ev
2681 // CHECK15-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2682 // CHECK15-NEXT: entry:
2683 // CHECK15-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2684 // CHECK15-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2685 // CHECK15-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2686 // CHECK15-NEXT: call void @_ZN1SIiEC2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]])
2687 // CHECK15-NEXT: ret void
2690 // CHECK15-LABEL: define {{[^@]+}}@_ZN1SIiEC1Ei
2691 // CHECK15-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2692 // CHECK15-NEXT: entry:
2693 // CHECK15-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2694 // CHECK15-NEXT: [[A_ADDR:%.*]] = alloca i32, align 4
2695 // CHECK15-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2696 // CHECK15-NEXT: store i32 [[A]], ptr [[A_ADDR]], align 4
2697 // CHECK15-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2698 // CHECK15-NEXT: [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
2699 // CHECK15-NEXT: call void @_ZN1SIiEC2Ei(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]], i32 noundef [[TMP0]])
2700 // CHECK15-NEXT: ret void
2703 // CHECK15-LABEL: define {{[^@]+}}@_ZN1SIiED1Ev
2704 // CHECK15-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2705 // CHECK15-NEXT: entry:
2706 // CHECK15-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2707 // CHECK15-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2708 // CHECK15-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2709 // CHECK15-NEXT: call void @_ZN1SIiED2Ev(ptr noundef nonnull align 4 dereferenceable(4) [[THIS1]]) #[[ATTR4]]
2710 // CHECK15-NEXT: ret void
2713 // CHECK15-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ev
2714 // CHECK15-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2715 // CHECK15-NEXT: entry:
2716 // CHECK15-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2717 // CHECK15-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2718 // CHECK15-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2719 // CHECK15-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
2720 // CHECK15-NEXT: store i32 0, ptr [[F]], align 4
2721 // CHECK15-NEXT: ret void
2724 // CHECK15-LABEL: define {{[^@]+}}@_ZN1SIiEC2Ei
2725 // CHECK15-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]], i32 noundef [[A:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2726 // CHECK15-NEXT: entry:
2727 // CHECK15-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2728 // CHECK15-NEXT: [[A_ADDR:%.*]] = alloca i32, align 4
2729 // CHECK15-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2730 // CHECK15-NEXT: store i32 [[A]], ptr [[A_ADDR]], align 4
2731 // CHECK15-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2732 // CHECK15-NEXT: [[F:%.*]] = getelementptr inbounds [[STRUCT_S_0:%.*]], ptr [[THIS1]], i32 0, i32 0
2733 // CHECK15-NEXT: [[TMP0:%.*]] = load i32, ptr [[A_ADDR]], align 4
2734 // CHECK15-NEXT: store i32 [[TMP0]], ptr [[F]], align 4
2735 // CHECK15-NEXT: ret void
2738 // CHECK15-LABEL: define {{[^@]+}}@_ZN1SIiED2Ev
2739 // CHECK15-SAME: (ptr noundef nonnull align 4 dereferenceable(4) [[THIS:%.*]]) unnamed_addr #[[ATTR1]] comdat align 2 {
2740 // CHECK15-NEXT: entry:
2741 // CHECK15-NEXT: [[THIS_ADDR:%.*]] = alloca ptr, align 4
2742 // CHECK15-NEXT: store ptr [[THIS]], ptr [[THIS_ADDR]], align 4
2743 // CHECK15-NEXT: [[THIS1:%.*]] = load ptr, ptr [[THIS_ADDR]], align 4
2744 // CHECK15-NEXT: ret void