1 //===-- EarlyIfConversion.cpp - If-conversion on SSA form machine code ----===//
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
7 //===----------------------------------------------------------------------===//
9 // Early if-conversion is for out-of-order CPUs that don't have a lot of
10 // predicable instructions. The goal is to eliminate conditional branches that
13 // Instructions from both sides of the branch are executed specutatively, and a
14 // cmov instruction selects the result.
16 //===----------------------------------------------------------------------===//
18 #include "llvm/ADT/BitVector.h"
19 #include "llvm/ADT/PostOrderIterator.h"
20 #include "llvm/ADT/SmallPtrSet.h"
21 #include "llvm/ADT/SparseSet.h"
22 #include "llvm/ADT/Statistic.h"
23 #include "llvm/Analysis/OptimizationRemarkEmitter.h"
24 #include "llvm/CodeGen/MachineBranchProbabilityInfo.h"
25 #include "llvm/CodeGen/MachineDominators.h"
26 #include "llvm/CodeGen/MachineFunction.h"
27 #include "llvm/CodeGen/MachineFunctionPass.h"
28 #include "llvm/CodeGen/MachineInstr.h"
29 #include "llvm/CodeGen/MachineLoopInfo.h"
30 #include "llvm/CodeGen/MachineOptimizationRemarkEmitter.h"
31 #include "llvm/CodeGen/MachineRegisterInfo.h"
32 #include "llvm/CodeGen/MachineTraceMetrics.h"
33 #include "llvm/CodeGen/TargetInstrInfo.h"
34 #include "llvm/CodeGen/TargetRegisterInfo.h"
35 #include "llvm/CodeGen/TargetSubtargetInfo.h"
36 #include "llvm/InitializePasses.h"
37 #include "llvm/Support/CommandLine.h"
38 #include "llvm/Support/Debug.h"
39 #include "llvm/Support/raw_ostream.h"
43 #define DEBUG_TYPE "early-ifcvt"
45 // Absolute maximum number of instructions allowed per speculated block.
46 // This bypasses all other heuristics, so it should be set fairly high.
47 static cl::opt
<unsigned>
48 BlockInstrLimit("early-ifcvt-limit", cl::init(30), cl::Hidden
,
49 cl::desc("Maximum number of instructions per speculated block."));
51 // Stress testing mode - disable heuristics.
52 static cl::opt
<bool> Stress("stress-early-ifcvt", cl::Hidden
,
53 cl::desc("Turn all knobs to 11"));
55 STATISTIC(NumDiamondsSeen
, "Number of diamonds");
56 STATISTIC(NumDiamondsConv
, "Number of diamonds converted");
57 STATISTIC(NumTrianglesSeen
, "Number of triangles");
58 STATISTIC(NumTrianglesConv
, "Number of triangles converted");
60 //===----------------------------------------------------------------------===//
62 //===----------------------------------------------------------------------===//
64 // The SSAIfConv class performs if-conversion on SSA form machine code after
65 // determining if it is possible. The class contains no heuristics; external
66 // code should be used to determine when if-conversion is a good idea.
68 // SSAIfConv can convert both triangles and diamonds:
70 // Triangle: Head Diamond: Head
78 // Instructions in the conditional blocks TBB and/or FBB are spliced into the
79 // Head block, and phis in the Tail block are converted to select instructions.
83 const TargetInstrInfo
*TII
;
84 const TargetRegisterInfo
*TRI
;
85 MachineRegisterInfo
*MRI
;
88 /// The block containing the conditional branch.
89 MachineBasicBlock
*Head
;
91 /// The block containing phis after the if-then-else.
92 MachineBasicBlock
*Tail
;
94 /// The 'true' conditional block as determined by analyzeBranch.
95 MachineBasicBlock
*TBB
;
97 /// The 'false' conditional block as determined by analyzeBranch.
98 MachineBasicBlock
*FBB
;
100 /// isTriangle - When there is no 'else' block, either TBB or FBB will be
102 bool isTriangle() const { return TBB
== Tail
|| FBB
== Tail
; }
104 /// Returns the Tail predecessor for the True side.
105 MachineBasicBlock
*getTPred() const { return TBB
== Tail
? Head
: TBB
; }
107 /// Returns the Tail predecessor for the False side.
108 MachineBasicBlock
*getFPred() const { return FBB
== Tail
? Head
: FBB
; }
110 /// Information about each phi in the Tail block.
113 unsigned TReg
= 0, FReg
= 0;
114 // Latencies from Cond+Branch, TReg, and FReg to DstReg.
115 int CondCycles
= 0, TCycles
= 0, FCycles
= 0;
117 PHIInfo(MachineInstr
*phi
) : PHI(phi
) {}
120 SmallVector
<PHIInfo
, 8> PHIs
;
122 /// The branch condition determined by analyzeBranch.
123 SmallVector
<MachineOperand
, 4> Cond
;
126 /// Instructions in Head that define values used by the conditional blocks.
127 /// The hoisted instructions must be inserted after these instructions.
128 SmallPtrSet
<MachineInstr
*, 8> InsertAfter
;
130 /// Register units clobbered by the conditional blocks.
131 BitVector ClobberedRegUnits
;
133 // Scratch pad for findInsertionPoint.
134 SparseSet
<unsigned> LiveRegUnits
;
136 /// Insertion point in Head for speculatively executed instructions form TBB
138 MachineBasicBlock::iterator InsertionPoint
;
140 /// Return true if all non-terminator instructions in MBB can be safely
142 bool canSpeculateInstrs(MachineBasicBlock
*MBB
);
144 /// Return true if all non-terminator instructions in MBB can be safely
146 bool canPredicateInstrs(MachineBasicBlock
*MBB
);
148 /// Scan through instruction dependencies and update InsertAfter array.
149 /// Return false if any dependency is incompatible with if conversion.
150 bool InstrDependenciesAllowIfConv(MachineInstr
*I
);
152 /// Predicate all instructions of the basic block with current condition
153 /// except for terminators. Reverse the condition if ReversePredicate is set.
154 void PredicateBlock(MachineBasicBlock
*MBB
, bool ReversePredicate
);
156 /// Find a valid insertion point in Head.
157 bool findInsertionPoint();
159 /// Replace PHI instructions in Tail with selects.
160 void replacePHIInstrs();
162 /// Insert selects and rewrite PHI operands to use them.
163 void rewritePHIOperands();
166 /// runOnMachineFunction - Initialize per-function data structures.
167 void runOnMachineFunction(MachineFunction
&MF
) {
168 TII
= MF
.getSubtarget().getInstrInfo();
169 TRI
= MF
.getSubtarget().getRegisterInfo();
170 MRI
= &MF
.getRegInfo();
171 LiveRegUnits
.clear();
172 LiveRegUnits
.setUniverse(TRI
->getNumRegUnits());
173 ClobberedRegUnits
.clear();
174 ClobberedRegUnits
.resize(TRI
->getNumRegUnits());
177 /// canConvertIf - If the sub-CFG headed by MBB can be if-converted,
178 /// initialize the internal state, and return true.
179 /// If predicate is set try to predicate the block otherwise try to
180 /// speculatively execute it.
181 bool canConvertIf(MachineBasicBlock
*MBB
, bool Predicate
= false);
183 /// convertIf - If-convert the last block passed to canConvertIf(), assuming
184 /// it is possible. Add any erased blocks to RemovedBlocks.
185 void convertIf(SmallVectorImpl
<MachineBasicBlock
*> &RemovedBlocks
,
186 bool Predicate
= false);
188 } // end anonymous namespace
191 /// canSpeculateInstrs - Returns true if all the instructions in MBB can safely
192 /// be speculated. The terminators are not considered.
194 /// If instructions use any values that are defined in the head basic block,
195 /// the defining instructions are added to InsertAfter.
197 /// Any clobbered regunits are added to ClobberedRegUnits.
199 bool SSAIfConv::canSpeculateInstrs(MachineBasicBlock
*MBB
) {
200 // Reject any live-in physregs. It's probably CPSR/EFLAGS, and very hard to
202 if (!MBB
->livein_empty()) {
203 LLVM_DEBUG(dbgs() << printMBBReference(*MBB
) << " has live-ins.\n");
207 unsigned InstrCount
= 0;
209 // Check all instructions, except the terminators. It is assumed that
210 // terminators never have side effects or define any used register values.
211 for (MachineInstr
&MI
:
212 llvm::make_range(MBB
->begin(), MBB
->getFirstTerminator())) {
213 if (MI
.isDebugInstr())
216 if (++InstrCount
> BlockInstrLimit
&& !Stress
) {
217 LLVM_DEBUG(dbgs() << printMBBReference(*MBB
) << " has more than "
218 << BlockInstrLimit
<< " instructions.\n");
222 // There shouldn't normally be any phis in a single-predecessor block.
224 LLVM_DEBUG(dbgs() << "Can't hoist: " << MI
);
228 // Don't speculate loads. Note that it may be possible and desirable to
229 // speculate GOT or constant pool loads that are guaranteed not to trap,
230 // but we don't support that for now.
232 LLVM_DEBUG(dbgs() << "Won't speculate load: " << MI
);
236 // We never speculate stores, so an AA pointer isn't necessary.
237 bool DontMoveAcrossStore
= true;
238 if (!MI
.isSafeToMove(nullptr, DontMoveAcrossStore
)) {
239 LLVM_DEBUG(dbgs() << "Can't speculate: " << MI
);
243 // Check for any dependencies on Head instructions.
244 if (!InstrDependenciesAllowIfConv(&MI
))
250 /// Check that there is no dependencies preventing if conversion.
252 /// If instruction uses any values that are defined in the head basic block,
253 /// the defining instructions are added to InsertAfter.
254 bool SSAIfConv::InstrDependenciesAllowIfConv(MachineInstr
*I
) {
255 for (const MachineOperand
&MO
: I
->operands()) {
256 if (MO
.isRegMask()) {
257 LLVM_DEBUG(dbgs() << "Won't speculate regmask: " << *I
);
262 Register Reg
= MO
.getReg();
264 // Remember clobbered regunits.
265 if (MO
.isDef() && Reg
.isPhysical())
266 for (MCRegUnit Unit
: TRI
->regunits(Reg
.asMCReg()))
267 ClobberedRegUnits
.set(Unit
);
269 if (!MO
.readsReg() || !Reg
.isVirtual())
271 MachineInstr
*DefMI
= MRI
->getVRegDef(Reg
);
272 if (!DefMI
|| DefMI
->getParent() != Head
)
274 if (InsertAfter
.insert(DefMI
).second
)
275 LLVM_DEBUG(dbgs() << printMBBReference(*I
->getParent()) << " depends on "
277 if (DefMI
->isTerminator()) {
278 LLVM_DEBUG(dbgs() << "Can't insert instructions below terminator.\n");
285 /// canPredicateInstrs - Returns true if all the instructions in MBB can safely
286 /// be predicates. The terminators are not considered.
288 /// If instructions use any values that are defined in the head basic block,
289 /// the defining instructions are added to InsertAfter.
291 /// Any clobbered regunits are added to ClobberedRegUnits.
293 bool SSAIfConv::canPredicateInstrs(MachineBasicBlock
*MBB
) {
294 // Reject any live-in physregs. It's probably CPSR/EFLAGS, and very hard to
296 if (!MBB
->livein_empty()) {
297 LLVM_DEBUG(dbgs() << printMBBReference(*MBB
) << " has live-ins.\n");
301 unsigned InstrCount
= 0;
303 // Check all instructions, except the terminators. It is assumed that
304 // terminators never have side effects or define any used register values.
305 for (MachineBasicBlock::iterator I
= MBB
->begin(),
306 E
= MBB
->getFirstTerminator();
308 if (I
->isDebugInstr())
311 if (++InstrCount
> BlockInstrLimit
&& !Stress
) {
312 LLVM_DEBUG(dbgs() << printMBBReference(*MBB
) << " has more than "
313 << BlockInstrLimit
<< " instructions.\n");
317 // There shouldn't normally be any phis in a single-predecessor block.
319 LLVM_DEBUG(dbgs() << "Can't predicate: " << *I
);
323 // Check that instruction is predicable
324 if (!TII
->isPredicable(*I
)) {
325 LLVM_DEBUG(dbgs() << "Isn't predicable: " << *I
);
329 // Check that instruction is not already predicated.
330 if (TII
->isPredicated(*I
) && !TII
->canPredicatePredicatedInstr(*I
)) {
331 LLVM_DEBUG(dbgs() << "Is already predicated: " << *I
);
335 // Check for any dependencies on Head instructions.
336 if (!InstrDependenciesAllowIfConv(&(*I
)))
342 // Apply predicate to all instructions in the machine block.
343 void SSAIfConv::PredicateBlock(MachineBasicBlock
*MBB
, bool ReversePredicate
) {
344 auto Condition
= Cond
;
345 if (ReversePredicate
) {
346 bool CanRevCond
= !TII
->reverseBranchCondition(Condition
);
347 assert(CanRevCond
&& "Reversed predicate is not supported");
350 // Terminators don't need to be predicated as they will be removed.
351 for (MachineBasicBlock::iterator I
= MBB
->begin(),
352 E
= MBB
->getFirstTerminator();
354 if (I
->isDebugInstr())
356 TII
->PredicateInstruction(*I
, Condition
);
360 /// Find an insertion point in Head for the speculated instructions. The
361 /// insertion point must be:
363 /// 1. Before any terminators.
364 /// 2. After any instructions in InsertAfter.
365 /// 3. Not have any clobbered regunits live.
367 /// This function sets InsertionPoint and returns true when successful, it
368 /// returns false if no valid insertion point could be found.
370 bool SSAIfConv::findInsertionPoint() {
371 // Keep track of live regunits before the current position.
372 // Only track RegUnits that are also in ClobberedRegUnits.
373 LiveRegUnits
.clear();
374 SmallVector
<MCRegister
, 8> Reads
;
375 MachineBasicBlock::iterator FirstTerm
= Head
->getFirstTerminator();
376 MachineBasicBlock::iterator I
= Head
->end();
377 MachineBasicBlock::iterator B
= Head
->begin();
380 // Some of the conditional code depends in I.
381 if (InsertAfter
.count(&*I
)) {
382 LLVM_DEBUG(dbgs() << "Can't insert code after " << *I
);
386 // Update live regunits.
387 for (const MachineOperand
&MO
: I
->operands()) {
388 // We're ignoring regmask operands. That is conservatively correct.
391 Register Reg
= MO
.getReg();
392 if (!Reg
.isPhysical())
394 // I clobbers Reg, so it isn't live before I.
396 for (MCRegUnit Unit
: TRI
->regunits(Reg
.asMCReg()))
397 LiveRegUnits
.erase(Unit
);
398 // Unless I reads Reg.
400 Reads
.push_back(Reg
.asMCReg());
402 // Anything read by I is live before I.
403 while (!Reads
.empty())
404 for (MCRegUnit Unit
: TRI
->regunits(Reads
.pop_back_val()))
405 if (ClobberedRegUnits
.test(Unit
))
406 LiveRegUnits
.insert(Unit
);
408 // We can't insert before a terminator.
409 if (I
!= FirstTerm
&& I
->isTerminator())
412 // Some of the clobbered registers are live before I, not a valid insertion
414 if (!LiveRegUnits
.empty()) {
416 dbgs() << "Would clobber";
417 for (unsigned LRU
: LiveRegUnits
)
418 dbgs() << ' ' << printRegUnit(LRU
, TRI
);
419 dbgs() << " live before " << *I
;
424 // This is a valid insertion point.
426 LLVM_DEBUG(dbgs() << "Can insert before " << *I
);
429 LLVM_DEBUG(dbgs() << "No legal insertion point found.\n");
435 /// canConvertIf - analyze the sub-cfg rooted in MBB, and return true if it is
436 /// a potential candidate for if-conversion. Fill out the internal state.
438 bool SSAIfConv::canConvertIf(MachineBasicBlock
*MBB
, bool Predicate
) {
440 TBB
= FBB
= Tail
= nullptr;
442 if (Head
->succ_size() != 2)
444 MachineBasicBlock
*Succ0
= Head
->succ_begin()[0];
445 MachineBasicBlock
*Succ1
= Head
->succ_begin()[1];
447 // Canonicalize so Succ0 has MBB as its single predecessor.
448 if (Succ0
->pred_size() != 1)
449 std::swap(Succ0
, Succ1
);
451 if (Succ0
->pred_size() != 1 || Succ0
->succ_size() != 1)
454 Tail
= Succ0
->succ_begin()[0];
456 // This is not a triangle.
458 // Check for a diamond. We won't deal with any critical edges.
459 if (Succ1
->pred_size() != 1 || Succ1
->succ_size() != 1 ||
460 Succ1
->succ_begin()[0] != Tail
)
462 LLVM_DEBUG(dbgs() << "\nDiamond: " << printMBBReference(*Head
) << " -> "
463 << printMBBReference(*Succ0
) << "/"
464 << printMBBReference(*Succ1
) << " -> "
465 << printMBBReference(*Tail
) << '\n');
467 // Live-in physregs are tricky to get right when speculating code.
468 if (!Tail
->livein_empty()) {
469 LLVM_DEBUG(dbgs() << "Tail has live-ins.\n");
473 LLVM_DEBUG(dbgs() << "\nTriangle: " << printMBBReference(*Head
) << " -> "
474 << printMBBReference(*Succ0
) << " -> "
475 << printMBBReference(*Tail
) << '\n');
478 // This is a triangle or a diamond.
479 // Skip if we cannot predicate and there are no phis skip as there must be
480 // side effects that can only be handled with predication.
481 if (!Predicate
&& (Tail
->empty() || !Tail
->front().isPHI())) {
482 LLVM_DEBUG(dbgs() << "No phis in tail.\n");
486 // The branch we're looking to eliminate must be analyzable.
488 if (TII
->analyzeBranch(*Head
, TBB
, FBB
, Cond
)) {
489 LLVM_DEBUG(dbgs() << "Branch not analyzable.\n");
493 // This is weird, probably some sort of degenerate CFG.
495 LLVM_DEBUG(dbgs() << "analyzeBranch didn't find conditional branch.\n");
499 // Make sure the analyzed branch is conditional; one of the successors
500 // could be a landing pad. (Empty landing pads can be generated on Windows.)
502 LLVM_DEBUG(dbgs() << "analyzeBranch found an unconditional branch.\n");
506 // analyzeBranch doesn't set FBB on a fall-through branch.
507 // Make sure it is always set.
508 FBB
= TBB
== Succ0
? Succ1
: Succ0
;
510 // Any phis in the tail block must be convertible to selects.
512 MachineBasicBlock
*TPred
= getTPred();
513 MachineBasicBlock
*FPred
= getFPred();
514 for (MachineBasicBlock::iterator I
= Tail
->begin(), E
= Tail
->end();
515 I
!= E
&& I
->isPHI(); ++I
) {
517 PHIInfo
&PI
= PHIs
.back();
518 // Find PHI operands corresponding to TPred and FPred.
519 for (unsigned i
= 1; i
!= PI
.PHI
->getNumOperands(); i
+= 2) {
520 if (PI
.PHI
->getOperand(i
+1).getMBB() == TPred
)
521 PI
.TReg
= PI
.PHI
->getOperand(i
).getReg();
522 if (PI
.PHI
->getOperand(i
+1).getMBB() == FPred
)
523 PI
.FReg
= PI
.PHI
->getOperand(i
).getReg();
525 assert(Register::isVirtualRegister(PI
.TReg
) && "Bad PHI");
526 assert(Register::isVirtualRegister(PI
.FReg
) && "Bad PHI");
528 // Get target information.
529 if (!TII
->canInsertSelect(*Head
, Cond
, PI
.PHI
->getOperand(0).getReg(),
530 PI
.TReg
, PI
.FReg
, PI
.CondCycles
, PI
.TCycles
,
532 LLVM_DEBUG(dbgs() << "Can't convert: " << *PI
.PHI
);
537 // Check that the conditional instructions can be speculated.
539 ClobberedRegUnits
.reset();
541 if (TBB
!= Tail
&& !canPredicateInstrs(TBB
))
543 if (FBB
!= Tail
&& !canPredicateInstrs(FBB
))
546 if (TBB
!= Tail
&& !canSpeculateInstrs(TBB
))
548 if (FBB
!= Tail
&& !canSpeculateInstrs(FBB
))
552 // Try to find a valid insertion point for the speculated instructions in the
554 if (!findInsertionPoint())
564 /// \return true iff the two registers are known to have the same value.
565 static bool hasSameValue(const MachineRegisterInfo
&MRI
,
566 const TargetInstrInfo
*TII
, Register TReg
,
571 if (!TReg
.isVirtual() || !FReg
.isVirtual())
574 const MachineInstr
*TDef
= MRI
.getUniqueVRegDef(TReg
);
575 const MachineInstr
*FDef
= MRI
.getUniqueVRegDef(FReg
);
579 // If there are side-effects, all bets are off.
580 if (TDef
->hasUnmodeledSideEffects())
583 // If the instruction could modify memory, or there may be some intervening
584 // store between the two, we can't consider them to be equal.
585 if (TDef
->mayLoadOrStore() && !TDef
->isDereferenceableInvariantLoad())
588 // We also can't guarantee that they are the same if, for example, the
589 // instructions are both a copy from a physical reg, because some other
590 // instruction may have modified the value in that reg between the two
592 if (any_of(TDef
->uses(), [](const MachineOperand
&MO
) {
593 return MO
.isReg() && MO
.getReg().isPhysical();
597 // Check whether the two defining instructions produce the same value(s).
598 if (!TII
->produceSameValue(*TDef
, *FDef
, &MRI
))
601 // Further, check that the two defs come from corresponding operands.
602 int TIdx
= TDef
->findRegisterDefOperandIdx(TReg
);
603 int FIdx
= FDef
->findRegisterDefOperandIdx(FReg
);
604 if (TIdx
== -1 || FIdx
== -1)
610 /// replacePHIInstrs - Completely replace PHI instructions with selects.
611 /// This is possible when the only Tail predecessors are the if-converted
613 void SSAIfConv::replacePHIInstrs() {
614 assert(Tail
->pred_size() == 2 && "Cannot replace PHIs");
615 MachineBasicBlock::iterator FirstTerm
= Head
->getFirstTerminator();
616 assert(FirstTerm
!= Head
->end() && "No terminators");
617 DebugLoc HeadDL
= FirstTerm
->getDebugLoc();
619 // Convert all PHIs to select instructions inserted before FirstTerm.
620 for (unsigned i
= 0, e
= PHIs
.size(); i
!= e
; ++i
) {
621 PHIInfo
&PI
= PHIs
[i
];
622 LLVM_DEBUG(dbgs() << "If-converting " << *PI
.PHI
);
623 Register DstReg
= PI
.PHI
->getOperand(0).getReg();
624 if (hasSameValue(*MRI
, TII
, PI
.TReg
, PI
.FReg
)) {
625 // We do not need the select instruction if both incoming values are
626 // equal, but we do need a COPY.
627 BuildMI(*Head
, FirstTerm
, HeadDL
, TII
->get(TargetOpcode::COPY
), DstReg
)
630 TII
->insertSelect(*Head
, FirstTerm
, HeadDL
, DstReg
, Cond
, PI
.TReg
,
633 LLVM_DEBUG(dbgs() << " --> " << *std::prev(FirstTerm
));
634 PI
.PHI
->eraseFromParent();
639 /// rewritePHIOperands - When there are additional Tail predecessors, insert
640 /// select instructions in Head and rewrite PHI operands to use the selects.
641 /// Keep the PHI instructions in Tail to handle the other predecessors.
642 void SSAIfConv::rewritePHIOperands() {
643 MachineBasicBlock::iterator FirstTerm
= Head
->getFirstTerminator();
644 assert(FirstTerm
!= Head
->end() && "No terminators");
645 DebugLoc HeadDL
= FirstTerm
->getDebugLoc();
647 // Convert all PHIs to select instructions inserted before FirstTerm.
648 for (unsigned i
= 0, e
= PHIs
.size(); i
!= e
; ++i
) {
649 PHIInfo
&PI
= PHIs
[i
];
652 LLVM_DEBUG(dbgs() << "If-converting " << *PI
.PHI
);
653 if (hasSameValue(*MRI
, TII
, PI
.TReg
, PI
.FReg
)) {
654 // We do not need the select instruction if both incoming values are
658 Register PHIDst
= PI
.PHI
->getOperand(0).getReg();
659 DstReg
= MRI
->createVirtualRegister(MRI
->getRegClass(PHIDst
));
660 TII
->insertSelect(*Head
, FirstTerm
, HeadDL
,
661 DstReg
, Cond
, PI
.TReg
, PI
.FReg
);
662 LLVM_DEBUG(dbgs() << " --> " << *std::prev(FirstTerm
));
665 // Rewrite PHI operands TPred -> (DstReg, Head), remove FPred.
666 for (unsigned i
= PI
.PHI
->getNumOperands(); i
!= 1; i
-= 2) {
667 MachineBasicBlock
*MBB
= PI
.PHI
->getOperand(i
-1).getMBB();
668 if (MBB
== getTPred()) {
669 PI
.PHI
->getOperand(i
-1).setMBB(Head
);
670 PI
.PHI
->getOperand(i
-2).setReg(DstReg
);
671 } else if (MBB
== getFPred()) {
672 PI
.PHI
->removeOperand(i
-1);
673 PI
.PHI
->removeOperand(i
-2);
676 LLVM_DEBUG(dbgs() << " --> " << *PI
.PHI
);
680 /// convertIf - Execute the if conversion after canConvertIf has determined the
683 /// Any basic blocks erased will be added to RemovedBlocks.
685 void SSAIfConv::convertIf(SmallVectorImpl
<MachineBasicBlock
*> &RemovedBlocks
,
687 assert(Head
&& Tail
&& TBB
&& FBB
&& "Call canConvertIf first.");
689 // Update statistics.
695 // Move all instructions into Head, except for the terminators.
698 PredicateBlock(TBB
, /*ReversePredicate=*/false);
699 Head
->splice(InsertionPoint
, TBB
, TBB
->begin(), TBB
->getFirstTerminator());
703 PredicateBlock(FBB
, /*ReversePredicate=*/true);
704 Head
->splice(InsertionPoint
, FBB
, FBB
->begin(), FBB
->getFirstTerminator());
706 // Are there extra Tail predecessors?
707 bool ExtraPreds
= Tail
->pred_size() != 2;
709 rewritePHIOperands();
713 // Fix up the CFG, temporarily leave Head without any successors.
714 Head
->removeSuccessor(TBB
);
715 Head
->removeSuccessor(FBB
, true);
717 TBB
->removeSuccessor(Tail
, true);
719 FBB
->removeSuccessor(Tail
, true);
721 // Fix up Head's terminators.
722 // It should become a single branch or a fallthrough.
723 DebugLoc HeadDL
= Head
->getFirstTerminator()->getDebugLoc();
724 TII
->removeBranch(*Head
);
726 // Erase the now empty conditional blocks. It is likely that Head can fall
727 // through to Tail, and we can join the two blocks.
729 RemovedBlocks
.push_back(TBB
);
730 TBB
->eraseFromParent();
733 RemovedBlocks
.push_back(FBB
);
734 FBB
->eraseFromParent();
737 assert(Head
->succ_empty() && "Additional head successors?");
738 if (!ExtraPreds
&& Head
->isLayoutSuccessor(Tail
)) {
739 // Splice Tail onto the end of Head.
740 LLVM_DEBUG(dbgs() << "Joining tail " << printMBBReference(*Tail
)
741 << " into head " << printMBBReference(*Head
) << '\n');
742 Head
->splice(Head
->end(), Tail
,
743 Tail
->begin(), Tail
->end());
744 Head
->transferSuccessorsAndUpdatePHIs(Tail
);
745 RemovedBlocks
.push_back(Tail
);
746 Tail
->eraseFromParent();
748 // We need a branch to Tail, let code placement work it out later.
749 LLVM_DEBUG(dbgs() << "Converting to unconditional branch.\n");
750 SmallVector
<MachineOperand
, 0> EmptyCond
;
751 TII
->insertBranch(*Head
, Tail
, nullptr, EmptyCond
, HeadDL
);
752 Head
->addSuccessor(Tail
);
754 LLVM_DEBUG(dbgs() << *Head
);
757 //===----------------------------------------------------------------------===//
758 // EarlyIfConverter Pass
759 //===----------------------------------------------------------------------===//
762 class EarlyIfConverter
: public MachineFunctionPass
{
763 const TargetInstrInfo
*TII
= nullptr;
764 const TargetRegisterInfo
*TRI
= nullptr;
765 MCSchedModel SchedModel
;
766 MachineRegisterInfo
*MRI
= nullptr;
767 MachineDominatorTree
*DomTree
= nullptr;
768 MachineLoopInfo
*Loops
= nullptr;
769 MachineTraceMetrics
*Traces
= nullptr;
770 MachineTraceMetrics::Ensemble
*MinInstr
= nullptr;
775 EarlyIfConverter() : MachineFunctionPass(ID
) {}
776 void getAnalysisUsage(AnalysisUsage
&AU
) const override
;
777 bool runOnMachineFunction(MachineFunction
&MF
) override
;
778 StringRef
getPassName() const override
{ return "Early If-Conversion"; }
781 bool tryConvertIf(MachineBasicBlock
*);
782 void invalidateTraces();
783 bool shouldConvertIf();
785 } // end anonymous namespace
787 char EarlyIfConverter::ID
= 0;
788 char &llvm::EarlyIfConverterID
= EarlyIfConverter::ID
;
790 INITIALIZE_PASS_BEGIN(EarlyIfConverter
, DEBUG_TYPE
,
791 "Early If Converter", false, false)
792 INITIALIZE_PASS_DEPENDENCY(MachineBranchProbabilityInfo
)
793 INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree
)
794 INITIALIZE_PASS_DEPENDENCY(MachineTraceMetrics
)
795 INITIALIZE_PASS_END(EarlyIfConverter
, DEBUG_TYPE
,
796 "Early If Converter", false, false)
798 void EarlyIfConverter::getAnalysisUsage(AnalysisUsage
&AU
) const {
799 AU
.addRequired
<MachineBranchProbabilityInfo
>();
800 AU
.addRequired
<MachineDominatorTree
>();
801 AU
.addPreserved
<MachineDominatorTree
>();
802 AU
.addRequired
<MachineLoopInfo
>();
803 AU
.addPreserved
<MachineLoopInfo
>();
804 AU
.addRequired
<MachineTraceMetrics
>();
805 AU
.addPreserved
<MachineTraceMetrics
>();
806 MachineFunctionPass::getAnalysisUsage(AU
);
810 /// Update the dominator tree after if-conversion erased some blocks.
811 void updateDomTree(MachineDominatorTree
*DomTree
, const SSAIfConv
&IfConv
,
812 ArrayRef
<MachineBasicBlock
*> Removed
) {
813 // convertIf can remove TBB, FBB, and Tail can be merged into Head.
814 // TBB and FBB should not dominate any blocks.
815 // Tail children should be transferred to Head.
816 MachineDomTreeNode
*HeadNode
= DomTree
->getNode(IfConv
.Head
);
817 for (auto *B
: Removed
) {
818 MachineDomTreeNode
*Node
= DomTree
->getNode(B
);
819 assert(Node
!= HeadNode
&& "Cannot erase the head node");
820 while (Node
->getNumChildren()) {
821 assert(Node
->getBlock() == IfConv
.Tail
&& "Unexpected children");
822 DomTree
->changeImmediateDominator(Node
->back(), HeadNode
);
824 DomTree
->eraseNode(B
);
828 /// Update LoopInfo after if-conversion.
829 void updateLoops(MachineLoopInfo
*Loops
,
830 ArrayRef
<MachineBasicBlock
*> Removed
) {
831 // If-conversion doesn't change loop structure, and it doesn't mess with back
832 // edges, so updating LoopInfo is simply removing the dead blocks.
833 for (auto *B
: Removed
)
834 Loops
->removeBlock(B
);
838 /// Invalidate MachineTraceMetrics before if-conversion.
839 void EarlyIfConverter::invalidateTraces() {
840 Traces
->verifyAnalysis();
841 Traces
->invalidate(IfConv
.Head
);
842 Traces
->invalidate(IfConv
.Tail
);
843 Traces
->invalidate(IfConv
.TBB
);
844 Traces
->invalidate(IfConv
.FBB
);
845 Traces
->verifyAnalysis();
848 // Adjust cycles with downward saturation.
849 static unsigned adjCycles(unsigned Cyc
, int Delta
) {
850 if (Delta
< 0 && Cyc
+ Delta
> Cyc
)
856 /// Helper class to simplify emission of cycle counts into optimization remarks.
861 template <typename Remark
> Remark
&operator<<(Remark
&R
, Cycles C
) {
862 return R
<< ore::NV(C
.Key
, C
.Value
) << (C
.Value
== 1 ? " cycle" : " cycles");
864 } // anonymous namespace
866 /// Apply cost model and heuristics to the if-conversion in IfConv.
867 /// Return true if the conversion is a good idea.
869 bool EarlyIfConverter::shouldConvertIf() {
870 // Stress testing mode disables all cost considerations.
874 // Do not try to if-convert if the condition has a high chance of being
876 MachineLoop
*CurrentLoop
= Loops
->getLoopFor(IfConv
.Head
);
877 // If the condition is in a loop, consider it predictable if the condition
878 // itself or all its operands are loop-invariant. E.g. this considers a load
879 // from a loop-invariant address predictable; we were unable to prove that it
880 // doesn't alias any of the memory-writes in the loop, but it is likely to
881 // read to same value multiple times.
882 if (CurrentLoop
&& any_of(IfConv
.Cond
, [&](MachineOperand
&MO
) {
883 if (!MO
.isReg() || !MO
.isUse())
885 Register Reg
= MO
.getReg();
886 if (Register::isPhysicalRegister(Reg
))
889 MachineInstr
*Def
= MRI
->getVRegDef(Reg
);
890 return CurrentLoop
->isLoopInvariant(*Def
) ||
891 all_of(Def
->operands(), [&](MachineOperand
&Op
) {
894 if (!MO
.isReg() || !MO
.isUse())
896 Register Reg
= MO
.getReg();
897 if (Register::isPhysicalRegister(Reg
))
900 MachineInstr
*Def
= MRI
->getVRegDef(Reg
);
901 return CurrentLoop
->isLoopInvariant(*Def
);
907 MinInstr
= Traces
->getEnsemble(MachineTraceStrategy::TS_MinInstrCount
);
909 MachineTraceMetrics::Trace TBBTrace
= MinInstr
->getTrace(IfConv
.getTPred());
910 MachineTraceMetrics::Trace FBBTrace
= MinInstr
->getTrace(IfConv
.getFPred());
911 LLVM_DEBUG(dbgs() << "TBB: " << TBBTrace
<< "FBB: " << FBBTrace
);
912 unsigned MinCrit
= std::min(TBBTrace
.getCriticalPath(),
913 FBBTrace
.getCriticalPath());
915 // Set a somewhat arbitrary limit on the critical path extension we accept.
916 unsigned CritLimit
= SchedModel
.MispredictPenalty
/2;
918 MachineBasicBlock
&MBB
= *IfConv
.Head
;
919 MachineOptimizationRemarkEmitter
MORE(*MBB
.getParent(), nullptr);
921 // If-conversion only makes sense when there is unexploited ILP. Compute the
922 // maximum-ILP resource length of the trace after if-conversion. Compare it
923 // to the shortest critical path.
924 SmallVector
<const MachineBasicBlock
*, 1> ExtraBlocks
;
925 if (IfConv
.TBB
!= IfConv
.Tail
)
926 ExtraBlocks
.push_back(IfConv
.TBB
);
927 unsigned ResLength
= FBBTrace
.getResourceLength(ExtraBlocks
);
928 LLVM_DEBUG(dbgs() << "Resource length " << ResLength
929 << ", minimal critical path " << MinCrit
<< '\n');
930 if (ResLength
> MinCrit
+ CritLimit
) {
931 LLVM_DEBUG(dbgs() << "Not enough available ILP.\n");
933 MachineOptimizationRemarkMissed
R(DEBUG_TYPE
, "IfConversion",
934 MBB
.findDebugLoc(MBB
.back()), &MBB
);
935 R
<< "did not if-convert branch: the resulting critical path ("
936 << Cycles
{"ResLength", ResLength
}
937 << ") would extend the shorter leg's critical path ("
938 << Cycles
{"MinCrit", MinCrit
} << ") by more than the threshold of "
939 << Cycles
{"CritLimit", CritLimit
}
940 << ", which cannot be hidden by available ILP.";
946 // Assume that the depth of the first head terminator will also be the depth
947 // of the select instruction inserted, as determined by the flag dependency.
948 // TBB / FBB data dependencies may delay the select even more.
949 MachineTraceMetrics::Trace HeadTrace
= MinInstr
->getTrace(IfConv
.Head
);
950 unsigned BranchDepth
=
951 HeadTrace
.getInstrCycles(*IfConv
.Head
->getFirstTerminator()).Depth
;
952 LLVM_DEBUG(dbgs() << "Branch depth: " << BranchDepth
<< '\n');
954 // Look at all the tail phis, and compute the critical path extension caused
955 // by inserting select instructions.
956 MachineTraceMetrics::Trace TailTrace
= MinInstr
->getTrace(IfConv
.Tail
);
957 struct CriticalPathInfo
{
958 unsigned Extra
; // Count of extra cycles that the component adds.
959 unsigned Depth
; // Absolute depth of the component in cycles.
961 CriticalPathInfo Cond
{};
962 CriticalPathInfo TBlock
{};
963 CriticalPathInfo FBlock
{};
964 bool ShouldConvert
= true;
965 for (unsigned i
= 0, e
= IfConv
.PHIs
.size(); i
!= e
; ++i
) {
966 SSAIfConv::PHIInfo
&PI
= IfConv
.PHIs
[i
];
967 unsigned Slack
= TailTrace
.getInstrSlack(*PI
.PHI
);
968 unsigned MaxDepth
= Slack
+ TailTrace
.getInstrCycles(*PI
.PHI
).Depth
;
969 LLVM_DEBUG(dbgs() << "Slack " << Slack
<< ":\t" << *PI
.PHI
);
971 // The condition is pulled into the critical path.
972 unsigned CondDepth
= adjCycles(BranchDepth
, PI
.CondCycles
);
973 if (CondDepth
> MaxDepth
) {
974 unsigned Extra
= CondDepth
- MaxDepth
;
975 LLVM_DEBUG(dbgs() << "Condition adds " << Extra
<< " cycles.\n");
976 if (Extra
> Cond
.Extra
)
977 Cond
= {Extra
, CondDepth
};
978 if (Extra
> CritLimit
) {
979 LLVM_DEBUG(dbgs() << "Exceeds limit of " << CritLimit
<< '\n');
980 ShouldConvert
= false;
984 // The TBB value is pulled into the critical path.
985 unsigned TDepth
= adjCycles(TBBTrace
.getPHIDepth(*PI
.PHI
), PI
.TCycles
);
986 if (TDepth
> MaxDepth
) {
987 unsigned Extra
= TDepth
- MaxDepth
;
988 LLVM_DEBUG(dbgs() << "TBB data adds " << Extra
<< " cycles.\n");
989 if (Extra
> TBlock
.Extra
)
990 TBlock
= {Extra
, TDepth
};
991 if (Extra
> CritLimit
) {
992 LLVM_DEBUG(dbgs() << "Exceeds limit of " << CritLimit
<< '\n');
993 ShouldConvert
= false;
997 // The FBB value is pulled into the critical path.
998 unsigned FDepth
= adjCycles(FBBTrace
.getPHIDepth(*PI
.PHI
), PI
.FCycles
);
999 if (FDepth
> MaxDepth
) {
1000 unsigned Extra
= FDepth
- MaxDepth
;
1001 LLVM_DEBUG(dbgs() << "FBB data adds " << Extra
<< " cycles.\n");
1002 if (Extra
> FBlock
.Extra
)
1003 FBlock
= {Extra
, FDepth
};
1004 if (Extra
> CritLimit
) {
1005 LLVM_DEBUG(dbgs() << "Exceeds limit of " << CritLimit
<< '\n');
1006 ShouldConvert
= false;
1011 // Organize by "short" and "long" legs, since the diagnostics get confusing
1012 // when referring to the "true" and "false" sides of the branch, given that
1013 // those don't always correlate with what the user wrote in source-terms.
1014 const CriticalPathInfo Short
= TBlock
.Extra
> FBlock
.Extra
? FBlock
: TBlock
;
1015 const CriticalPathInfo Long
= TBlock
.Extra
> FBlock
.Extra
? TBlock
: FBlock
;
1017 if (ShouldConvert
) {
1019 MachineOptimizationRemark
R(DEBUG_TYPE
, "IfConversion",
1020 MBB
.back().getDebugLoc(), &MBB
);
1021 R
<< "performing if-conversion on branch: the condition adds "
1022 << Cycles
{"CondCycles", Cond
.Extra
} << " to the critical path";
1023 if (Short
.Extra
> 0)
1024 R
<< ", and the short leg adds another "
1025 << Cycles
{"ShortCycles", Short
.Extra
};
1027 R
<< ", and the long leg adds another "
1028 << Cycles
{"LongCycles", Long
.Extra
};
1029 R
<< ", each staying under the threshold of "
1030 << Cycles
{"CritLimit", CritLimit
} << ".";
1035 MachineOptimizationRemarkMissed
R(DEBUG_TYPE
, "IfConversion",
1036 MBB
.back().getDebugLoc(), &MBB
);
1037 R
<< "did not if-convert branch: the condition would add "
1038 << Cycles
{"CondCycles", Cond
.Extra
} << " to the critical path";
1039 if (Cond
.Extra
> CritLimit
)
1040 R
<< " exceeding the limit of " << Cycles
{"CritLimit", CritLimit
};
1041 if (Short
.Extra
> 0) {
1042 R
<< ", and the short leg would add another "
1043 << Cycles
{"ShortCycles", Short
.Extra
};
1044 if (Short
.Extra
> CritLimit
)
1045 R
<< " exceeding the limit of " << Cycles
{"CritLimit", CritLimit
};
1047 if (Long
.Extra
> 0) {
1048 R
<< ", and the long leg would add another "
1049 << Cycles
{"LongCycles", Long
.Extra
};
1050 if (Long
.Extra
> CritLimit
)
1051 R
<< " exceeding the limit of " << Cycles
{"CritLimit", CritLimit
};
1058 return ShouldConvert
;
1061 /// Attempt repeated if-conversion on MBB, return true if successful.
1063 bool EarlyIfConverter::tryConvertIf(MachineBasicBlock
*MBB
) {
1064 bool Changed
= false;
1065 while (IfConv
.canConvertIf(MBB
) && shouldConvertIf()) {
1066 // If-convert MBB and update analyses.
1068 SmallVector
<MachineBasicBlock
*, 4> RemovedBlocks
;
1069 IfConv
.convertIf(RemovedBlocks
);
1071 updateDomTree(DomTree
, IfConv
, RemovedBlocks
);
1072 updateLoops(Loops
, RemovedBlocks
);
1077 bool EarlyIfConverter::runOnMachineFunction(MachineFunction
&MF
) {
1078 LLVM_DEBUG(dbgs() << "********** EARLY IF-CONVERSION **********\n"
1079 << "********** Function: " << MF
.getName() << '\n');
1080 if (skipFunction(MF
.getFunction()))
1083 // Only run if conversion if the target wants it.
1084 const TargetSubtargetInfo
&STI
= MF
.getSubtarget();
1085 if (!STI
.enableEarlyIfConversion())
1088 TII
= STI
.getInstrInfo();
1089 TRI
= STI
.getRegisterInfo();
1090 SchedModel
= STI
.getSchedModel();
1091 MRI
= &MF
.getRegInfo();
1092 DomTree
= &getAnalysis
<MachineDominatorTree
>();
1093 Loops
= &getAnalysis
<MachineLoopInfo
>();
1094 Traces
= &getAnalysis
<MachineTraceMetrics
>();
1097 bool Changed
= false;
1098 IfConv
.runOnMachineFunction(MF
);
1100 // Visit blocks in dominator tree post-order. The post-order enables nested
1101 // if-conversion in a single pass. The tryConvertIf() function may erase
1102 // blocks, but only blocks dominated by the head block. This makes it safe to
1103 // update the dominator tree while the post-order iterator is still active.
1104 for (auto *DomNode
: post_order(DomTree
))
1105 if (tryConvertIf(DomNode
->getBlock()))
1111 //===----------------------------------------------------------------------===//
1112 // EarlyIfPredicator Pass
1113 //===----------------------------------------------------------------------===//
1116 class EarlyIfPredicator
: public MachineFunctionPass
{
1117 const TargetInstrInfo
*TII
= nullptr;
1118 const TargetRegisterInfo
*TRI
= nullptr;
1119 TargetSchedModel SchedModel
;
1120 MachineRegisterInfo
*MRI
= nullptr;
1121 MachineDominatorTree
*DomTree
= nullptr;
1122 MachineBranchProbabilityInfo
*MBPI
= nullptr;
1123 MachineLoopInfo
*Loops
= nullptr;
1128 EarlyIfPredicator() : MachineFunctionPass(ID
) {}
1129 void getAnalysisUsage(AnalysisUsage
&AU
) const override
;
1130 bool runOnMachineFunction(MachineFunction
&MF
) override
;
1131 StringRef
getPassName() const override
{ return "Early If-predicator"; }
1134 bool tryConvertIf(MachineBasicBlock
*);
1135 bool shouldConvertIf();
1137 } // end anonymous namespace
1140 #define DEBUG_TYPE "early-if-predicator"
1142 char EarlyIfPredicator::ID
= 0;
1143 char &llvm::EarlyIfPredicatorID
= EarlyIfPredicator::ID
;
1145 INITIALIZE_PASS_BEGIN(EarlyIfPredicator
, DEBUG_TYPE
, "Early If Predicator",
1147 INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree
)
1148 INITIALIZE_PASS_DEPENDENCY(MachineBranchProbabilityInfo
)
1149 INITIALIZE_PASS_END(EarlyIfPredicator
, DEBUG_TYPE
, "Early If Predicator", false,
1152 void EarlyIfPredicator::getAnalysisUsage(AnalysisUsage
&AU
) const {
1153 AU
.addRequired
<MachineBranchProbabilityInfo
>();
1154 AU
.addRequired
<MachineDominatorTree
>();
1155 AU
.addPreserved
<MachineDominatorTree
>();
1156 AU
.addRequired
<MachineLoopInfo
>();
1157 AU
.addPreserved
<MachineLoopInfo
>();
1158 MachineFunctionPass::getAnalysisUsage(AU
);
1161 /// Apply the target heuristic to decide if the transformation is profitable.
1162 bool EarlyIfPredicator::shouldConvertIf() {
1163 auto TrueProbability
= MBPI
->getEdgeProbability(IfConv
.Head
, IfConv
.TBB
);
1164 if (IfConv
.isTriangle()) {
1165 MachineBasicBlock
&IfBlock
=
1166 (IfConv
.TBB
== IfConv
.Tail
) ? *IfConv
.FBB
: *IfConv
.TBB
;
1168 unsigned ExtraPredCost
= 0;
1169 unsigned Cycles
= 0;
1170 for (MachineInstr
&I
: IfBlock
) {
1171 unsigned NumCycles
= SchedModel
.computeInstrLatency(&I
, false);
1173 Cycles
+= NumCycles
- 1;
1174 ExtraPredCost
+= TII
->getPredicationCost(I
);
1177 return TII
->isProfitableToIfCvt(IfBlock
, Cycles
, ExtraPredCost
,
1180 unsigned TExtra
= 0;
1181 unsigned FExtra
= 0;
1182 unsigned TCycle
= 0;
1183 unsigned FCycle
= 0;
1184 for (MachineInstr
&I
: *IfConv
.TBB
) {
1185 unsigned NumCycles
= SchedModel
.computeInstrLatency(&I
, false);
1187 TCycle
+= NumCycles
- 1;
1188 TExtra
+= TII
->getPredicationCost(I
);
1190 for (MachineInstr
&I
: *IfConv
.FBB
) {
1191 unsigned NumCycles
= SchedModel
.computeInstrLatency(&I
, false);
1193 FCycle
+= NumCycles
- 1;
1194 FExtra
+= TII
->getPredicationCost(I
);
1196 return TII
->isProfitableToIfCvt(*IfConv
.TBB
, TCycle
, TExtra
, *IfConv
.FBB
,
1197 FCycle
, FExtra
, TrueProbability
);
1200 /// Attempt repeated if-conversion on MBB, return true if successful.
1202 bool EarlyIfPredicator::tryConvertIf(MachineBasicBlock
*MBB
) {
1203 bool Changed
= false;
1204 while (IfConv
.canConvertIf(MBB
, /*Predicate*/ true) && shouldConvertIf()) {
1205 // If-convert MBB and update analyses.
1206 SmallVector
<MachineBasicBlock
*, 4> RemovedBlocks
;
1207 IfConv
.convertIf(RemovedBlocks
, /*Predicate*/ true);
1209 updateDomTree(DomTree
, IfConv
, RemovedBlocks
);
1210 updateLoops(Loops
, RemovedBlocks
);
1215 bool EarlyIfPredicator::runOnMachineFunction(MachineFunction
&MF
) {
1216 LLVM_DEBUG(dbgs() << "********** EARLY IF-PREDICATOR **********\n"
1217 << "********** Function: " << MF
.getName() << '\n');
1218 if (skipFunction(MF
.getFunction()))
1221 const TargetSubtargetInfo
&STI
= MF
.getSubtarget();
1222 TII
= STI
.getInstrInfo();
1223 TRI
= STI
.getRegisterInfo();
1224 MRI
= &MF
.getRegInfo();
1225 SchedModel
.init(&STI
);
1226 DomTree
= &getAnalysis
<MachineDominatorTree
>();
1227 Loops
= &getAnalysis
<MachineLoopInfo
>();
1228 MBPI
= &getAnalysis
<MachineBranchProbabilityInfo
>();
1230 bool Changed
= false;
1231 IfConv
.runOnMachineFunction(MF
);
1233 // Visit blocks in dominator tree post-order. The post-order enables nested
1234 // if-conversion in a single pass. The tryConvertIf() function may erase
1235 // blocks, but only blocks dominated by the head block. This makes it safe to
1236 // update the dominator tree while the post-order iterator is still active.
1237 for (auto *DomNode
: post_order(DomTree
))
1238 if (tryConvertIf(DomNode
->getBlock()))