1 ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2 ; RUN: llc --mtriple=loongarch64 --mattr=+lsx < %s | FileCheck %s
4 declare <16 x i8> @llvm.loongarch.lsx.vneg.b(<16 x i8>)
6 define <16 x i8> @lsx_vneg_b(<16 x i8> %va) nounwind {
7 ; CHECK-LABEL: lsx_vneg_b:
8 ; CHECK: # %bb.0: # %entry
9 ; CHECK-NEXT: vneg.b $vr0, $vr0
12 %res = call <16 x i8> @llvm.loongarch.lsx.vneg.b(<16 x i8> %va)
16 declare <8 x i16> @llvm.loongarch.lsx.vneg.h(<8 x i16>)
18 define <8 x i16> @lsx_vneg_h(<8 x i16> %va) nounwind {
19 ; CHECK-LABEL: lsx_vneg_h:
20 ; CHECK: # %bb.0: # %entry
21 ; CHECK-NEXT: vneg.h $vr0, $vr0
24 %res = call <8 x i16> @llvm.loongarch.lsx.vneg.h(<8 x i16> %va)
28 declare <4 x i32> @llvm.loongarch.lsx.vneg.w(<4 x i32>)
30 define <4 x i32> @lsx_vneg_w(<4 x i32> %va) nounwind {
31 ; CHECK-LABEL: lsx_vneg_w:
32 ; CHECK: # %bb.0: # %entry
33 ; CHECK-NEXT: vneg.w $vr0, $vr0
36 %res = call <4 x i32> @llvm.loongarch.lsx.vneg.w(<4 x i32> %va)
40 declare <2 x i64> @llvm.loongarch.lsx.vneg.d(<2 x i64>)
42 define <2 x i64> @lsx_vneg_d(<2 x i64> %va) nounwind {
43 ; CHECK-LABEL: lsx_vneg_d:
44 ; CHECK: # %bb.0: # %entry
45 ; CHECK-NEXT: vneg.d $vr0, $vr0
48 %res = call <2 x i64> @llvm.loongarch.lsx.vneg.d(<2 x i64> %va)