1 ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2 ; RUN: llc --mtriple=loongarch64 --mattr=+lsx < %s | FileCheck %s
4 declare <16 x i8> @llvm.loongarch.lsx.vreplve.b(<16 x i8>, i32)
6 define <16 x i8> @lsx_vreplve_b(<16 x i8> %va, i32 %b) nounwind {
7 ; CHECK-LABEL: lsx_vreplve_b:
8 ; CHECK: # %bb.0: # %entry
9 ; CHECK-NEXT: vreplve.b $vr0, $vr0, $a0
12 %res = call <16 x i8> @llvm.loongarch.lsx.vreplve.b(<16 x i8> %va, i32 %b)
16 declare <8 x i16> @llvm.loongarch.lsx.vreplve.h(<8 x i16>, i32)
18 define <8 x i16> @lsx_vreplve_h(<8 x i16> %va, i32 %b) nounwind {
19 ; CHECK-LABEL: lsx_vreplve_h:
20 ; CHECK: # %bb.0: # %entry
21 ; CHECK-NEXT: vreplve.h $vr0, $vr0, $a0
24 %res = call <8 x i16> @llvm.loongarch.lsx.vreplve.h(<8 x i16> %va, i32 %b)
28 declare <4 x i32> @llvm.loongarch.lsx.vreplve.w(<4 x i32>, i32)
30 define <4 x i32> @lsx_vreplve_w(<4 x i32> %va, i32 %b) nounwind {
31 ; CHECK-LABEL: lsx_vreplve_w:
32 ; CHECK: # %bb.0: # %entry
33 ; CHECK-NEXT: vreplve.w $vr0, $vr0, $a0
36 %res = call <4 x i32> @llvm.loongarch.lsx.vreplve.w(<4 x i32> %va, i32 %b)
40 declare <2 x i64> @llvm.loongarch.lsx.vreplve.d(<2 x i64>, i32)
42 define <2 x i64> @lsx_vreplve_d(<2 x i64> %va, i32 %b) nounwind {
43 ; CHECK-LABEL: lsx_vreplve_d:
44 ; CHECK: # %bb.0: # %entry
45 ; CHECK-NEXT: vreplve.d $vr0, $vr0, $a0
48 %res = call <2 x i64> @llvm.loongarch.lsx.vreplve.d(<2 x i64> %va, i32 %b)