1 ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2 ; RUN: llc --mtriple=loongarch64 --mattr=+lsx < %s | FileCheck %s
4 declare <16 x i8> @llvm.loongarch.lsx.vsigncov.b(<16 x i8>, <16 x i8>)
6 define <16 x i8> @lsx_vsigncov_b(<16 x i8> %va, <16 x i8> %vb) nounwind {
7 ; CHECK-LABEL: lsx_vsigncov_b:
8 ; CHECK: # %bb.0: # %entry
9 ; CHECK-NEXT: vsigncov.b $vr0, $vr0, $vr1
12 %res = call <16 x i8> @llvm.loongarch.lsx.vsigncov.b(<16 x i8> %va, <16 x i8> %vb)
16 declare <8 x i16> @llvm.loongarch.lsx.vsigncov.h(<8 x i16>, <8 x i16>)
18 define <8 x i16> @lsx_vsigncov_h(<8 x i16> %va, <8 x i16> %vb) nounwind {
19 ; CHECK-LABEL: lsx_vsigncov_h:
20 ; CHECK: # %bb.0: # %entry
21 ; CHECK-NEXT: vsigncov.h $vr0, $vr0, $vr1
24 %res = call <8 x i16> @llvm.loongarch.lsx.vsigncov.h(<8 x i16> %va, <8 x i16> %vb)
28 declare <4 x i32> @llvm.loongarch.lsx.vsigncov.w(<4 x i32>, <4 x i32>)
30 define <4 x i32> @lsx_vsigncov_w(<4 x i32> %va, <4 x i32> %vb) nounwind {
31 ; CHECK-LABEL: lsx_vsigncov_w:
32 ; CHECK: # %bb.0: # %entry
33 ; CHECK-NEXT: vsigncov.w $vr0, $vr0, $vr1
36 %res = call <4 x i32> @llvm.loongarch.lsx.vsigncov.w(<4 x i32> %va, <4 x i32> %vb)
40 declare <2 x i64> @llvm.loongarch.lsx.vsigncov.d(<2 x i64>, <2 x i64>)
42 define <2 x i64> @lsx_vsigncov_d(<2 x i64> %va, <2 x i64> %vb) nounwind {
43 ; CHECK-LABEL: lsx_vsigncov_d:
44 ; CHECK: # %bb.0: # %entry
45 ; CHECK-NEXT: vsigncov.d $vr0, $vr0, $vr1
48 %res = call <2 x i64> @llvm.loongarch.lsx.vsigncov.d(<2 x i64> %va, <2 x i64> %vb)