1 ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2 ; RUN: llc --mtriple=loongarch64 --mattr=+lsx < %s | FileCheck %s
4 declare <16 x i8> @llvm.loongarch.lsx.vsrlr.b(<16 x i8>, <16 x i8>)
6 define <16 x i8> @lsx_vsrlr_b(<16 x i8> %va, <16 x i8> %vb) nounwind {
7 ; CHECK-LABEL: lsx_vsrlr_b:
8 ; CHECK: # %bb.0: # %entry
9 ; CHECK-NEXT: vsrlr.b $vr0, $vr0, $vr1
12 %res = call <16 x i8> @llvm.loongarch.lsx.vsrlr.b(<16 x i8> %va, <16 x i8> %vb)
16 declare <8 x i16> @llvm.loongarch.lsx.vsrlr.h(<8 x i16>, <8 x i16>)
18 define <8 x i16> @lsx_vsrlr_h(<8 x i16> %va, <8 x i16> %vb) nounwind {
19 ; CHECK-LABEL: lsx_vsrlr_h:
20 ; CHECK: # %bb.0: # %entry
21 ; CHECK-NEXT: vsrlr.h $vr0, $vr0, $vr1
24 %res = call <8 x i16> @llvm.loongarch.lsx.vsrlr.h(<8 x i16> %va, <8 x i16> %vb)
28 declare <4 x i32> @llvm.loongarch.lsx.vsrlr.w(<4 x i32>, <4 x i32>)
30 define <4 x i32> @lsx_vsrlr_w(<4 x i32> %va, <4 x i32> %vb) nounwind {
31 ; CHECK-LABEL: lsx_vsrlr_w:
32 ; CHECK: # %bb.0: # %entry
33 ; CHECK-NEXT: vsrlr.w $vr0, $vr0, $vr1
36 %res = call <4 x i32> @llvm.loongarch.lsx.vsrlr.w(<4 x i32> %va, <4 x i32> %vb)
40 declare <2 x i64> @llvm.loongarch.lsx.vsrlr.d(<2 x i64>, <2 x i64>)
42 define <2 x i64> @lsx_vsrlr_d(<2 x i64> %va, <2 x i64> %vb) nounwind {
43 ; CHECK-LABEL: lsx_vsrlr_d:
44 ; CHECK: # %bb.0: # %entry
45 ; CHECK-NEXT: vsrlr.d $vr0, $vr0, $vr1
48 %res = call <2 x i64> @llvm.loongarch.lsx.vsrlr.d(<2 x i64> %va, <2 x i64> %vb)
52 declare <16 x i8> @llvm.loongarch.lsx.vsrlri.b(<16 x i8>, i32)
54 define <16 x i8> @lsx_vsrlri_b(<16 x i8> %va) nounwind {
55 ; CHECK-LABEL: lsx_vsrlri_b:
56 ; CHECK: # %bb.0: # %entry
57 ; CHECK-NEXT: vsrlri.b $vr0, $vr0, 1
60 %res = call <16 x i8> @llvm.loongarch.lsx.vsrlri.b(<16 x i8> %va, i32 1)
64 declare <8 x i16> @llvm.loongarch.lsx.vsrlri.h(<8 x i16>, i32)
66 define <8 x i16> @lsx_vsrlri_h(<8 x i16> %va) nounwind {
67 ; CHECK-LABEL: lsx_vsrlri_h:
68 ; CHECK: # %bb.0: # %entry
69 ; CHECK-NEXT: vsrlri.h $vr0, $vr0, 1
72 %res = call <8 x i16> @llvm.loongarch.lsx.vsrlri.h(<8 x i16> %va, i32 1)
76 declare <4 x i32> @llvm.loongarch.lsx.vsrlri.w(<4 x i32>, i32)
78 define <4 x i32> @lsx_vsrlri_w(<4 x i32> %va) nounwind {
79 ; CHECK-LABEL: lsx_vsrlri_w:
80 ; CHECK: # %bb.0: # %entry
81 ; CHECK-NEXT: vsrlri.w $vr0, $vr0, 1
84 %res = call <4 x i32> @llvm.loongarch.lsx.vsrlri.w(<4 x i32> %va, i32 1)
88 declare <2 x i64> @llvm.loongarch.lsx.vsrlri.d(<2 x i64>, i32)
90 define <2 x i64> @lsx_vsrlri_d(<2 x i64> %va) nounwind {
91 ; CHECK-LABEL: lsx_vsrlri_d:
92 ; CHECK: # %bb.0: # %entry
93 ; CHECK-NEXT: vsrlri.d $vr0, $vr0, 1
96 %res = call <2 x i64> @llvm.loongarch.lsx.vsrlri.d(<2 x i64> %va, i32 1)