1 ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2 ; RUN: llc --mtriple=loongarch64 --mattr=+lsx < %s | FileCheck %s
4 declare <16 x i8> @llvm.loongarch.lsx.vssrlrni.b.h(<16 x i8>, <16 x i8>, i32)
6 define <16 x i8> @lsx_vssrlrni_b_h(<16 x i8> %va, <16 x i8> %vb) nounwind {
7 ; CHECK-LABEL: lsx_vssrlrni_b_h:
8 ; CHECK: # %bb.0: # %entry
9 ; CHECK-NEXT: vssrlrni.b.h $vr0, $vr1, 1
12 %res = call <16 x i8> @llvm.loongarch.lsx.vssrlrni.b.h(<16 x i8> %va, <16 x i8> %vb, i32 1)
16 declare <8 x i16> @llvm.loongarch.lsx.vssrlrni.h.w(<8 x i16>, <8 x i16>, i32)
18 define <8 x i16> @lsx_vssrlrni_h_w(<8 x i16> %va, <8 x i16> %vb) nounwind {
19 ; CHECK-LABEL: lsx_vssrlrni_h_w:
20 ; CHECK: # %bb.0: # %entry
21 ; CHECK-NEXT: vssrlrni.h.w $vr0, $vr1, 1
24 %res = call <8 x i16> @llvm.loongarch.lsx.vssrlrni.h.w(<8 x i16> %va, <8 x i16> %vb, i32 1)
28 declare <4 x i32> @llvm.loongarch.lsx.vssrlrni.w.d(<4 x i32>, <4 x i32>, i32)
30 define <4 x i32> @lsx_vssrlrni_w_d(<4 x i32> %va, <4 x i32> %vb) nounwind {
31 ; CHECK-LABEL: lsx_vssrlrni_w_d:
32 ; CHECK: # %bb.0: # %entry
33 ; CHECK-NEXT: vssrlrni.w.d $vr0, $vr1, 1
36 %res = call <4 x i32> @llvm.loongarch.lsx.vssrlrni.w.d(<4 x i32> %va, <4 x i32> %vb, i32 1)
40 declare <2 x i64> @llvm.loongarch.lsx.vssrlrni.d.q(<2 x i64>, <2 x i64>, i32)
42 define <2 x i64> @lsx_vssrlrni_d_q(<2 x i64> %va, <2 x i64> %vb) nounwind {
43 ; CHECK-LABEL: lsx_vssrlrni_d_q:
44 ; CHECK: # %bb.0: # %entry
45 ; CHECK-NEXT: vssrlrni.d.q $vr0, $vr1, 1
48 %res = call <2 x i64> @llvm.loongarch.lsx.vssrlrni.d.q(<2 x i64> %va, <2 x i64> %vb, i32 1)
52 declare <16 x i8> @llvm.loongarch.lsx.vssrlrni.bu.h(<16 x i8>, <16 x i8>, i32)
54 define <16 x i8> @lsx_vssrlrni_bu_h(<16 x i8> %va, <16 x i8> %vb) nounwind {
55 ; CHECK-LABEL: lsx_vssrlrni_bu_h:
56 ; CHECK: # %bb.0: # %entry
57 ; CHECK-NEXT: vssrlrni.bu.h $vr0, $vr1, 15
60 %res = call <16 x i8> @llvm.loongarch.lsx.vssrlrni.bu.h(<16 x i8> %va, <16 x i8> %vb, i32 15)
64 declare <8 x i16> @llvm.loongarch.lsx.vssrlrni.hu.w(<8 x i16>, <8 x i16>, i32)
66 define <8 x i16> @lsx_vssrlrni_hu_w(<8 x i16> %va, <8 x i16> %vb) nounwind {
67 ; CHECK-LABEL: lsx_vssrlrni_hu_w:
68 ; CHECK: # %bb.0: # %entry
69 ; CHECK-NEXT: vssrlrni.hu.w $vr0, $vr1, 31
72 %res = call <8 x i16> @llvm.loongarch.lsx.vssrlrni.hu.w(<8 x i16> %va, <8 x i16> %vb, i32 31)
76 declare <4 x i32> @llvm.loongarch.lsx.vssrlrni.wu.d(<4 x i32>, <4 x i32>, i32)
78 define <4 x i32> @lsx_vssrlrni_wu_d(<4 x i32> %va, <4 x i32> %vb) nounwind {
79 ; CHECK-LABEL: lsx_vssrlrni_wu_d:
80 ; CHECK: # %bb.0: # %entry
81 ; CHECK-NEXT: vssrlrni.wu.d $vr0, $vr1, 63
84 %res = call <4 x i32> @llvm.loongarch.lsx.vssrlrni.wu.d(<4 x i32> %va, <4 x i32> %vb, i32 63)
88 declare <2 x i64> @llvm.loongarch.lsx.vssrlrni.du.q(<2 x i64>, <2 x i64>, i32)
90 define <2 x i64> @lsx_vssrlrni_du_q(<2 x i64> %va, <2 x i64> %vb) nounwind {
91 ; CHECK-LABEL: lsx_vssrlrni_du_q:
92 ; CHECK: # %bb.0: # %entry
93 ; CHECK-NEXT: vssrlrni.du.q $vr0, $vr1, 127
96 %res = call <2 x i64> @llvm.loongarch.lsx.vssrlrni.du.q(<2 x i64> %va, <2 x i64> %vb, i32 127)