Run DCE after a LoopFlatten test to reduce spurious output [nfc]
[llvm-project.git] / llvm / test / MC / AArch64 / SME2 / fminnm-diagnostics.s
blob9e320db6ddd23a7391cf4349ad492ec7c6079a1b
1 // RUN: not llvm-mc -triple=aarch64 -show-encoding -mattr=+sme2 2>&1 < %s | FileCheck %s
3 // --------------------------------------------------------------------------//
4 // Invalid vector list
6 fminnm {z0.d, z1.d}, {z0.d-z2.d}, z0.d
7 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid operand for instruction
8 // CHECK-NEXT: fminnm {z0.d, z1.d}, {z0.d-z2.d}, z0.d
9 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
11 fminnm {z1.s-z2.s}, {z0.s, z1.s}, z0.s
12 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: Invalid vector list, expected list with 2 consecutive SVE vectors, where the first vector is a multiple of 2 and with matching element type
13 // CHECK-NEXT: fminnm {z1.s-z2.s}, {z0.s, z1.s}, z0.s
14 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
16 // --------------------------------------------------------------------------//
17 // Invalid single register
19 fminnm {z0.h, z1.h}, {z2.h-z3.h}, z31.h
20 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: Invalid restricted vector register, expected z0.h..z15.h
21 // CHECK-NEXT: fminnm {z0.h, z1.h}, {z2.h-z3.h}, z31.h
22 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
24 // --------------------------------------------------------------------------//
25 // Invalid Register Suffix
27 fminnm {z0.h, z1.h}, {z2.h-z3.h}, z14.d
28 // CHECK: [[@LINE-1]]:{{[0-9]+}}: error: Invalid restricted vector register, expected z0.h..z15.h
29 // CHECK-NEXT: fminnm {z0.h, z1.h}, {z2.h-z3.h}, z14.d
30 // CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}: