1 // RUN
: llvm-mc
-triple
=amdgcn
-mcpu
=tonga
-show-encoding
%s | FileCheck
%s
4 // CHECK
: [0x00,0x00,0x00,0x7e]
7 // CHECK
: [0x01,0x03,0x0a,0x7e]
10 // CHECK
: [0x01,0x03,0xfe,0x7f]
13 // CHECK
: [0xff,0x03,0x0a,0x7e]
16 // CHECK
: [0x01,0x02,0x0a,0x7e]
19 // CHECK
: [0x65,0x02,0x0a,0x7e]
21 v_mov_b32 v5
, flat_scratch_lo
22 // CHECK
: [0x66,0x02,0x0a,0x7e]
24 v_mov_b32 v5
, flat_scratch_hi
25 // CHECK
: [0x67,0x02,0x0a,0x7e]
28 // CHECK
: [0x6a,0x02,0x0a,0x7e]
31 // CHECK
: [0x6b,0x02,0x0a,0x7e]
34 // CHECK
: [0x6c,0x02,0x0a,0x7e]
37 // CHECK
: [0x6d,0x02,0x0a,0x7e]
40 // CHECK
: [0x6e,0x02,0x0a,0x7e]
43 // CHECK
: [0x6f,0x02,0x0a,0x7e]
46 // CHECK
: [0x7b,0x02,0x0a,0x7e]
49 // CHECK
: [0x7c,0x02,0x0a,0x7e]
52 // CHECK
: [0x7e,0x02,0x0a,0x7e]
55 // CHECK
: [0x7f,0x02,0x0a,0x7e]
58 // CHECK
: [0x80,0x02,0x0a,0x7e]
61 // CHECK
: [0xc1,0x02,0x0a,0x7e]
64 // CHECK
: [0xf0,0x02,0x0a,0x7e]
67 // CHECK
: [0xf7,0x02,0x0a,0x7e]
69 v_mov_b32 v5
, src_vccz
70 // CHECK
: [0xfb,0x02,0x0a,0x7e]
72 v_mov_b32 v5
, src_execz
73 // CHECK
: [0xfc,0x02,0x0a,0x7e]
76 // CHECK
: [0xfd,0x02,0x0a,0x7e]
78 v_mov_b32 v5
, src_lds_direct
79 // CHECK
: [0xfe,0x02,0x0a,0x7e]
81 v_mov_b32 v5
, 0xaf123456
82 // CHECK
: [0xff,0x02,0x0a,0x7e,0x56,0x34,0x12,0xaf]
84 v_mov_b32 v5
, 0x3f717273
85 // CHECK
: [0xff,0x02,0x0a,0x7e,0x73,0x72,0x71,0x3f]
87 v_readfirstlane_b32 s5
, v1
88 // CHECK
: [0x01,0x05,0x0a,0x7e]
90 v_readfirstlane_b32 s101
, v1
91 // CHECK
: [0x01,0x05,0xca,0x7e]
93 v_readfirstlane_b32 flat_scratch_lo
, v1
94 // CHECK
: [0x01,0x05,0xcc,0x7e]
96 v_readfirstlane_b32 flat_scratch_hi
, v1
97 // CHECK
: [0x01,0x05,0xce,0x7e]
99 v_readfirstlane_b32 tba_lo
, v1
100 // CHECK
: [0x01,0x05,0xd8,0x7e]
102 v_readfirstlane_b32 tba_hi
, v1
103 // CHECK
: [0x01,0x05,0xda,0x7e]
105 v_readfirstlane_b32 tma_lo
, v1
106 // CHECK
: [0x01,0x05,0xdc,0x7e]
108 v_readfirstlane_b32 tma_hi
, v1
109 // CHECK
: [0x01,0x05,0xde,0x7e]
111 v_readfirstlane_b32 ttmp11
, v1
112 // CHECK
: [0x01,0x05,0xf6,0x7e]
114 v_readfirstlane_b32 s5
, v255
115 // CHECK
: [0xff,0x05,0x0a,0x7e]
117 v_readfirstlane_b32 s5
, src_lds_direct
118 // CHECK
: [0xfe,0x04,0x0a,0x7e]
120 v_cvt_i32_f64 v5
, v
[1:2]
121 // CHECK
: [0x01,0x07,0x0a,0x7e]
123 v_cvt_i32_f64 v255
, v
[1:2]
124 // CHECK
: [0x01,0x07,0xfe,0x7f]
126 v_cvt_i32_f64 v5
, v
[254:255]
127 // CHECK
: [0xfe,0x07,0x0a,0x7e]
129 v_cvt_i32_f64 v5
, s
[2:3]
130 // CHECK
: [0x02,0x06,0x0a,0x7e]
132 v_cvt_i32_f64 v5
, s
[4:5]
133 // CHECK
: [0x04,0x06,0x0a,0x7e]
135 v_cvt_i32_f64 v5
, s
[100:101]
136 // CHECK
: [0x64,0x06,0x0a,0x7e]
138 v_cvt_i32_f64 v5
, flat_scratch
139 // CHECK
: [0x66,0x06,0x0a,0x7e]
141 v_cvt_i32_f64 v5
, vcc
142 // CHECK
: [0x6a,0x06,0x0a,0x7e]
144 v_cvt_i32_f64 v5
, tba
145 // CHECK
: [0x6c,0x06,0x0a,0x7e]
147 v_cvt_i32_f64 v5
, tma
148 // CHECK
: [0x6e,0x06,0x0a,0x7e]
150 v_cvt_i32_f64 v5
, ttmp
[10:11]
151 // CHECK
: [0x7a,0x06,0x0a,0x7e]
153 v_cvt_i32_f64 v5
, exec
154 // CHECK
: [0x7e,0x06,0x0a,0x7e]
157 // CHECK
: [0x80,0x06,0x0a,0x7e]
160 // CHECK
: [0xc1,0x06,0x0a,0x7e]
162 v_cvt_i32_f64 v5
, 0.5
163 // CHECK
: [0xf0,0x06,0x0a,0x7e]
165 v_cvt_i32_f64 v5
, -4.0
166 // CHECK
: [0xf7,0x06,0x0a,0x7e]
168 v_cvt_i32_f64 v5
, src_vccz
169 // CHECK
: [0xfb,0x06,0x0a,0x7e]
171 v_cvt_i32_f64 v5
, src_execz
172 // CHECK
: [0xfc,0x06,0x0a,0x7e]
174 v_cvt_i32_f64 v5
, src_scc
175 // CHECK
: [0xfd,0x06,0x0a,0x7e]
177 v_cvt_i32_f64 v5
, 0xaf123456
178 // CHECK
: [0xff,0x06,0x0a,0x7e,0x56,0x34,0x12,0xaf]
180 v_cvt_i32_f64 v5
, 0x3f717273
181 // CHECK
: [0xff,0x06,0x0a,0x7e,0x73,0x72,0x71,0x3f]
183 v_cvt_f64_i32 v
[5:6], v1
184 // CHECK
: [0x01,0x09,0x0a,0x7e]
186 v_cvt_f64_i32 v
[254:255], v1
187 // CHECK
: [0x01,0x09,0xfc,0x7f]
189 v_cvt_f64_i32 v
[5:6], v255
190 // CHECK
: [0xff,0x09,0x0a,0x7e]
192 v_cvt_f64_i32 v
[5:6], s1
193 // CHECK
: [0x01,0x08,0x0a,0x7e]
195 v_cvt_f64_i32 v
[5:6], s101
196 // CHECK
: [0x65,0x08,0x0a,0x7e]
198 v_cvt_f64_i32 v
[5:6], flat_scratch_lo
199 // CHECK
: [0x66,0x08,0x0a,0x7e]
201 v_cvt_f64_i32 v
[5:6], flat_scratch_hi
202 // CHECK
: [0x67,0x08,0x0a,0x7e]
204 v_cvt_f64_i32 v
[5:6], vcc_lo
205 // CHECK
: [0x6a,0x08,0x0a,0x7e]
207 v_cvt_f64_i32 v
[5:6], vcc_hi
208 // CHECK
: [0x6b,0x08,0x0a,0x7e]
210 v_cvt_f64_i32 v
[5:6], tba_lo
211 // CHECK
: [0x6c,0x08,0x0a,0x7e]
213 v_cvt_f64_i32 v
[5:6], tba_hi
214 // CHECK
: [0x6d,0x08,0x0a,0x7e]
216 v_cvt_f64_i32 v
[5:6], tma_lo
217 // CHECK
: [0x6e,0x08,0x0a,0x7e]
219 v_cvt_f64_i32 v
[5:6], tma_hi
220 // CHECK
: [0x6f,0x08,0x0a,0x7e]
222 v_cvt_f64_i32 v
[5:6], ttmp11
223 // CHECK
: [0x7b,0x08,0x0a,0x7e]
225 v_cvt_f64_i32 v
[5:6], m0
226 // CHECK
: [0x7c,0x08,0x0a,0x7e]
228 v_cvt_f64_i32 v
[5:6], exec_lo
229 // CHECK
: [0x7e,0x08,0x0a,0x7e]
231 v_cvt_f64_i32 v
[5:6], exec_hi
232 // CHECK
: [0x7f,0x08,0x0a,0x7e]
234 v_cvt_f64_i32 v
[5:6], 0
235 // CHECK
: [0x80,0x08,0x0a,0x7e]
237 v_cvt_f64_i32 v
[5:6], -1
238 // CHECK
: [0xc1,0x08,0x0a,0x7e]
240 v_cvt_f64_i32 v
[5:6], 0.5
241 // CHECK
: [0xf0,0x08,0x0a,0x7e]
243 v_cvt_f64_i32 v
[5:6], -4.0
244 // CHECK
: [0xf7,0x08,0x0a,0x7e]
246 v_cvt_f64_i32 v
[5:6], src_vccz
247 // CHECK
: [0xfb,0x08,0x0a,0x7e]
249 v_cvt_f64_i32 v
[5:6], src_execz
250 // CHECK
: [0xfc,0x08,0x0a,0x7e]
252 v_cvt_f64_i32 v
[5:6], src_scc
253 // CHECK
: [0xfd,0x08,0x0a,0x7e]
255 v_cvt_f64_i32 v
[5:6], src_lds_direct
256 // CHECK
: [0xfe,0x08,0x0a,0x7e]
258 v_cvt_f64_i32 v
[5:6], 0xaf123456
259 // CHECK
: [0xff,0x08,0x0a,0x7e,0x56,0x34,0x12,0xaf]
261 v_cvt_f64_i32 v
[5:6], 0x3f717273
262 // CHECK
: [0xff,0x08,0x0a,0x7e,0x73,0x72,0x71,0x3f]
265 // CHECK
: [0x01,0x0b,0x0a,0x7e]
267 v_cvt_f32_i32 v255
, v1
268 // CHECK
: [0x01,0x0b,0xfe,0x7f]
270 v_cvt_f32_i32 v5
, v255
271 // CHECK
: [0xff,0x0b,0x0a,0x7e]
274 // CHECK
: [0x01,0x0a,0x0a,0x7e]
276 v_cvt_f32_i32 v5
, s101
277 // CHECK
: [0x65,0x0a,0x0a,0x7e]
279 v_cvt_f32_i32 v5
, flat_scratch_lo
280 // CHECK
: [0x66,0x0a,0x0a,0x7e]
282 v_cvt_f32_i32 v5
, flat_scratch_hi
283 // CHECK
: [0x67,0x0a,0x0a,0x7e]
285 v_cvt_f32_i32 v5
, vcc_lo
286 // CHECK
: [0x6a,0x0a,0x0a,0x7e]
288 v_cvt_f32_i32 v5
, vcc_hi
289 // CHECK
: [0x6b,0x0a,0x0a,0x7e]
291 v_cvt_f32_i32 v5
, tba_lo
292 // CHECK
: [0x6c,0x0a,0x0a,0x7e]
294 v_cvt_f32_i32 v5
, tba_hi
295 // CHECK
: [0x6d,0x0a,0x0a,0x7e]
297 v_cvt_f32_i32 v5
, tma_lo
298 // CHECK
: [0x6e,0x0a,0x0a,0x7e]
300 v_cvt_f32_i32 v5
, tma_hi
301 // CHECK
: [0x6f,0x0a,0x0a,0x7e]
303 v_cvt_f32_i32 v5
, ttmp11
304 // CHECK
: [0x7b,0x0a,0x0a,0x7e]
307 // CHECK
: [0x7c,0x0a,0x0a,0x7e]
309 v_cvt_f32_i32 v5
, exec_lo
310 // CHECK
: [0x7e,0x0a,0x0a,0x7e]
312 v_cvt_f32_i32 v5
, exec_hi
313 // CHECK
: [0x7f,0x0a,0x0a,0x7e]
316 // CHECK
: [0x80,0x0a,0x0a,0x7e]
319 // CHECK
: [0xc1,0x0a,0x0a,0x7e]
321 v_cvt_f32_i32 v5
, 0.5
322 // CHECK
: [0xf0,0x0a,0x0a,0x7e]
324 v_cvt_f32_i32 v5
, -4.0
325 // CHECK
: [0xf7,0x0a,0x0a,0x7e]
327 v_cvt_f32_i32 v5
, src_vccz
328 // CHECK
: [0xfb,0x0a,0x0a,0x7e]
330 v_cvt_f32_i32 v5
, src_execz
331 // CHECK
: [0xfc,0x0a,0x0a,0x7e]
333 v_cvt_f32_i32 v5
, src_scc
334 // CHECK
: [0xfd,0x0a,0x0a,0x7e]
336 v_cvt_f32_i32 v5
, src_lds_direct
337 // CHECK
: [0xfe,0x0a,0x0a,0x7e]
339 v_cvt_f32_i32 v5
, 0xaf123456
340 // CHECK
: [0xff,0x0a,0x0a,0x7e,0x56,0x34,0x12,0xaf]
342 v_cvt_f32_i32 v5
, 0x3f717273
343 // CHECK
: [0xff,0x0a,0x0a,0x7e,0x73,0x72,0x71,0x3f]
346 // CHECK
: [0x01,0x0d,0x0a,0x7e]
348 v_cvt_f32_u32 v255
, v1
349 // CHECK
: [0x01,0x0d,0xfe,0x7f]
351 v_cvt_f32_u32 v5
, v255
352 // CHECK
: [0xff,0x0d,0x0a,0x7e]
355 // CHECK
: [0x01,0x0c,0x0a,0x7e]
357 v_cvt_f32_u32 v5
, s101
358 // CHECK
: [0x65,0x0c,0x0a,0x7e]
360 v_cvt_f32_u32 v5
, flat_scratch_lo
361 // CHECK
: [0x66,0x0c,0x0a,0x7e]
363 v_cvt_f32_u32 v5
, flat_scratch_hi
364 // CHECK
: [0x67,0x0c,0x0a,0x7e]
366 v_cvt_f32_u32 v5
, vcc_lo
367 // CHECK
: [0x6a,0x0c,0x0a,0x7e]
369 v_cvt_f32_u32 v5
, vcc_hi
370 // CHECK
: [0x6b,0x0c,0x0a,0x7e]
372 v_cvt_f32_u32 v5
, tba_lo
373 // CHECK
: [0x6c,0x0c,0x0a,0x7e]
375 v_cvt_f32_u32 v5
, tba_hi
376 // CHECK
: [0x6d,0x0c,0x0a,0x7e]
378 v_cvt_f32_u32 v5
, tma_lo
379 // CHECK
: [0x6e,0x0c,0x0a,0x7e]
381 v_cvt_f32_u32 v5
, tma_hi
382 // CHECK
: [0x6f,0x0c,0x0a,0x7e]
384 v_cvt_f32_u32 v5
, ttmp11
385 // CHECK
: [0x7b,0x0c,0x0a,0x7e]
388 // CHECK
: [0x7c,0x0c,0x0a,0x7e]
390 v_cvt_f32_u32 v5
, exec_lo
391 // CHECK
: [0x7e,0x0c,0x0a,0x7e]
393 v_cvt_f32_u32 v5
, exec_hi
394 // CHECK
: [0x7f,0x0c,0x0a,0x7e]
397 // CHECK
: [0x80,0x0c,0x0a,0x7e]
400 // CHECK
: [0xc1,0x0c,0x0a,0x7e]
402 v_cvt_f32_u32 v5
, 0.5
403 // CHECK
: [0xf0,0x0c,0x0a,0x7e]
405 v_cvt_f32_u32 v5
, -4.0
406 // CHECK
: [0xf7,0x0c,0x0a,0x7e]
408 v_cvt_f32_u32 v5
, src_vccz
409 // CHECK
: [0xfb,0x0c,0x0a,0x7e]
411 v_cvt_f32_u32 v5
, src_execz
412 // CHECK
: [0xfc,0x0c,0x0a,0x7e]
414 v_cvt_f32_u32 v5
, src_scc
415 // CHECK
: [0xfd,0x0c,0x0a,0x7e]
417 v_cvt_f32_u32 v5
, src_lds_direct
418 // CHECK
: [0xfe,0x0c,0x0a,0x7e]
420 v_cvt_f32_u32 v5
, 0xaf123456
421 // CHECK
: [0xff,0x0c,0x0a,0x7e,0x56,0x34,0x12,0xaf]
423 v_cvt_f32_u32 v5
, 0x3f717273
424 // CHECK
: [0xff,0x0c,0x0a,0x7e,0x73,0x72,0x71,0x3f]
427 // CHECK
: [0x01,0x0f,0x0a,0x7e]
429 v_cvt_u32_f32 v255
, v1
430 // CHECK
: [0x01,0x0f,0xfe,0x7f]
432 v_cvt_u32_f32 v5
, v255
433 // CHECK
: [0xff,0x0f,0x0a,0x7e]
436 // CHECK
: [0x01,0x0e,0x0a,0x7e]
438 v_cvt_u32_f32 v5
, s101
439 // CHECK
: [0x65,0x0e,0x0a,0x7e]
441 v_cvt_u32_f32 v5
, flat_scratch_lo
442 // CHECK
: [0x66,0x0e,0x0a,0x7e]
444 v_cvt_u32_f32 v5
, flat_scratch_hi
445 // CHECK
: [0x67,0x0e,0x0a,0x7e]
447 v_cvt_u32_f32 v5
, vcc_lo
448 // CHECK
: [0x6a,0x0e,0x0a,0x7e]
450 v_cvt_u32_f32 v5
, vcc_hi
451 // CHECK
: [0x6b,0x0e,0x0a,0x7e]
453 v_cvt_u32_f32 v5
, tba_lo
454 // CHECK
: [0x6c,0x0e,0x0a,0x7e]
456 v_cvt_u32_f32 v5
, tba_hi
457 // CHECK
: [0x6d,0x0e,0x0a,0x7e]
459 v_cvt_u32_f32 v5
, tma_lo
460 // CHECK
: [0x6e,0x0e,0x0a,0x7e]
462 v_cvt_u32_f32 v5
, tma_hi
463 // CHECK
: [0x6f,0x0e,0x0a,0x7e]
465 v_cvt_u32_f32 v5
, ttmp11
466 // CHECK
: [0x7b,0x0e,0x0a,0x7e]
469 // CHECK
: [0x7c,0x0e,0x0a,0x7e]
471 v_cvt_u32_f32 v5
, exec_lo
472 // CHECK
: [0x7e,0x0e,0x0a,0x7e]
474 v_cvt_u32_f32 v5
, exec_hi
475 // CHECK
: [0x7f,0x0e,0x0a,0x7e]
478 // CHECK
: [0x80,0x0e,0x0a,0x7e]
481 // CHECK
: [0xc1,0x0e,0x0a,0x7e]
483 v_cvt_u32_f32 v5
, 0.5
484 // CHECK
: [0xf0,0x0e,0x0a,0x7e]
486 v_cvt_u32_f32 v5
, -4.0
487 // CHECK
: [0xf7,0x0e,0x0a,0x7e]
489 v_cvt_u32_f32 v5
, src_vccz
490 // CHECK
: [0xfb,0x0e,0x0a,0x7e]
492 v_cvt_u32_f32 v5
, src_execz
493 // CHECK
: [0xfc,0x0e,0x0a,0x7e]
495 v_cvt_u32_f32 v5
, src_scc
496 // CHECK
: [0xfd,0x0e,0x0a,0x7e]
498 v_cvt_u32_f32 v5
, src_lds_direct
499 // CHECK
: [0xfe,0x0e,0x0a,0x7e]
501 v_cvt_u32_f32 v5
, 0xaf123456
502 // CHECK
: [0xff,0x0e,0x0a,0x7e,0x56,0x34,0x12,0xaf]
504 v_cvt_u32_f32 v5
, 0x3f717273
505 // CHECK
: [0xff,0x0e,0x0a,0x7e,0x73,0x72,0x71,0x3f]
508 // CHECK
: [0x01,0x11,0x0a,0x7e]
510 v_cvt_i32_f32 v255
, v1
511 // CHECK
: [0x01,0x11,0xfe,0x7f]
513 v_cvt_i32_f32 v5
, v255
514 // CHECK
: [0xff,0x11,0x0a,0x7e]
517 // CHECK
: [0x01,0x10,0x0a,0x7e]
519 v_cvt_i32_f32 v5
, s101
520 // CHECK
: [0x65,0x10,0x0a,0x7e]
522 v_cvt_i32_f32 v5
, flat_scratch_lo
523 // CHECK
: [0x66,0x10,0x0a,0x7e]
525 v_cvt_i32_f32 v5
, flat_scratch_hi
526 // CHECK
: [0x67,0x10,0x0a,0x7e]
528 v_cvt_i32_f32 v5
, vcc_lo
529 // CHECK
: [0x6a,0x10,0x0a,0x7e]
531 v_cvt_i32_f32 v5
, vcc_hi
532 // CHECK
: [0x6b,0x10,0x0a,0x7e]
534 v_cvt_i32_f32 v5
, tba_lo
535 // CHECK
: [0x6c,0x10,0x0a,0x7e]
537 v_cvt_i32_f32 v5
, tba_hi
538 // CHECK
: [0x6d,0x10,0x0a,0x7e]
540 v_cvt_i32_f32 v5
, tma_lo
541 // CHECK
: [0x6e,0x10,0x0a,0x7e]
543 v_cvt_i32_f32 v5
, tma_hi
544 // CHECK
: [0x6f,0x10,0x0a,0x7e]
546 v_cvt_i32_f32 v5
, ttmp11
547 // CHECK
: [0x7b,0x10,0x0a,0x7e]
550 // CHECK
: [0x7c,0x10,0x0a,0x7e]
552 v_cvt_i32_f32 v5
, exec_lo
553 // CHECK
: [0x7e,0x10,0x0a,0x7e]
555 v_cvt_i32_f32 v5
, exec_hi
556 // CHECK
: [0x7f,0x10,0x0a,0x7e]
559 // CHECK
: [0x80,0x10,0x0a,0x7e]
562 // CHECK
: [0xc1,0x10,0x0a,0x7e]
564 v_cvt_i32_f32 v5
, 0.5
565 // CHECK
: [0xf0,0x10,0x0a,0x7e]
567 v_cvt_i32_f32 v5
, -4.0
568 // CHECK
: [0xf7,0x10,0x0a,0x7e]
570 v_cvt_i32_f32 v5
, src_vccz
571 // CHECK
: [0xfb,0x10,0x0a,0x7e]
573 v_cvt_i32_f32 v5
, src_execz
574 // CHECK
: [0xfc,0x10,0x0a,0x7e]
576 v_cvt_i32_f32 v5
, src_scc
577 // CHECK
: [0xfd,0x10,0x0a,0x7e]
579 v_cvt_i32_f32 v5
, src_lds_direct
580 // CHECK
: [0xfe,0x10,0x0a,0x7e]
582 v_cvt_i32_f32 v5
, 0xaf123456
583 // CHECK
: [0xff,0x10,0x0a,0x7e,0x56,0x34,0x12,0xaf]
585 v_cvt_i32_f32 v5
, 0x3f717273
586 // CHECK
: [0xff,0x10,0x0a,0x7e,0x73,0x72,0x71,0x3f]
589 // CHECK
: [0x01,0x15,0x0a,0x7e]
591 v_cvt_f16_f32 v255
, v1
592 // CHECK
: [0x01,0x15,0xfe,0x7f]
594 v_cvt_f16_f32 v5
, v255
595 // CHECK
: [0xff,0x15,0x0a,0x7e]
598 // CHECK
: [0x01,0x14,0x0a,0x7e]
600 v_cvt_f16_f32 v5
, s101
601 // CHECK
: [0x65,0x14,0x0a,0x7e]
603 v_cvt_f16_f32 v5
, flat_scratch_lo
604 // CHECK
: [0x66,0x14,0x0a,0x7e]
606 v_cvt_f16_f32 v5
, flat_scratch_hi
607 // CHECK
: [0x67,0x14,0x0a,0x7e]
609 v_cvt_f16_f32 v5
, vcc_lo
610 // CHECK
: [0x6a,0x14,0x0a,0x7e]
612 v_cvt_f16_f32 v5
, vcc_hi
613 // CHECK
: [0x6b,0x14,0x0a,0x7e]
615 v_cvt_f16_f32 v5
, tba_lo
616 // CHECK
: [0x6c,0x14,0x0a,0x7e]
618 v_cvt_f16_f32 v5
, tba_hi
619 // CHECK
: [0x6d,0x14,0x0a,0x7e]
621 v_cvt_f16_f32 v5
, tma_lo
622 // CHECK
: [0x6e,0x14,0x0a,0x7e]
624 v_cvt_f16_f32 v5
, tma_hi
625 // CHECK
: [0x6f,0x14,0x0a,0x7e]
627 v_cvt_f16_f32 v5
, ttmp11
628 // CHECK
: [0x7b,0x14,0x0a,0x7e]
631 // CHECK
: [0x7c,0x14,0x0a,0x7e]
633 v_cvt_f16_f32 v5
, exec_lo
634 // CHECK
: [0x7e,0x14,0x0a,0x7e]
636 v_cvt_f16_f32 v5
, exec_hi
637 // CHECK
: [0x7f,0x14,0x0a,0x7e]
640 // CHECK
: [0x80,0x14,0x0a,0x7e]
643 // CHECK
: [0xc1,0x14,0x0a,0x7e]
645 v_cvt_f16_f32 v5
, 0.5
646 // CHECK
: [0xf0,0x14,0x0a,0x7e]
648 v_cvt_f16_f32 v5
, -4.0
649 // CHECK
: [0xf7,0x14,0x0a,0x7e]
651 v_cvt_f16_f32 v5
, src_vccz
652 // CHECK
: [0xfb,0x14,0x0a,0x7e]
654 v_cvt_f16_f32 v5
, src_execz
655 // CHECK
: [0xfc,0x14,0x0a,0x7e]
657 v_cvt_f16_f32 v5
, src_scc
658 // CHECK
: [0xfd,0x14,0x0a,0x7e]
660 v_cvt_f16_f32 v5
, src_lds_direct
661 // CHECK
: [0xfe,0x14,0x0a,0x7e]
663 v_cvt_f16_f32 v5
, 0xaf123456
664 // CHECK
: [0xff,0x14,0x0a,0x7e,0x56,0x34,0x12,0xaf]
666 v_cvt_f16_f32 v5
, 0x3f717273
667 // CHECK
: [0xff,0x14,0x0a,0x7e,0x73,0x72,0x71,0x3f]
670 // CHECK
: [0x01,0x17,0x0a,0x7e]
672 v_cvt_f32_f16 v255
, v1
673 // CHECK
: [0x01,0x17,0xfe,0x7f]
675 v_cvt_f32_f16 v5
, v255
676 // CHECK
: [0xff,0x17,0x0a,0x7e]
679 // CHECK
: [0x01,0x16,0x0a,0x7e]
681 v_cvt_f32_f16 v5
, s101
682 // CHECK
: [0x65,0x16,0x0a,0x7e]
684 v_cvt_f32_f16 v5
, flat_scratch_lo
685 // CHECK
: [0x66,0x16,0x0a,0x7e]
687 v_cvt_f32_f16 v5
, flat_scratch_hi
688 // CHECK
: [0x67,0x16,0x0a,0x7e]
690 v_cvt_f32_f16 v5
, vcc_lo
691 // CHECK
: [0x6a,0x16,0x0a,0x7e]
693 v_cvt_f32_f16 v5
, vcc_hi
694 // CHECK
: [0x6b,0x16,0x0a,0x7e]
696 v_cvt_f32_f16 v5
, tba_lo
697 // CHECK
: [0x6c,0x16,0x0a,0x7e]
699 v_cvt_f32_f16 v5
, tba_hi
700 // CHECK
: [0x6d,0x16,0x0a,0x7e]
702 v_cvt_f32_f16 v5
, tma_lo
703 // CHECK
: [0x6e,0x16,0x0a,0x7e]
705 v_cvt_f32_f16 v5
, tma_hi
706 // CHECK
: [0x6f,0x16,0x0a,0x7e]
708 v_cvt_f32_f16 v5
, ttmp11
709 // CHECK
: [0x7b,0x16,0x0a,0x7e]
712 // CHECK
: [0x7c,0x16,0x0a,0x7e]
714 v_cvt_f32_f16 v5
, exec_lo
715 // CHECK
: [0x7e,0x16,0x0a,0x7e]
717 v_cvt_f32_f16 v5
, exec_hi
718 // CHECK
: [0x7f,0x16,0x0a,0x7e]
721 // CHECK
: [0x80,0x16,0x0a,0x7e]
724 // CHECK
: [0xc1,0x16,0x0a,0x7e]
726 v_cvt_f32_f16 v5
, 0.5
727 // CHECK
: [0xf0,0x16,0x0a,0x7e]
729 v_cvt_f32_f16 v5
, -4.0
730 // CHECK
: [0xf7,0x16,0x0a,0x7e]
732 v_cvt_f32_f16 v5
, src_vccz
733 // CHECK
: [0xfb,0x16,0x0a,0x7e]
735 v_cvt_f32_f16 v5
, src_execz
736 // CHECK
: [0xfc,0x16,0x0a,0x7e]
738 v_cvt_f32_f16 v5
, src_scc
739 // CHECK
: [0xfd,0x16,0x0a,0x7e]
741 v_cvt_f32_f16 v5
, src_lds_direct
742 // CHECK
: [0xfe,0x16,0x0a,0x7e]
744 v_cvt_f32_f16 v5
, 0xfe0b
745 // CHECK
: [0xff,0x16,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
747 v_cvt_f32_f16 v5
, 0x3456
748 // CHECK
: [0xff,0x16,0x0a,0x7e,0x56,0x34,0x00,0x00]
750 v_cvt_rpi_i32_f32 v5
, v1
751 // CHECK
: [0x01,0x19,0x0a,0x7e]
753 v_cvt_rpi_i32_f32 v255
, v1
754 // CHECK
: [0x01,0x19,0xfe,0x7f]
756 v_cvt_rpi_i32_f32 v5
, v255
757 // CHECK
: [0xff,0x19,0x0a,0x7e]
759 v_cvt_rpi_i32_f32 v5
, s1
760 // CHECK
: [0x01,0x18,0x0a,0x7e]
762 v_cvt_rpi_i32_f32 v5
, s101
763 // CHECK
: [0x65,0x18,0x0a,0x7e]
765 v_cvt_rpi_i32_f32 v5
, flat_scratch_lo
766 // CHECK
: [0x66,0x18,0x0a,0x7e]
768 v_cvt_rpi_i32_f32 v5
, flat_scratch_hi
769 // CHECK
: [0x67,0x18,0x0a,0x7e]
771 v_cvt_rpi_i32_f32 v5
, vcc_lo
772 // CHECK
: [0x6a,0x18,0x0a,0x7e]
774 v_cvt_rpi_i32_f32 v5
, vcc_hi
775 // CHECK
: [0x6b,0x18,0x0a,0x7e]
777 v_cvt_rpi_i32_f32 v5
, tba_lo
778 // CHECK
: [0x6c,0x18,0x0a,0x7e]
780 v_cvt_rpi_i32_f32 v5
, tba_hi
781 // CHECK
: [0x6d,0x18,0x0a,0x7e]
783 v_cvt_rpi_i32_f32 v5
, tma_lo
784 // CHECK
: [0x6e,0x18,0x0a,0x7e]
786 v_cvt_rpi_i32_f32 v5
, tma_hi
787 // CHECK
: [0x6f,0x18,0x0a,0x7e]
789 v_cvt_rpi_i32_f32 v5
, ttmp11
790 // CHECK
: [0x7b,0x18,0x0a,0x7e]
792 v_cvt_rpi_i32_f32 v5
, m0
793 // CHECK
: [0x7c,0x18,0x0a,0x7e]
795 v_cvt_rpi_i32_f32 v5
, exec_lo
796 // CHECK
: [0x7e,0x18,0x0a,0x7e]
798 v_cvt_rpi_i32_f32 v5
, exec_hi
799 // CHECK
: [0x7f,0x18,0x0a,0x7e]
801 v_cvt_rpi_i32_f32 v5
, 0
802 // CHECK
: [0x80,0x18,0x0a,0x7e]
804 v_cvt_rpi_i32_f32 v5
, -1
805 // CHECK
: [0xc1,0x18,0x0a,0x7e]
807 v_cvt_rpi_i32_f32 v5
, 0.5
808 // CHECK
: [0xf0,0x18,0x0a,0x7e]
810 v_cvt_rpi_i32_f32 v5
, -4.0
811 // CHECK
: [0xf7,0x18,0x0a,0x7e]
813 v_cvt_rpi_i32_f32 v5
, src_vccz
814 // CHECK
: [0xfb,0x18,0x0a,0x7e]
816 v_cvt_rpi_i32_f32 v5
, src_execz
817 // CHECK
: [0xfc,0x18,0x0a,0x7e]
819 v_cvt_rpi_i32_f32 v5
, src_scc
820 // CHECK
: [0xfd,0x18,0x0a,0x7e]
822 v_cvt_rpi_i32_f32 v5
, src_lds_direct
823 // CHECK
: [0xfe,0x18,0x0a,0x7e]
825 v_cvt_rpi_i32_f32 v5
, 0xaf123456
826 // CHECK
: [0xff,0x18,0x0a,0x7e,0x56,0x34,0x12,0xaf]
828 v_cvt_rpi_i32_f32 v5
, 0x3f717273
829 // CHECK
: [0xff,0x18,0x0a,0x7e,0x73,0x72,0x71,0x3f]
831 v_cvt_flr_i32_f32 v5
, v1
832 // CHECK
: [0x01,0x1b,0x0a,0x7e]
834 v_cvt_flr_i32_f32 v255
, v1
835 // CHECK
: [0x01,0x1b,0xfe,0x7f]
837 v_cvt_flr_i32_f32 v5
, v255
838 // CHECK
: [0xff,0x1b,0x0a,0x7e]
840 v_cvt_flr_i32_f32 v5
, s1
841 // CHECK
: [0x01,0x1a,0x0a,0x7e]
843 v_cvt_flr_i32_f32 v5
, s101
844 // CHECK
: [0x65,0x1a,0x0a,0x7e]
846 v_cvt_flr_i32_f32 v5
, flat_scratch_lo
847 // CHECK
: [0x66,0x1a,0x0a,0x7e]
849 v_cvt_flr_i32_f32 v5
, flat_scratch_hi
850 // CHECK
: [0x67,0x1a,0x0a,0x7e]
852 v_cvt_flr_i32_f32 v5
, vcc_lo
853 // CHECK
: [0x6a,0x1a,0x0a,0x7e]
855 v_cvt_flr_i32_f32 v5
, vcc_hi
856 // CHECK
: [0x6b,0x1a,0x0a,0x7e]
858 v_cvt_flr_i32_f32 v5
, tba_lo
859 // CHECK
: [0x6c,0x1a,0x0a,0x7e]
861 v_cvt_flr_i32_f32 v5
, tba_hi
862 // CHECK
: [0x6d,0x1a,0x0a,0x7e]
864 v_cvt_flr_i32_f32 v5
, tma_lo
865 // CHECK
: [0x6e,0x1a,0x0a,0x7e]
867 v_cvt_flr_i32_f32 v5
, tma_hi
868 // CHECK
: [0x6f,0x1a,0x0a,0x7e]
870 v_cvt_flr_i32_f32 v5
, ttmp11
871 // CHECK
: [0x7b,0x1a,0x0a,0x7e]
873 v_cvt_flr_i32_f32 v5
, m0
874 // CHECK
: [0x7c,0x1a,0x0a,0x7e]
876 v_cvt_flr_i32_f32 v5
, exec_lo
877 // CHECK
: [0x7e,0x1a,0x0a,0x7e]
879 v_cvt_flr_i32_f32 v5
, exec_hi
880 // CHECK
: [0x7f,0x1a,0x0a,0x7e]
882 v_cvt_flr_i32_f32 v5
, 0
883 // CHECK
: [0x80,0x1a,0x0a,0x7e]
885 v_cvt_flr_i32_f32 v5
, -1
886 // CHECK
: [0xc1,0x1a,0x0a,0x7e]
888 v_cvt_flr_i32_f32 v5
, 0.5
889 // CHECK
: [0xf0,0x1a,0x0a,0x7e]
891 v_cvt_flr_i32_f32 v5
, -4.0
892 // CHECK
: [0xf7,0x1a,0x0a,0x7e]
894 v_cvt_flr_i32_f32 v5
, src_vccz
895 // CHECK
: [0xfb,0x1a,0x0a,0x7e]
897 v_cvt_flr_i32_f32 v5
, src_execz
898 // CHECK
: [0xfc,0x1a,0x0a,0x7e]
900 v_cvt_flr_i32_f32 v5
, src_scc
901 // CHECK
: [0xfd,0x1a,0x0a,0x7e]
903 v_cvt_flr_i32_f32 v5
, src_lds_direct
904 // CHECK
: [0xfe,0x1a,0x0a,0x7e]
906 v_cvt_flr_i32_f32 v5
, 0xaf123456
907 // CHECK
: [0xff,0x1a,0x0a,0x7e,0x56,0x34,0x12,0xaf]
909 v_cvt_flr_i32_f32 v5
, 0x3f717273
910 // CHECK
: [0xff,0x1a,0x0a,0x7e,0x73,0x72,0x71,0x3f]
912 v_cvt_off_f32_i4 v5
, v1
913 // CHECK
: [0x01,0x1d,0x0a,0x7e]
915 v_cvt_off_f32_i4 v255
, v1
916 // CHECK
: [0x01,0x1d,0xfe,0x7f]
918 v_cvt_off_f32_i4 v5
, v255
919 // CHECK
: [0xff,0x1d,0x0a,0x7e]
921 v_cvt_off_f32_i4 v5
, s1
922 // CHECK
: [0x01,0x1c,0x0a,0x7e]
924 v_cvt_off_f32_i4 v5
, s101
925 // CHECK
: [0x65,0x1c,0x0a,0x7e]
927 v_cvt_off_f32_i4 v5
, flat_scratch_lo
928 // CHECK
: [0x66,0x1c,0x0a,0x7e]
930 v_cvt_off_f32_i4 v5
, flat_scratch_hi
931 // CHECK
: [0x67,0x1c,0x0a,0x7e]
933 v_cvt_off_f32_i4 v5
, vcc_lo
934 // CHECK
: [0x6a,0x1c,0x0a,0x7e]
936 v_cvt_off_f32_i4 v5
, vcc_hi
937 // CHECK
: [0x6b,0x1c,0x0a,0x7e]
939 v_cvt_off_f32_i4 v5
, tba_lo
940 // CHECK
: [0x6c,0x1c,0x0a,0x7e]
942 v_cvt_off_f32_i4 v5
, tba_hi
943 // CHECK
: [0x6d,0x1c,0x0a,0x7e]
945 v_cvt_off_f32_i4 v5
, tma_lo
946 // CHECK
: [0x6e,0x1c,0x0a,0x7e]
948 v_cvt_off_f32_i4 v5
, tma_hi
949 // CHECK
: [0x6f,0x1c,0x0a,0x7e]
951 v_cvt_off_f32_i4 v5
, ttmp11
952 // CHECK
: [0x7b,0x1c,0x0a,0x7e]
954 v_cvt_off_f32_i4 v5
, m0
955 // CHECK
: [0x7c,0x1c,0x0a,0x7e]
957 v_cvt_off_f32_i4 v5
, exec_lo
958 // CHECK
: [0x7e,0x1c,0x0a,0x7e]
960 v_cvt_off_f32_i4 v5
, exec_hi
961 // CHECK
: [0x7f,0x1c,0x0a,0x7e]
963 v_cvt_off_f32_i4 v5
, 0
964 // CHECK
: [0x80,0x1c,0x0a,0x7e]
966 v_cvt_off_f32_i4 v5
, -1
967 // CHECK
: [0xc1,0x1c,0x0a,0x7e]
969 v_cvt_off_f32_i4 v5
, 0.5
970 // CHECK
: [0xf0,0x1c,0x0a,0x7e]
972 v_cvt_off_f32_i4 v5
, -4.0
973 // CHECK
: [0xf7,0x1c,0x0a,0x7e]
975 v_cvt_off_f32_i4 v5
, src_vccz
976 // CHECK
: [0xfb,0x1c,0x0a,0x7e]
978 v_cvt_off_f32_i4 v5
, src_execz
979 // CHECK
: [0xfc,0x1c,0x0a,0x7e]
981 v_cvt_off_f32_i4 v5
, src_scc
982 // CHECK
: [0xfd,0x1c,0x0a,0x7e]
984 v_cvt_off_f32_i4 v5
, src_lds_direct
985 // CHECK
: [0xfe,0x1c,0x0a,0x7e]
987 v_cvt_off_f32_i4 v5
, 0x4f
988 // CHECK
: [0xff,0x1c,0x0a,0x7e,0x4f,0x00,0x00,0x00]
990 v_cvt_off_f32_i4 v5
, 0x41
991 // CHECK
: [0xff,0x1c,0x0a,0x7e,0x41,0x00,0x00,0x00]
993 v_cvt_f32_f64 v5
, v
[1:2]
994 // CHECK
: [0x01,0x1f,0x0a,0x7e]
996 v_cvt_f32_f64 v255
, v
[1:2]
997 // CHECK
: [0x01,0x1f,0xfe,0x7f]
999 v_cvt_f32_f64 v5
, v
[254:255]
1000 // CHECK
: [0xfe,0x1f,0x0a,0x7e]
1002 v_cvt_f32_f64 v5
, s
[2:3]
1003 // CHECK
: [0x02,0x1e,0x0a,0x7e]
1005 v_cvt_f32_f64 v5
, s
[4:5]
1006 // CHECK
: [0x04,0x1e,0x0a,0x7e]
1008 v_cvt_f32_f64 v5
, s
[100:101]
1009 // CHECK
: [0x64,0x1e,0x0a,0x7e]
1011 v_cvt_f32_f64 v5
, flat_scratch
1012 // CHECK
: [0x66,0x1e,0x0a,0x7e]
1014 v_cvt_f32_f64 v5
, vcc
1015 // CHECK
: [0x6a,0x1e,0x0a,0x7e]
1017 v_cvt_f32_f64 v5
, tba
1018 // CHECK
: [0x6c,0x1e,0x0a,0x7e]
1020 v_cvt_f32_f64 v5
, tma
1021 // CHECK
: [0x6e,0x1e,0x0a,0x7e]
1023 v_cvt_f32_f64 v5
, ttmp
[10:11]
1024 // CHECK
: [0x7a,0x1e,0x0a,0x7e]
1026 v_cvt_f32_f64 v5
, exec
1027 // CHECK
: [0x7e,0x1e,0x0a,0x7e]
1030 // CHECK
: [0x80,0x1e,0x0a,0x7e]
1032 v_cvt_f32_f64 v5
, -1
1033 // CHECK
: [0xc1,0x1e,0x0a,0x7e]
1035 v_cvt_f32_f64 v5
, 0.5
1036 // CHECK
: [0xf0,0x1e,0x0a,0x7e]
1038 v_cvt_f32_f64 v5
, -4.0
1039 // CHECK
: [0xf7,0x1e,0x0a,0x7e]
1041 v_cvt_f32_f64 v5
, src_vccz
1042 // CHECK
: [0xfb,0x1e,0x0a,0x7e]
1044 v_cvt_f32_f64 v5
, src_execz
1045 // CHECK
: [0xfc,0x1e,0x0a,0x7e]
1047 v_cvt_f32_f64 v5
, src_scc
1048 // CHECK
: [0xfd,0x1e,0x0a,0x7e]
1050 v_cvt_f32_f64 v5
, 0xaf123456
1051 // CHECK
: [0xff,0x1e,0x0a,0x7e,0x56,0x34,0x12,0xaf]
1053 v_cvt_f32_f64 v5
, 0x3f717273
1054 // CHECK
: [0xff,0x1e,0x0a,0x7e,0x73,0x72,0x71,0x3f]
1056 v_cvt_f64_f32 v
[5:6], v1
1057 // CHECK
: [0x01,0x21,0x0a,0x7e]
1059 v_cvt_f64_f32 v
[254:255], v1
1060 // CHECK
: [0x01,0x21,0xfc,0x7f]
1062 v_cvt_f64_f32 v
[5:6], v255
1063 // CHECK
: [0xff,0x21,0x0a,0x7e]
1065 v_cvt_f64_f32 v
[5:6], s1
1066 // CHECK
: [0x01,0x20,0x0a,0x7e]
1068 v_cvt_f64_f32 v
[5:6], s101
1069 // CHECK
: [0x65,0x20,0x0a,0x7e]
1071 v_cvt_f64_f32 v
[5:6], flat_scratch_lo
1072 // CHECK
: [0x66,0x20,0x0a,0x7e]
1074 v_cvt_f64_f32 v
[5:6], flat_scratch_hi
1075 // CHECK
: [0x67,0x20,0x0a,0x7e]
1077 v_cvt_f64_f32 v
[5:6], vcc_lo
1078 // CHECK
: [0x6a,0x20,0x0a,0x7e]
1080 v_cvt_f64_f32 v
[5:6], vcc_hi
1081 // CHECK
: [0x6b,0x20,0x0a,0x7e]
1083 v_cvt_f64_f32 v
[5:6], tba_lo
1084 // CHECK
: [0x6c,0x20,0x0a,0x7e]
1086 v_cvt_f64_f32 v
[5:6], tba_hi
1087 // CHECK
: [0x6d,0x20,0x0a,0x7e]
1089 v_cvt_f64_f32 v
[5:6], tma_lo
1090 // CHECK
: [0x6e,0x20,0x0a,0x7e]
1092 v_cvt_f64_f32 v
[5:6], tma_hi
1093 // CHECK
: [0x6f,0x20,0x0a,0x7e]
1095 v_cvt_f64_f32 v
[5:6], ttmp11
1096 // CHECK
: [0x7b,0x20,0x0a,0x7e]
1098 v_cvt_f64_f32 v
[5:6], m0
1099 // CHECK
: [0x7c,0x20,0x0a,0x7e]
1101 v_cvt_f64_f32 v
[5:6], exec_lo
1102 // CHECK
: [0x7e,0x20,0x0a,0x7e]
1104 v_cvt_f64_f32 v
[5:6], exec_hi
1105 // CHECK
: [0x7f,0x20,0x0a,0x7e]
1107 v_cvt_f64_f32 v
[5:6], 0
1108 // CHECK
: [0x80,0x20,0x0a,0x7e]
1110 v_cvt_f64_f32 v
[5:6], -1
1111 // CHECK
: [0xc1,0x20,0x0a,0x7e]
1113 v_cvt_f64_f32 v
[5:6], 0.5
1114 // CHECK
: [0xf0,0x20,0x0a,0x7e]
1116 v_cvt_f64_f32 v
[5:6], -4.0
1117 // CHECK
: [0xf7,0x20,0x0a,0x7e]
1119 v_cvt_f64_f32 v
[5:6], src_vccz
1120 // CHECK
: [0xfb,0x20,0x0a,0x7e]
1122 v_cvt_f64_f32 v
[5:6], src_execz
1123 // CHECK
: [0xfc,0x20,0x0a,0x7e]
1125 v_cvt_f64_f32 v
[5:6], src_scc
1126 // CHECK
: [0xfd,0x20,0x0a,0x7e]
1128 v_cvt_f64_f32 v
[5:6], src_lds_direct
1129 // CHECK
: [0xfe,0x20,0x0a,0x7e]
1131 v_cvt_f64_f32 v
[5:6], 0xaf123456
1132 // CHECK
: [0xff,0x20,0x0a,0x7e,0x56,0x34,0x12,0xaf]
1134 v_cvt_f64_f32 v
[5:6], 0x3f717273
1135 // CHECK
: [0xff,0x20,0x0a,0x7e,0x73,0x72,0x71,0x3f]
1137 v_cvt_f32_ubyte0 v5
, v1
1138 // CHECK
: [0x01,0x23,0x0a,0x7e]
1140 v_cvt_f32_ubyte0 v255
, v1
1141 // CHECK
: [0x01,0x23,0xfe,0x7f]
1143 v_cvt_f32_ubyte0 v5
, v255
1144 // CHECK
: [0xff,0x23,0x0a,0x7e]
1146 v_cvt_f32_ubyte0 v5
, s1
1147 // CHECK
: [0x01,0x22,0x0a,0x7e]
1149 v_cvt_f32_ubyte0 v5
, s101
1150 // CHECK
: [0x65,0x22,0x0a,0x7e]
1152 v_cvt_f32_ubyte0 v5
, flat_scratch_lo
1153 // CHECK
: [0x66,0x22,0x0a,0x7e]
1155 v_cvt_f32_ubyte0 v5
, flat_scratch_hi
1156 // CHECK
: [0x67,0x22,0x0a,0x7e]
1158 v_cvt_f32_ubyte0 v5
, vcc_lo
1159 // CHECK
: [0x6a,0x22,0x0a,0x7e]
1161 v_cvt_f32_ubyte0 v5
, vcc_hi
1162 // CHECK
: [0x6b,0x22,0x0a,0x7e]
1164 v_cvt_f32_ubyte0 v5
, tba_lo
1165 // CHECK
: [0x6c,0x22,0x0a,0x7e]
1167 v_cvt_f32_ubyte0 v5
, tba_hi
1168 // CHECK
: [0x6d,0x22,0x0a,0x7e]
1170 v_cvt_f32_ubyte0 v5
, tma_lo
1171 // CHECK
: [0x6e,0x22,0x0a,0x7e]
1173 v_cvt_f32_ubyte0 v5
, tma_hi
1174 // CHECK
: [0x6f,0x22,0x0a,0x7e]
1176 v_cvt_f32_ubyte0 v5
, ttmp11
1177 // CHECK
: [0x7b,0x22,0x0a,0x7e]
1179 v_cvt_f32_ubyte0 v5
, m0
1180 // CHECK
: [0x7c,0x22,0x0a,0x7e]
1182 v_cvt_f32_ubyte0 v5
, exec_lo
1183 // CHECK
: [0x7e,0x22,0x0a,0x7e]
1185 v_cvt_f32_ubyte0 v5
, exec_hi
1186 // CHECK
: [0x7f,0x22,0x0a,0x7e]
1188 v_cvt_f32_ubyte0 v5
, 0
1189 // CHECK
: [0x80,0x22,0x0a,0x7e]
1191 v_cvt_f32_ubyte0 v5
, -1
1192 // CHECK
: [0xc1,0x22,0x0a,0x7e]
1194 v_cvt_f32_ubyte0 v5
, 0.5
1195 // CHECK
: [0xf0,0x22,0x0a,0x7e]
1197 v_cvt_f32_ubyte0 v5
, -4.0
1198 // CHECK
: [0xf7,0x22,0x0a,0x7e]
1200 v_cvt_f32_ubyte0 v5
, src_vccz
1201 // CHECK
: [0xfb,0x22,0x0a,0x7e]
1203 v_cvt_f32_ubyte0 v5
, src_execz
1204 // CHECK
: [0xfc,0x22,0x0a,0x7e]
1206 v_cvt_f32_ubyte0 v5
, src_scc
1207 // CHECK
: [0xfd,0x22,0x0a,0x7e]
1209 v_cvt_f32_ubyte0 v5
, src_lds_direct
1210 // CHECK
: [0xfe,0x22,0x0a,0x7e]
1212 v_cvt_f32_ubyte0 v5
, 0xaf123456
1213 // CHECK
: [0xff,0x22,0x0a,0x7e,0x56,0x34,0x12,0xaf]
1215 v_cvt_f32_ubyte0 v5
, 0x3f717273
1216 // CHECK
: [0xff,0x22,0x0a,0x7e,0x73,0x72,0x71,0x3f]
1218 v_cvt_f32_ubyte1 v5
, v1
1219 // CHECK
: [0x01,0x25,0x0a,0x7e]
1221 v_cvt_f32_ubyte1 v255
, v1
1222 // CHECK
: [0x01,0x25,0xfe,0x7f]
1224 v_cvt_f32_ubyte1 v5
, v255
1225 // CHECK
: [0xff,0x25,0x0a,0x7e]
1227 v_cvt_f32_ubyte1 v5
, s1
1228 // CHECK
: [0x01,0x24,0x0a,0x7e]
1230 v_cvt_f32_ubyte1 v5
, s101
1231 // CHECK
: [0x65,0x24,0x0a,0x7e]
1233 v_cvt_f32_ubyte1 v5
, flat_scratch_lo
1234 // CHECK
: [0x66,0x24,0x0a,0x7e]
1236 v_cvt_f32_ubyte1 v5
, flat_scratch_hi
1237 // CHECK
: [0x67,0x24,0x0a,0x7e]
1239 v_cvt_f32_ubyte1 v5
, vcc_lo
1240 // CHECK
: [0x6a,0x24,0x0a,0x7e]
1242 v_cvt_f32_ubyte1 v5
, vcc_hi
1243 // CHECK
: [0x6b,0x24,0x0a,0x7e]
1245 v_cvt_f32_ubyte1 v5
, tba_lo
1246 // CHECK
: [0x6c,0x24,0x0a,0x7e]
1248 v_cvt_f32_ubyte1 v5
, tba_hi
1249 // CHECK
: [0x6d,0x24,0x0a,0x7e]
1251 v_cvt_f32_ubyte1 v5
, tma_lo
1252 // CHECK
: [0x6e,0x24,0x0a,0x7e]
1254 v_cvt_f32_ubyte1 v5
, tma_hi
1255 // CHECK
: [0x6f,0x24,0x0a,0x7e]
1257 v_cvt_f32_ubyte1 v5
, ttmp11
1258 // CHECK
: [0x7b,0x24,0x0a,0x7e]
1260 v_cvt_f32_ubyte1 v5
, m0
1261 // CHECK
: [0x7c,0x24,0x0a,0x7e]
1263 v_cvt_f32_ubyte1 v5
, exec_lo
1264 // CHECK
: [0x7e,0x24,0x0a,0x7e]
1266 v_cvt_f32_ubyte1 v5
, exec_hi
1267 // CHECK
: [0x7f,0x24,0x0a,0x7e]
1269 v_cvt_f32_ubyte1 v5
, 0
1270 // CHECK
: [0x80,0x24,0x0a,0x7e]
1272 v_cvt_f32_ubyte1 v5
, -1
1273 // CHECK
: [0xc1,0x24,0x0a,0x7e]
1275 v_cvt_f32_ubyte1 v5
, 0.5
1276 // CHECK
: [0xf0,0x24,0x0a,0x7e]
1278 v_cvt_f32_ubyte1 v5
, -4.0
1279 // CHECK
: [0xf7,0x24,0x0a,0x7e]
1281 v_cvt_f32_ubyte1 v5
, src_vccz
1282 // CHECK
: [0xfb,0x24,0x0a,0x7e]
1284 v_cvt_f32_ubyte1 v5
, src_execz
1285 // CHECK
: [0xfc,0x24,0x0a,0x7e]
1287 v_cvt_f32_ubyte1 v5
, src_scc
1288 // CHECK
: [0xfd,0x24,0x0a,0x7e]
1290 v_cvt_f32_ubyte1 v5
, src_lds_direct
1291 // CHECK
: [0xfe,0x24,0x0a,0x7e]
1293 v_cvt_f32_ubyte1 v5
, 0xaf123456
1294 // CHECK
: [0xff,0x24,0x0a,0x7e,0x56,0x34,0x12,0xaf]
1296 v_cvt_f32_ubyte1 v5
, 0x3f717273
1297 // CHECK
: [0xff,0x24,0x0a,0x7e,0x73,0x72,0x71,0x3f]
1299 v_cvt_f32_ubyte2 v5
, v1
1300 // CHECK
: [0x01,0x27,0x0a,0x7e]
1302 v_cvt_f32_ubyte2 v255
, v1
1303 // CHECK
: [0x01,0x27,0xfe,0x7f]
1305 v_cvt_f32_ubyte2 v5
, v255
1306 // CHECK
: [0xff,0x27,0x0a,0x7e]
1308 v_cvt_f32_ubyte2 v5
, s1
1309 // CHECK
: [0x01,0x26,0x0a,0x7e]
1311 v_cvt_f32_ubyte2 v5
, s101
1312 // CHECK
: [0x65,0x26,0x0a,0x7e]
1314 v_cvt_f32_ubyte2 v5
, flat_scratch_lo
1315 // CHECK
: [0x66,0x26,0x0a,0x7e]
1317 v_cvt_f32_ubyte2 v5
, flat_scratch_hi
1318 // CHECK
: [0x67,0x26,0x0a,0x7e]
1320 v_cvt_f32_ubyte2 v5
, vcc_lo
1321 // CHECK
: [0x6a,0x26,0x0a,0x7e]
1323 v_cvt_f32_ubyte2 v5
, vcc_hi
1324 // CHECK
: [0x6b,0x26,0x0a,0x7e]
1326 v_cvt_f32_ubyte2 v5
, tba_lo
1327 // CHECK
: [0x6c,0x26,0x0a,0x7e]
1329 v_cvt_f32_ubyte2 v5
, tba_hi
1330 // CHECK
: [0x6d,0x26,0x0a,0x7e]
1332 v_cvt_f32_ubyte2 v5
, tma_lo
1333 // CHECK
: [0x6e,0x26,0x0a,0x7e]
1335 v_cvt_f32_ubyte2 v5
, tma_hi
1336 // CHECK
: [0x6f,0x26,0x0a,0x7e]
1338 v_cvt_f32_ubyte2 v5
, ttmp11
1339 // CHECK
: [0x7b,0x26,0x0a,0x7e]
1341 v_cvt_f32_ubyte2 v5
, m0
1342 // CHECK
: [0x7c,0x26,0x0a,0x7e]
1344 v_cvt_f32_ubyte2 v5
, exec_lo
1345 // CHECK
: [0x7e,0x26,0x0a,0x7e]
1347 v_cvt_f32_ubyte2 v5
, exec_hi
1348 // CHECK
: [0x7f,0x26,0x0a,0x7e]
1350 v_cvt_f32_ubyte2 v5
, 0
1351 // CHECK
: [0x80,0x26,0x0a,0x7e]
1353 v_cvt_f32_ubyte2 v5
, -1
1354 // CHECK
: [0xc1,0x26,0x0a,0x7e]
1356 v_cvt_f32_ubyte2 v5
, 0.5
1357 // CHECK
: [0xf0,0x26,0x0a,0x7e]
1359 v_cvt_f32_ubyte2 v5
, -4.0
1360 // CHECK
: [0xf7,0x26,0x0a,0x7e]
1362 v_cvt_f32_ubyte2 v5
, src_vccz
1363 // CHECK
: [0xfb,0x26,0x0a,0x7e]
1365 v_cvt_f32_ubyte2 v5
, src_execz
1366 // CHECK
: [0xfc,0x26,0x0a,0x7e]
1368 v_cvt_f32_ubyte2 v5
, src_scc
1369 // CHECK
: [0xfd,0x26,0x0a,0x7e]
1371 v_cvt_f32_ubyte2 v5
, src_lds_direct
1372 // CHECK
: [0xfe,0x26,0x0a,0x7e]
1374 v_cvt_f32_ubyte2 v5
, 0xaf123456
1375 // CHECK
: [0xff,0x26,0x0a,0x7e,0x56,0x34,0x12,0xaf]
1377 v_cvt_f32_ubyte2 v5
, 0x3f717273
1378 // CHECK
: [0xff,0x26,0x0a,0x7e,0x73,0x72,0x71,0x3f]
1380 v_cvt_f32_ubyte3 v5
, v1
1381 // CHECK
: [0x01,0x29,0x0a,0x7e]
1383 v_cvt_f32_ubyte3 v255
, v1
1384 // CHECK
: [0x01,0x29,0xfe,0x7f]
1386 v_cvt_f32_ubyte3 v5
, v255
1387 // CHECK
: [0xff,0x29,0x0a,0x7e]
1389 v_cvt_f32_ubyte3 v5
, s1
1390 // CHECK
: [0x01,0x28,0x0a,0x7e]
1392 v_cvt_f32_ubyte3 v5
, s101
1393 // CHECK
: [0x65,0x28,0x0a,0x7e]
1395 v_cvt_f32_ubyte3 v5
, flat_scratch_lo
1396 // CHECK
: [0x66,0x28,0x0a,0x7e]
1398 v_cvt_f32_ubyte3 v5
, flat_scratch_hi
1399 // CHECK
: [0x67,0x28,0x0a,0x7e]
1401 v_cvt_f32_ubyte3 v5
, vcc_lo
1402 // CHECK
: [0x6a,0x28,0x0a,0x7e]
1404 v_cvt_f32_ubyte3 v5
, vcc_hi
1405 // CHECK
: [0x6b,0x28,0x0a,0x7e]
1407 v_cvt_f32_ubyte3 v5
, tba_lo
1408 // CHECK
: [0x6c,0x28,0x0a,0x7e]
1410 v_cvt_f32_ubyte3 v5
, tba_hi
1411 // CHECK
: [0x6d,0x28,0x0a,0x7e]
1413 v_cvt_f32_ubyte3 v5
, tma_lo
1414 // CHECK
: [0x6e,0x28,0x0a,0x7e]
1416 v_cvt_f32_ubyte3 v5
, tma_hi
1417 // CHECK
: [0x6f,0x28,0x0a,0x7e]
1419 v_cvt_f32_ubyte3 v5
, ttmp11
1420 // CHECK
: [0x7b,0x28,0x0a,0x7e]
1422 v_cvt_f32_ubyte3 v5
, m0
1423 // CHECK
: [0x7c,0x28,0x0a,0x7e]
1425 v_cvt_f32_ubyte3 v5
, exec_lo
1426 // CHECK
: [0x7e,0x28,0x0a,0x7e]
1428 v_cvt_f32_ubyte3 v5
, exec_hi
1429 // CHECK
: [0x7f,0x28,0x0a,0x7e]
1431 v_cvt_f32_ubyte3 v5
, 0
1432 // CHECK
: [0x80,0x28,0x0a,0x7e]
1434 v_cvt_f32_ubyte3 v5
, -1
1435 // CHECK
: [0xc1,0x28,0x0a,0x7e]
1437 v_cvt_f32_ubyte3 v5
, 0.5
1438 // CHECK
: [0xf0,0x28,0x0a,0x7e]
1440 v_cvt_f32_ubyte3 v5
, -4.0
1441 // CHECK
: [0xf7,0x28,0x0a,0x7e]
1443 v_cvt_f32_ubyte3 v5
, src_vccz
1444 // CHECK
: [0xfb,0x28,0x0a,0x7e]
1446 v_cvt_f32_ubyte3 v5
, src_execz
1447 // CHECK
: [0xfc,0x28,0x0a,0x7e]
1449 v_cvt_f32_ubyte3 v5
, src_scc
1450 // CHECK
: [0xfd,0x28,0x0a,0x7e]
1452 v_cvt_f32_ubyte3 v5
, src_lds_direct
1453 // CHECK
: [0xfe,0x28,0x0a,0x7e]
1455 v_cvt_f32_ubyte3 v5
, 0xaf123456
1456 // CHECK
: [0xff,0x28,0x0a,0x7e,0x56,0x34,0x12,0xaf]
1458 v_cvt_f32_ubyte3 v5
, 0x3f717273
1459 // CHECK
: [0xff,0x28,0x0a,0x7e,0x73,0x72,0x71,0x3f]
1461 v_cvt_u32_f64 v5
, v
[1:2]
1462 // CHECK
: [0x01,0x2b,0x0a,0x7e]
1464 v_cvt_u32_f64 v255
, v
[1:2]
1465 // CHECK
: [0x01,0x2b,0xfe,0x7f]
1467 v_cvt_u32_f64 v5
, v
[254:255]
1468 // CHECK
: [0xfe,0x2b,0x0a,0x7e]
1470 v_cvt_u32_f64 v5
, s
[2:3]
1471 // CHECK
: [0x02,0x2a,0x0a,0x7e]
1473 v_cvt_u32_f64 v5
, s
[4:5]
1474 // CHECK
: [0x04,0x2a,0x0a,0x7e]
1476 v_cvt_u32_f64 v5
, s
[100:101]
1477 // CHECK
: [0x64,0x2a,0x0a,0x7e]
1479 v_cvt_u32_f64 v5
, flat_scratch
1480 // CHECK
: [0x66,0x2a,0x0a,0x7e]
1482 v_cvt_u32_f64 v5
, vcc
1483 // CHECK
: [0x6a,0x2a,0x0a,0x7e]
1485 v_cvt_u32_f64 v5
, tba
1486 // CHECK
: [0x6c,0x2a,0x0a,0x7e]
1488 v_cvt_u32_f64 v5
, tma
1489 // CHECK
: [0x6e,0x2a,0x0a,0x7e]
1491 v_cvt_u32_f64 v5
, ttmp
[10:11]
1492 // CHECK
: [0x7a,0x2a,0x0a,0x7e]
1494 v_cvt_u32_f64 v5
, exec
1495 // CHECK
: [0x7e,0x2a,0x0a,0x7e]
1498 // CHECK
: [0x80,0x2a,0x0a,0x7e]
1500 v_cvt_u32_f64 v5
, -1
1501 // CHECK
: [0xc1,0x2a,0x0a,0x7e]
1503 v_cvt_u32_f64 v5
, 0.5
1504 // CHECK
: [0xf0,0x2a,0x0a,0x7e]
1506 v_cvt_u32_f64 v5
, -4.0
1507 // CHECK
: [0xf7,0x2a,0x0a,0x7e]
1509 v_cvt_u32_f64 v5
, src_vccz
1510 // CHECK
: [0xfb,0x2a,0x0a,0x7e]
1512 v_cvt_u32_f64 v5
, src_execz
1513 // CHECK
: [0xfc,0x2a,0x0a,0x7e]
1515 v_cvt_u32_f64 v5
, src_scc
1516 // CHECK
: [0xfd,0x2a,0x0a,0x7e]
1518 v_cvt_u32_f64 v5
, 0xaf123456
1519 // CHECK
: [0xff,0x2a,0x0a,0x7e,0x56,0x34,0x12,0xaf]
1521 v_cvt_u32_f64 v5
, 0x3f717273
1522 // CHECK
: [0xff,0x2a,0x0a,0x7e,0x73,0x72,0x71,0x3f]
1524 v_cvt_f64_u32 v
[5:6], v1
1525 // CHECK
: [0x01,0x2d,0x0a,0x7e]
1527 v_cvt_f64_u32 v
[254:255], v1
1528 // CHECK
: [0x01,0x2d,0xfc,0x7f]
1530 v_cvt_f64_u32 v
[5:6], v255
1531 // CHECK
: [0xff,0x2d,0x0a,0x7e]
1533 v_cvt_f64_u32 v
[5:6], s1
1534 // CHECK
: [0x01,0x2c,0x0a,0x7e]
1536 v_cvt_f64_u32 v
[5:6], s101
1537 // CHECK
: [0x65,0x2c,0x0a,0x7e]
1539 v_cvt_f64_u32 v
[5:6], flat_scratch_lo
1540 // CHECK
: [0x66,0x2c,0x0a,0x7e]
1542 v_cvt_f64_u32 v
[5:6], flat_scratch_hi
1543 // CHECK
: [0x67,0x2c,0x0a,0x7e]
1545 v_cvt_f64_u32 v
[5:6], vcc_lo
1546 // CHECK
: [0x6a,0x2c,0x0a,0x7e]
1548 v_cvt_f64_u32 v
[5:6], vcc_hi
1549 // CHECK
: [0x6b,0x2c,0x0a,0x7e]
1551 v_cvt_f64_u32 v
[5:6], tba_lo
1552 // CHECK
: [0x6c,0x2c,0x0a,0x7e]
1554 v_cvt_f64_u32 v
[5:6], tba_hi
1555 // CHECK
: [0x6d,0x2c,0x0a,0x7e]
1557 v_cvt_f64_u32 v
[5:6], tma_lo
1558 // CHECK
: [0x6e,0x2c,0x0a,0x7e]
1560 v_cvt_f64_u32 v
[5:6], tma_hi
1561 // CHECK
: [0x6f,0x2c,0x0a,0x7e]
1563 v_cvt_f64_u32 v
[5:6], ttmp11
1564 // CHECK
: [0x7b,0x2c,0x0a,0x7e]
1566 v_cvt_f64_u32 v
[5:6], m0
1567 // CHECK
: [0x7c,0x2c,0x0a,0x7e]
1569 v_cvt_f64_u32 v
[5:6], exec_lo
1570 // CHECK
: [0x7e,0x2c,0x0a,0x7e]
1572 v_cvt_f64_u32 v
[5:6], exec_hi
1573 // CHECK
: [0x7f,0x2c,0x0a,0x7e]
1575 v_cvt_f64_u32 v
[5:6], 0
1576 // CHECK
: [0x80,0x2c,0x0a,0x7e]
1578 v_cvt_f64_u32 v
[5:6], -1
1579 // CHECK
: [0xc1,0x2c,0x0a,0x7e]
1581 v_cvt_f64_u32 v
[5:6], 0.5
1582 // CHECK
: [0xf0,0x2c,0x0a,0x7e]
1584 v_cvt_f64_u32 v
[5:6], -4.0
1585 // CHECK
: [0xf7,0x2c,0x0a,0x7e]
1587 v_cvt_f64_u32 v
[5:6], src_vccz
1588 // CHECK
: [0xfb,0x2c,0x0a,0x7e]
1590 v_cvt_f64_u32 v
[5:6], src_execz
1591 // CHECK
: [0xfc,0x2c,0x0a,0x7e]
1593 v_cvt_f64_u32 v
[5:6], src_scc
1594 // CHECK
: [0xfd,0x2c,0x0a,0x7e]
1596 v_cvt_f64_u32 v
[5:6], src_lds_direct
1597 // CHECK
: [0xfe,0x2c,0x0a,0x7e]
1599 v_cvt_f64_u32 v
[5:6], 0xaf123456
1600 // CHECK
: [0xff,0x2c,0x0a,0x7e,0x56,0x34,0x12,0xaf]
1602 v_cvt_f64_u32 v
[5:6], 0x3f717273
1603 // CHECK
: [0xff,0x2c,0x0a,0x7e,0x73,0x72,0x71,0x3f]
1605 v_trunc_f64 v
[5:6], v
[1:2]
1606 // CHECK
: [0x01,0x2f,0x0a,0x7e]
1608 v_trunc_f64 v
[254:255], v
[1:2]
1609 // CHECK
: [0x01,0x2f,0xfc,0x7f]
1611 v_trunc_f64 v
[5:6], v
[254:255]
1612 // CHECK
: [0xfe,0x2f,0x0a,0x7e]
1614 v_trunc_f64 v
[5:6], s
[2:3]
1615 // CHECK
: [0x02,0x2e,0x0a,0x7e]
1617 v_trunc_f64 v
[5:6], s
[4:5]
1618 // CHECK
: [0x04,0x2e,0x0a,0x7e]
1620 v_trunc_f64 v
[5:6], s
[100:101]
1621 // CHECK
: [0x64,0x2e,0x0a,0x7e]
1623 v_trunc_f64 v
[5:6], flat_scratch
1624 // CHECK
: [0x66,0x2e,0x0a,0x7e]
1626 v_trunc_f64 v
[5:6], vcc
1627 // CHECK
: [0x6a,0x2e,0x0a,0x7e]
1629 v_trunc_f64 v
[5:6], tba
1630 // CHECK
: [0x6c,0x2e,0x0a,0x7e]
1632 v_trunc_f64 v
[5:6], tma
1633 // CHECK
: [0x6e,0x2e,0x0a,0x7e]
1635 v_trunc_f64 v
[5:6], ttmp
[10:11]
1636 // CHECK
: [0x7a,0x2e,0x0a,0x7e]
1638 v_trunc_f64 v
[5:6], exec
1639 // CHECK
: [0x7e,0x2e,0x0a,0x7e]
1641 v_trunc_f64 v
[5:6], 0
1642 // CHECK
: [0x80,0x2e,0x0a,0x7e]
1644 v_trunc_f64 v
[5:6], -1
1645 // CHECK
: [0xc1,0x2e,0x0a,0x7e]
1647 v_trunc_f64 v
[5:6], 0.5
1648 // CHECK
: [0xf0,0x2e,0x0a,0x7e]
1650 v_trunc_f64 v
[5:6], -4.0
1651 // CHECK
: [0xf7,0x2e,0x0a,0x7e]
1653 v_trunc_f64 v
[5:6], src_vccz
1654 // CHECK
: [0xfb,0x2e,0x0a,0x7e]
1656 v_trunc_f64 v
[5:6], src_execz
1657 // CHECK
: [0xfc,0x2e,0x0a,0x7e]
1659 v_trunc_f64 v
[5:6], src_scc
1660 // CHECK
: [0xfd,0x2e,0x0a,0x7e]
1662 v_trunc_f64 v
[5:6], 0xaf123456
1663 // CHECK
: [0xff,0x2e,0x0a,0x7e,0x56,0x34,0x12,0xaf]
1665 v_trunc_f64 v
[5:6], 0x3f717273
1666 // CHECK
: [0xff,0x2e,0x0a,0x7e,0x73,0x72,0x71,0x3f]
1668 v_ceil_f64 v
[5:6], v
[1:2]
1669 // CHECK
: [0x01,0x31,0x0a,0x7e]
1671 v_ceil_f64 v
[254:255], v
[1:2]
1672 // CHECK
: [0x01,0x31,0xfc,0x7f]
1674 v_ceil_f64 v
[5:6], v
[254:255]
1675 // CHECK
: [0xfe,0x31,0x0a,0x7e]
1677 v_ceil_f64 v
[5:6], s
[2:3]
1678 // CHECK
: [0x02,0x30,0x0a,0x7e]
1680 v_ceil_f64 v
[5:6], s
[4:5]
1681 // CHECK
: [0x04,0x30,0x0a,0x7e]
1683 v_ceil_f64 v
[5:6], s
[100:101]
1684 // CHECK
: [0x64,0x30,0x0a,0x7e]
1686 v_ceil_f64 v
[5:6], flat_scratch
1687 // CHECK
: [0x66,0x30,0x0a,0x7e]
1689 v_ceil_f64 v
[5:6], vcc
1690 // CHECK
: [0x6a,0x30,0x0a,0x7e]
1692 v_ceil_f64 v
[5:6], tba
1693 // CHECK
: [0x6c,0x30,0x0a,0x7e]
1695 v_ceil_f64 v
[5:6], tma
1696 // CHECK
: [0x6e,0x30,0x0a,0x7e]
1698 v_ceil_f64 v
[5:6], ttmp
[10:11]
1699 // CHECK
: [0x7a,0x30,0x0a,0x7e]
1701 v_ceil_f64 v
[5:6], exec
1702 // CHECK
: [0x7e,0x30,0x0a,0x7e]
1704 v_ceil_f64 v
[5:6], 0
1705 // CHECK
: [0x80,0x30,0x0a,0x7e]
1707 v_ceil_f64 v
[5:6], -1
1708 // CHECK
: [0xc1,0x30,0x0a,0x7e]
1710 v_ceil_f64 v
[5:6], 0.5
1711 // CHECK
: [0xf0,0x30,0x0a,0x7e]
1713 v_ceil_f64 v
[5:6], -4.0
1714 // CHECK
: [0xf7,0x30,0x0a,0x7e]
1716 v_ceil_f64 v
[5:6], src_vccz
1717 // CHECK
: [0xfb,0x30,0x0a,0x7e]
1719 v_ceil_f64 v
[5:6], src_execz
1720 // CHECK
: [0xfc,0x30,0x0a,0x7e]
1722 v_ceil_f64 v
[5:6], src_scc
1723 // CHECK
: [0xfd,0x30,0x0a,0x7e]
1725 v_ceil_f64 v
[5:6], 0xaf123456
1726 // CHECK
: [0xff,0x30,0x0a,0x7e,0x56,0x34,0x12,0xaf]
1728 v_ceil_f64 v
[5:6], 0x3f717273
1729 // CHECK
: [0xff,0x30,0x0a,0x7e,0x73,0x72,0x71,0x3f]
1731 v_rndne_f64 v
[5:6], v
[1:2]
1732 // CHECK
: [0x01,0x33,0x0a,0x7e]
1734 v_rndne_f64 v
[254:255], v
[1:2]
1735 // CHECK
: [0x01,0x33,0xfc,0x7f]
1737 v_rndne_f64 v
[5:6], v
[254:255]
1738 // CHECK
: [0xfe,0x33,0x0a,0x7e]
1740 v_rndne_f64 v
[5:6], s
[2:3]
1741 // CHECK
: [0x02,0x32,0x0a,0x7e]
1743 v_rndne_f64 v
[5:6], s
[4:5]
1744 // CHECK
: [0x04,0x32,0x0a,0x7e]
1746 v_rndne_f64 v
[5:6], s
[100:101]
1747 // CHECK
: [0x64,0x32,0x0a,0x7e]
1749 v_rndne_f64 v
[5:6], flat_scratch
1750 // CHECK
: [0x66,0x32,0x0a,0x7e]
1752 v_rndne_f64 v
[5:6], vcc
1753 // CHECK
: [0x6a,0x32,0x0a,0x7e]
1755 v_rndne_f64 v
[5:6], tba
1756 // CHECK
: [0x6c,0x32,0x0a,0x7e]
1758 v_rndne_f64 v
[5:6], tma
1759 // CHECK
: [0x6e,0x32,0x0a,0x7e]
1761 v_rndne_f64 v
[5:6], ttmp
[10:11]
1762 // CHECK
: [0x7a,0x32,0x0a,0x7e]
1764 v_rndne_f64 v
[5:6], exec
1765 // CHECK
: [0x7e,0x32,0x0a,0x7e]
1767 v_rndne_f64 v
[5:6], 0
1768 // CHECK
: [0x80,0x32,0x0a,0x7e]
1770 v_rndne_f64 v
[5:6], -1
1771 // CHECK
: [0xc1,0x32,0x0a,0x7e]
1773 v_rndne_f64 v
[5:6], 0.5
1774 // CHECK
: [0xf0,0x32,0x0a,0x7e]
1776 v_rndne_f64 v
[5:6], -4.0
1777 // CHECK
: [0xf7,0x32,0x0a,0x7e]
1779 v_rndne_f64 v
[5:6], src_vccz
1780 // CHECK
: [0xfb,0x32,0x0a,0x7e]
1782 v_rndne_f64 v
[5:6], src_execz
1783 // CHECK
: [0xfc,0x32,0x0a,0x7e]
1785 v_rndne_f64 v
[5:6], src_scc
1786 // CHECK
: [0xfd,0x32,0x0a,0x7e]
1788 v_rndne_f64 v
[5:6], 0xaf123456
1789 // CHECK
: [0xff,0x32,0x0a,0x7e,0x56,0x34,0x12,0xaf]
1791 v_rndne_f64 v
[5:6], 0x3f717273
1792 // CHECK
: [0xff,0x32,0x0a,0x7e,0x73,0x72,0x71,0x3f]
1794 v_floor_f64 v
[5:6], v
[1:2]
1795 // CHECK
: [0x01,0x35,0x0a,0x7e]
1797 v_floor_f64 v
[254:255], v
[1:2]
1798 // CHECK
: [0x01,0x35,0xfc,0x7f]
1800 v_floor_f64 v
[5:6], v
[254:255]
1801 // CHECK
: [0xfe,0x35,0x0a,0x7e]
1803 v_floor_f64 v
[5:6], s
[2:3]
1804 // CHECK
: [0x02,0x34,0x0a,0x7e]
1806 v_floor_f64 v
[5:6], s
[4:5]
1807 // CHECK
: [0x04,0x34,0x0a,0x7e]
1809 v_floor_f64 v
[5:6], s
[100:101]
1810 // CHECK
: [0x64,0x34,0x0a,0x7e]
1812 v_floor_f64 v
[5:6], flat_scratch
1813 // CHECK
: [0x66,0x34,0x0a,0x7e]
1815 v_floor_f64 v
[5:6], vcc
1816 // CHECK
: [0x6a,0x34,0x0a,0x7e]
1818 v_floor_f64 v
[5:6], tba
1819 // CHECK
: [0x6c,0x34,0x0a,0x7e]
1821 v_floor_f64 v
[5:6], tma
1822 // CHECK
: [0x6e,0x34,0x0a,0x7e]
1824 v_floor_f64 v
[5:6], ttmp
[10:11]
1825 // CHECK
: [0x7a,0x34,0x0a,0x7e]
1827 v_floor_f64 v
[5:6], exec
1828 // CHECK
: [0x7e,0x34,0x0a,0x7e]
1830 v_floor_f64 v
[5:6], 0
1831 // CHECK
: [0x80,0x34,0x0a,0x7e]
1833 v_floor_f64 v
[5:6], -1
1834 // CHECK
: [0xc1,0x34,0x0a,0x7e]
1836 v_floor_f64 v
[5:6], 0.5
1837 // CHECK
: [0xf0,0x34,0x0a,0x7e]
1839 v_floor_f64 v
[5:6], -4.0
1840 // CHECK
: [0xf7,0x34,0x0a,0x7e]
1842 v_floor_f64 v
[5:6], src_vccz
1843 // CHECK
: [0xfb,0x34,0x0a,0x7e]
1845 v_floor_f64 v
[5:6], src_execz
1846 // CHECK
: [0xfc,0x34,0x0a,0x7e]
1848 v_floor_f64 v
[5:6], src_scc
1849 // CHECK
: [0xfd,0x34,0x0a,0x7e]
1851 v_floor_f64 v
[5:6], 0xaf123456
1852 // CHECK
: [0xff,0x34,0x0a,0x7e,0x56,0x34,0x12,0xaf]
1854 v_floor_f64 v
[5:6], 0x3f717273
1855 // CHECK
: [0xff,0x34,0x0a,0x7e,0x73,0x72,0x71,0x3f]
1858 // CHECK
: [0x01,0x37,0x0a,0x7e]
1860 v_fract_f32 v255
, v1
1861 // CHECK
: [0x01,0x37,0xfe,0x7f]
1863 v_fract_f32 v5
, v255
1864 // CHECK
: [0xff,0x37,0x0a,0x7e]
1867 // CHECK
: [0x01,0x36,0x0a,0x7e]
1869 v_fract_f32 v5
, s101
1870 // CHECK
: [0x65,0x36,0x0a,0x7e]
1872 v_fract_f32 v5
, flat_scratch_lo
1873 // CHECK
: [0x66,0x36,0x0a,0x7e]
1875 v_fract_f32 v5
, flat_scratch_hi
1876 // CHECK
: [0x67,0x36,0x0a,0x7e]
1878 v_fract_f32 v5
, vcc_lo
1879 // CHECK
: [0x6a,0x36,0x0a,0x7e]
1881 v_fract_f32 v5
, vcc_hi
1882 // CHECK
: [0x6b,0x36,0x0a,0x7e]
1884 v_fract_f32 v5
, tba_lo
1885 // CHECK
: [0x6c,0x36,0x0a,0x7e]
1887 v_fract_f32 v5
, tba_hi
1888 // CHECK
: [0x6d,0x36,0x0a,0x7e]
1890 v_fract_f32 v5
, tma_lo
1891 // CHECK
: [0x6e,0x36,0x0a,0x7e]
1893 v_fract_f32 v5
, tma_hi
1894 // CHECK
: [0x6f,0x36,0x0a,0x7e]
1896 v_fract_f32 v5
, ttmp11
1897 // CHECK
: [0x7b,0x36,0x0a,0x7e]
1900 // CHECK
: [0x7c,0x36,0x0a,0x7e]
1902 v_fract_f32 v5
, exec_lo
1903 // CHECK
: [0x7e,0x36,0x0a,0x7e]
1905 v_fract_f32 v5
, exec_hi
1906 // CHECK
: [0x7f,0x36,0x0a,0x7e]
1909 // CHECK
: [0x80,0x36,0x0a,0x7e]
1912 // CHECK
: [0xc1,0x36,0x0a,0x7e]
1915 // CHECK
: [0xf0,0x36,0x0a,0x7e]
1917 v_fract_f32 v5
, -4.0
1918 // CHECK
: [0xf7,0x36,0x0a,0x7e]
1920 v_fract_f32 v5
, src_vccz
1921 // CHECK
: [0xfb,0x36,0x0a,0x7e]
1923 v_fract_f32 v5
, src_execz
1924 // CHECK
: [0xfc,0x36,0x0a,0x7e]
1926 v_fract_f32 v5
, src_scc
1927 // CHECK
: [0xfd,0x36,0x0a,0x7e]
1929 v_fract_f32 v5
, src_lds_direct
1930 // CHECK
: [0xfe,0x36,0x0a,0x7e]
1932 v_fract_f32 v5
, 0xaf123456
1933 // CHECK
: [0xff,0x36,0x0a,0x7e,0x56,0x34,0x12,0xaf]
1935 v_fract_f32 v5
, 0x3f717273
1936 // CHECK
: [0xff,0x36,0x0a,0x7e,0x73,0x72,0x71,0x3f]
1939 // CHECK
: [0x01,0x39,0x0a,0x7e]
1941 v_trunc_f32 v255
, v1
1942 // CHECK
: [0x01,0x39,0xfe,0x7f]
1944 v_trunc_f32 v5
, v255
1945 // CHECK
: [0xff,0x39,0x0a,0x7e]
1948 // CHECK
: [0x01,0x38,0x0a,0x7e]
1950 v_trunc_f32 v5
, s101
1951 // CHECK
: [0x65,0x38,0x0a,0x7e]
1953 v_trunc_f32 v5
, flat_scratch_lo
1954 // CHECK
: [0x66,0x38,0x0a,0x7e]
1956 v_trunc_f32 v5
, flat_scratch_hi
1957 // CHECK
: [0x67,0x38,0x0a,0x7e]
1959 v_trunc_f32 v5
, vcc_lo
1960 // CHECK
: [0x6a,0x38,0x0a,0x7e]
1962 v_trunc_f32 v5
, vcc_hi
1963 // CHECK
: [0x6b,0x38,0x0a,0x7e]
1965 v_trunc_f32 v5
, tba_lo
1966 // CHECK
: [0x6c,0x38,0x0a,0x7e]
1968 v_trunc_f32 v5
, tba_hi
1969 // CHECK
: [0x6d,0x38,0x0a,0x7e]
1971 v_trunc_f32 v5
, tma_lo
1972 // CHECK
: [0x6e,0x38,0x0a,0x7e]
1974 v_trunc_f32 v5
, tma_hi
1975 // CHECK
: [0x6f,0x38,0x0a,0x7e]
1977 v_trunc_f32 v5
, ttmp11
1978 // CHECK
: [0x7b,0x38,0x0a,0x7e]
1981 // CHECK
: [0x7c,0x38,0x0a,0x7e]
1983 v_trunc_f32 v5
, exec_lo
1984 // CHECK
: [0x7e,0x38,0x0a,0x7e]
1986 v_trunc_f32 v5
, exec_hi
1987 // CHECK
: [0x7f,0x38,0x0a,0x7e]
1990 // CHECK
: [0x80,0x38,0x0a,0x7e]
1993 // CHECK
: [0xc1,0x38,0x0a,0x7e]
1996 // CHECK
: [0xf0,0x38,0x0a,0x7e]
1998 v_trunc_f32 v5
, -4.0
1999 // CHECK
: [0xf7,0x38,0x0a,0x7e]
2001 v_trunc_f32 v5
, src_vccz
2002 // CHECK
: [0xfb,0x38,0x0a,0x7e]
2004 v_trunc_f32 v5
, src_execz
2005 // CHECK
: [0xfc,0x38,0x0a,0x7e]
2007 v_trunc_f32 v5
, src_scc
2008 // CHECK
: [0xfd,0x38,0x0a,0x7e]
2010 v_trunc_f32 v5
, src_lds_direct
2011 // CHECK
: [0xfe,0x38,0x0a,0x7e]
2013 v_trunc_f32 v5
, 0xaf123456
2014 // CHECK
: [0xff,0x38,0x0a,0x7e,0x56,0x34,0x12,0xaf]
2016 v_trunc_f32 v5
, 0x3f717273
2017 // CHECK
: [0xff,0x38,0x0a,0x7e,0x73,0x72,0x71,0x3f]
2020 // CHECK
: [0x01,0x3b,0x0a,0x7e]
2023 // CHECK
: [0x01,0x3b,0xfe,0x7f]
2026 // CHECK
: [0xff,0x3b,0x0a,0x7e]
2029 // CHECK
: [0x01,0x3a,0x0a,0x7e]
2032 // CHECK
: [0x65,0x3a,0x0a,0x7e]
2034 v_ceil_f32 v5
, flat_scratch_lo
2035 // CHECK
: [0x66,0x3a,0x0a,0x7e]
2037 v_ceil_f32 v5
, flat_scratch_hi
2038 // CHECK
: [0x67,0x3a,0x0a,0x7e]
2040 v_ceil_f32 v5
, vcc_lo
2041 // CHECK
: [0x6a,0x3a,0x0a,0x7e]
2043 v_ceil_f32 v5
, vcc_hi
2044 // CHECK
: [0x6b,0x3a,0x0a,0x7e]
2046 v_ceil_f32 v5
, tba_lo
2047 // CHECK
: [0x6c,0x3a,0x0a,0x7e]
2049 v_ceil_f32 v5
, tba_hi
2050 // CHECK
: [0x6d,0x3a,0x0a,0x7e]
2052 v_ceil_f32 v5
, tma_lo
2053 // CHECK
: [0x6e,0x3a,0x0a,0x7e]
2055 v_ceil_f32 v5
, tma_hi
2056 // CHECK
: [0x6f,0x3a,0x0a,0x7e]
2058 v_ceil_f32 v5
, ttmp11
2059 // CHECK
: [0x7b,0x3a,0x0a,0x7e]
2062 // CHECK
: [0x7c,0x3a,0x0a,0x7e]
2064 v_ceil_f32 v5
, exec_lo
2065 // CHECK
: [0x7e,0x3a,0x0a,0x7e]
2067 v_ceil_f32 v5
, exec_hi
2068 // CHECK
: [0x7f,0x3a,0x0a,0x7e]
2071 // CHECK
: [0x80,0x3a,0x0a,0x7e]
2074 // CHECK
: [0xc1,0x3a,0x0a,0x7e]
2077 // CHECK
: [0xf0,0x3a,0x0a,0x7e]
2080 // CHECK
: [0xf7,0x3a,0x0a,0x7e]
2082 v_ceil_f32 v5
, src_vccz
2083 // CHECK
: [0xfb,0x3a,0x0a,0x7e]
2085 v_ceil_f32 v5
, src_execz
2086 // CHECK
: [0xfc,0x3a,0x0a,0x7e]
2088 v_ceil_f32 v5
, src_scc
2089 // CHECK
: [0xfd,0x3a,0x0a,0x7e]
2091 v_ceil_f32 v5
, src_lds_direct
2092 // CHECK
: [0xfe,0x3a,0x0a,0x7e]
2094 v_ceil_f32 v5
, 0xaf123456
2095 // CHECK
: [0xff,0x3a,0x0a,0x7e,0x56,0x34,0x12,0xaf]
2097 v_ceil_f32 v5
, 0x3f717273
2098 // CHECK
: [0xff,0x3a,0x0a,0x7e,0x73,0x72,0x71,0x3f]
2101 // CHECK
: [0x01,0x3d,0x0a,0x7e]
2103 v_rndne_f32 v255
, v1
2104 // CHECK
: [0x01,0x3d,0xfe,0x7f]
2106 v_rndne_f32 v5
, v255
2107 // CHECK
: [0xff,0x3d,0x0a,0x7e]
2110 // CHECK
: [0x01,0x3c,0x0a,0x7e]
2112 v_rndne_f32 v5
, s101
2113 // CHECK
: [0x65,0x3c,0x0a,0x7e]
2115 v_rndne_f32 v5
, flat_scratch_lo
2116 // CHECK
: [0x66,0x3c,0x0a,0x7e]
2118 v_rndne_f32 v5
, flat_scratch_hi
2119 // CHECK
: [0x67,0x3c,0x0a,0x7e]
2121 v_rndne_f32 v5
, vcc_lo
2122 // CHECK
: [0x6a,0x3c,0x0a,0x7e]
2124 v_rndne_f32 v5
, vcc_hi
2125 // CHECK
: [0x6b,0x3c,0x0a,0x7e]
2127 v_rndne_f32 v5
, tba_lo
2128 // CHECK
: [0x6c,0x3c,0x0a,0x7e]
2130 v_rndne_f32 v5
, tba_hi
2131 // CHECK
: [0x6d,0x3c,0x0a,0x7e]
2133 v_rndne_f32 v5
, tma_lo
2134 // CHECK
: [0x6e,0x3c,0x0a,0x7e]
2136 v_rndne_f32 v5
, tma_hi
2137 // CHECK
: [0x6f,0x3c,0x0a,0x7e]
2139 v_rndne_f32 v5
, ttmp11
2140 // CHECK
: [0x7b,0x3c,0x0a,0x7e]
2143 // CHECK
: [0x7c,0x3c,0x0a,0x7e]
2145 v_rndne_f32 v5
, exec_lo
2146 // CHECK
: [0x7e,0x3c,0x0a,0x7e]
2148 v_rndne_f32 v5
, exec_hi
2149 // CHECK
: [0x7f,0x3c,0x0a,0x7e]
2152 // CHECK
: [0x80,0x3c,0x0a,0x7e]
2155 // CHECK
: [0xc1,0x3c,0x0a,0x7e]
2158 // CHECK
: [0xf0,0x3c,0x0a,0x7e]
2160 v_rndne_f32 v5
, -4.0
2161 // CHECK
: [0xf7,0x3c,0x0a,0x7e]
2163 v_rndne_f32 v5
, src_vccz
2164 // CHECK
: [0xfb,0x3c,0x0a,0x7e]
2166 v_rndne_f32 v5
, src_execz
2167 // CHECK
: [0xfc,0x3c,0x0a,0x7e]
2169 v_rndne_f32 v5
, src_scc
2170 // CHECK
: [0xfd,0x3c,0x0a,0x7e]
2172 v_rndne_f32 v5
, src_lds_direct
2173 // CHECK
: [0xfe,0x3c,0x0a,0x7e]
2175 v_rndne_f32 v5
, 0xaf123456
2176 // CHECK
: [0xff,0x3c,0x0a,0x7e,0x56,0x34,0x12,0xaf]
2178 v_rndne_f32 v5
, 0x3f717273
2179 // CHECK
: [0xff,0x3c,0x0a,0x7e,0x73,0x72,0x71,0x3f]
2182 // CHECK
: [0x01,0x3f,0x0a,0x7e]
2184 v_floor_f32 v255
, v1
2185 // CHECK
: [0x01,0x3f,0xfe,0x7f]
2187 v_floor_f32 v5
, v255
2188 // CHECK
: [0xff,0x3f,0x0a,0x7e]
2191 // CHECK
: [0x01,0x3e,0x0a,0x7e]
2193 v_floor_f32 v5
, s101
2194 // CHECK
: [0x65,0x3e,0x0a,0x7e]
2196 v_floor_f32 v5
, flat_scratch_lo
2197 // CHECK
: [0x66,0x3e,0x0a,0x7e]
2199 v_floor_f32 v5
, flat_scratch_hi
2200 // CHECK
: [0x67,0x3e,0x0a,0x7e]
2202 v_floor_f32 v5
, vcc_lo
2203 // CHECK
: [0x6a,0x3e,0x0a,0x7e]
2205 v_floor_f32 v5
, vcc_hi
2206 // CHECK
: [0x6b,0x3e,0x0a,0x7e]
2208 v_floor_f32 v5
, tba_lo
2209 // CHECK
: [0x6c,0x3e,0x0a,0x7e]
2211 v_floor_f32 v5
, tba_hi
2212 // CHECK
: [0x6d,0x3e,0x0a,0x7e]
2214 v_floor_f32 v5
, tma_lo
2215 // CHECK
: [0x6e,0x3e,0x0a,0x7e]
2217 v_floor_f32 v5
, tma_hi
2218 // CHECK
: [0x6f,0x3e,0x0a,0x7e]
2220 v_floor_f32 v5
, ttmp11
2221 // CHECK
: [0x7b,0x3e,0x0a,0x7e]
2224 // CHECK
: [0x7c,0x3e,0x0a,0x7e]
2226 v_floor_f32 v5
, exec_lo
2227 // CHECK
: [0x7e,0x3e,0x0a,0x7e]
2229 v_floor_f32 v5
, exec_hi
2230 // CHECK
: [0x7f,0x3e,0x0a,0x7e]
2233 // CHECK
: [0x80,0x3e,0x0a,0x7e]
2236 // CHECK
: [0xc1,0x3e,0x0a,0x7e]
2239 // CHECK
: [0xf0,0x3e,0x0a,0x7e]
2241 v_floor_f32 v5
, -4.0
2242 // CHECK
: [0xf7,0x3e,0x0a,0x7e]
2244 v_floor_f32 v5
, src_vccz
2245 // CHECK
: [0xfb,0x3e,0x0a,0x7e]
2247 v_floor_f32 v5
, src_execz
2248 // CHECK
: [0xfc,0x3e,0x0a,0x7e]
2250 v_floor_f32 v5
, src_scc
2251 // CHECK
: [0xfd,0x3e,0x0a,0x7e]
2253 v_floor_f32 v5
, src_lds_direct
2254 // CHECK
: [0xfe,0x3e,0x0a,0x7e]
2256 v_floor_f32 v5
, 0xaf123456
2257 // CHECK
: [0xff,0x3e,0x0a,0x7e,0x56,0x34,0x12,0xaf]
2259 v_floor_f32 v5
, 0x3f717273
2260 // CHECK
: [0xff,0x3e,0x0a,0x7e,0x73,0x72,0x71,0x3f]
2263 // CHECK
: [0x01,0x41,0x0a,0x7e]
2266 // CHECK
: [0x01,0x41,0xfe,0x7f]
2269 // CHECK
: [0xff,0x41,0x0a,0x7e]
2272 // CHECK
: [0x01,0x40,0x0a,0x7e]
2275 // CHECK
: [0x65,0x40,0x0a,0x7e]
2277 v_exp_f32 v5
, flat_scratch_lo
2278 // CHECK
: [0x66,0x40,0x0a,0x7e]
2280 v_exp_f32 v5
, flat_scratch_hi
2281 // CHECK
: [0x67,0x40,0x0a,0x7e]
2283 v_exp_f32 v5
, vcc_lo
2284 // CHECK
: [0x6a,0x40,0x0a,0x7e]
2286 v_exp_f32 v5
, vcc_hi
2287 // CHECK
: [0x6b,0x40,0x0a,0x7e]
2289 v_exp_f32 v5
, tba_lo
2290 // CHECK
: [0x6c,0x40,0x0a,0x7e]
2292 v_exp_f32 v5
, tba_hi
2293 // CHECK
: [0x6d,0x40,0x0a,0x7e]
2295 v_exp_f32 v5
, tma_lo
2296 // CHECK
: [0x6e,0x40,0x0a,0x7e]
2298 v_exp_f32 v5
, tma_hi
2299 // CHECK
: [0x6f,0x40,0x0a,0x7e]
2301 v_exp_f32 v5
, ttmp11
2302 // CHECK
: [0x7b,0x40,0x0a,0x7e]
2305 // CHECK
: [0x7c,0x40,0x0a,0x7e]
2307 v_exp_f32 v5
, exec_lo
2308 // CHECK
: [0x7e,0x40,0x0a,0x7e]
2310 v_exp_f32 v5
, exec_hi
2311 // CHECK
: [0x7f,0x40,0x0a,0x7e]
2314 // CHECK
: [0x80,0x40,0x0a,0x7e]
2317 // CHECK
: [0xc1,0x40,0x0a,0x7e]
2320 // CHECK
: [0xf0,0x40,0x0a,0x7e]
2323 // CHECK
: [0xf7,0x40,0x0a,0x7e]
2325 v_exp_f32 v5
, src_vccz
2326 // CHECK
: [0xfb,0x40,0x0a,0x7e]
2328 v_exp_f32 v5
, src_execz
2329 // CHECK
: [0xfc,0x40,0x0a,0x7e]
2331 v_exp_f32 v5
, src_scc
2332 // CHECK
: [0xfd,0x40,0x0a,0x7e]
2334 v_exp_f32 v5
, src_lds_direct
2335 // CHECK
: [0xfe,0x40,0x0a,0x7e]
2337 v_exp_f32 v5
, 0xaf123456
2338 // CHECK
: [0xff,0x40,0x0a,0x7e,0x56,0x34,0x12,0xaf]
2340 v_exp_f32 v5
, 0x3f717273
2341 // CHECK
: [0xff,0x40,0x0a,0x7e,0x73,0x72,0x71,0x3f]
2344 // CHECK
: [0x01,0x43,0x0a,0x7e]
2347 // CHECK
: [0x01,0x43,0xfe,0x7f]
2350 // CHECK
: [0xff,0x43,0x0a,0x7e]
2353 // CHECK
: [0x01,0x42,0x0a,0x7e]
2356 // CHECK
: [0x65,0x42,0x0a,0x7e]
2358 v_log_f32 v5
, flat_scratch_lo
2359 // CHECK
: [0x66,0x42,0x0a,0x7e]
2361 v_log_f32 v5
, flat_scratch_hi
2362 // CHECK
: [0x67,0x42,0x0a,0x7e]
2364 v_log_f32 v5
, vcc_lo
2365 // CHECK
: [0x6a,0x42,0x0a,0x7e]
2367 v_log_f32 v5
, vcc_hi
2368 // CHECK
: [0x6b,0x42,0x0a,0x7e]
2370 v_log_f32 v5
, tba_lo
2371 // CHECK
: [0x6c,0x42,0x0a,0x7e]
2373 v_log_f32 v5
, tba_hi
2374 // CHECK
: [0x6d,0x42,0x0a,0x7e]
2376 v_log_f32 v5
, tma_lo
2377 // CHECK
: [0x6e,0x42,0x0a,0x7e]
2379 v_log_f32 v5
, tma_hi
2380 // CHECK
: [0x6f,0x42,0x0a,0x7e]
2382 v_log_f32 v5
, ttmp11
2383 // CHECK
: [0x7b,0x42,0x0a,0x7e]
2386 // CHECK
: [0x7c,0x42,0x0a,0x7e]
2388 v_log_f32 v5
, exec_lo
2389 // CHECK
: [0x7e,0x42,0x0a,0x7e]
2391 v_log_f32 v5
, exec_hi
2392 // CHECK
: [0x7f,0x42,0x0a,0x7e]
2395 // CHECK
: [0x80,0x42,0x0a,0x7e]
2398 // CHECK
: [0xc1,0x42,0x0a,0x7e]
2401 // CHECK
: [0xf0,0x42,0x0a,0x7e]
2404 // CHECK
: [0xf7,0x42,0x0a,0x7e]
2406 v_log_f32 v5
, src_vccz
2407 // CHECK
: [0xfb,0x42,0x0a,0x7e]
2409 v_log_f32 v5
, src_execz
2410 // CHECK
: [0xfc,0x42,0x0a,0x7e]
2412 v_log_f32 v5
, src_scc
2413 // CHECK
: [0xfd,0x42,0x0a,0x7e]
2415 v_log_f32 v5
, src_lds_direct
2416 // CHECK
: [0xfe,0x42,0x0a,0x7e]
2418 v_log_f32 v5
, 0xaf123456
2419 // CHECK
: [0xff,0x42,0x0a,0x7e,0x56,0x34,0x12,0xaf]
2421 v_log_f32 v5
, 0x3f717273
2422 // CHECK
: [0xff,0x42,0x0a,0x7e,0x73,0x72,0x71,0x3f]
2425 // CHECK
: [0x01,0x45,0x0a,0x7e]
2428 // CHECK
: [0x01,0x45,0xfe,0x7f]
2431 // CHECK
: [0xff,0x45,0x0a,0x7e]
2434 // CHECK
: [0x01,0x44,0x0a,0x7e]
2437 // CHECK
: [0x65,0x44,0x0a,0x7e]
2439 v_rcp_f32 v5
, flat_scratch_lo
2440 // CHECK
: [0x66,0x44,0x0a,0x7e]
2442 v_rcp_f32 v5
, flat_scratch_hi
2443 // CHECK
: [0x67,0x44,0x0a,0x7e]
2445 v_rcp_f32 v5
, vcc_lo
2446 // CHECK
: [0x6a,0x44,0x0a,0x7e]
2448 v_rcp_f32 v5
, vcc_hi
2449 // CHECK
: [0x6b,0x44,0x0a,0x7e]
2451 v_rcp_f32 v5
, tba_lo
2452 // CHECK
: [0x6c,0x44,0x0a,0x7e]
2454 v_rcp_f32 v5
, tba_hi
2455 // CHECK
: [0x6d,0x44,0x0a,0x7e]
2457 v_rcp_f32 v5
, tma_lo
2458 // CHECK
: [0x6e,0x44,0x0a,0x7e]
2460 v_rcp_f32 v5
, tma_hi
2461 // CHECK
: [0x6f,0x44,0x0a,0x7e]
2463 v_rcp_f32 v5
, ttmp11
2464 // CHECK
: [0x7b,0x44,0x0a,0x7e]
2467 // CHECK
: [0x7c,0x44,0x0a,0x7e]
2469 v_rcp_f32 v5
, exec_lo
2470 // CHECK
: [0x7e,0x44,0x0a,0x7e]
2472 v_rcp_f32 v5
, exec_hi
2473 // CHECK
: [0x7f,0x44,0x0a,0x7e]
2476 // CHECK
: [0x80,0x44,0x0a,0x7e]
2479 // CHECK
: [0xc1,0x44,0x0a,0x7e]
2482 // CHECK
: [0xf0,0x44,0x0a,0x7e]
2485 // CHECK
: [0xf7,0x44,0x0a,0x7e]
2487 v_rcp_f32 v5
, src_vccz
2488 // CHECK
: [0xfb,0x44,0x0a,0x7e]
2490 v_rcp_f32 v5
, src_execz
2491 // CHECK
: [0xfc,0x44,0x0a,0x7e]
2493 v_rcp_f32 v5
, src_scc
2494 // CHECK
: [0xfd,0x44,0x0a,0x7e]
2496 v_rcp_f32 v5
, src_lds_direct
2497 // CHECK
: [0xfe,0x44,0x0a,0x7e]
2499 v_rcp_f32 v5
, 0xaf123456
2500 // CHECK
: [0xff,0x44,0x0a,0x7e,0x56,0x34,0x12,0xaf]
2502 v_rcp_f32 v5
, 0x3f717273
2503 // CHECK
: [0xff,0x44,0x0a,0x7e,0x73,0x72,0x71,0x3f]
2505 v_rcp_iflag_f32 v5
, v1
2506 // CHECK
: [0x01,0x47,0x0a,0x7e]
2508 v_rcp_iflag_f32 v255
, v1
2509 // CHECK
: [0x01,0x47,0xfe,0x7f]
2511 v_rcp_iflag_f32 v5
, v255
2512 // CHECK
: [0xff,0x47,0x0a,0x7e]
2514 v_rcp_iflag_f32 v5
, s1
2515 // CHECK
: [0x01,0x46,0x0a,0x7e]
2517 v_rcp_iflag_f32 v5
, s101
2518 // CHECK
: [0x65,0x46,0x0a,0x7e]
2520 v_rcp_iflag_f32 v5
, flat_scratch_lo
2521 // CHECK
: [0x66,0x46,0x0a,0x7e]
2523 v_rcp_iflag_f32 v5
, flat_scratch_hi
2524 // CHECK
: [0x67,0x46,0x0a,0x7e]
2526 v_rcp_iflag_f32 v5
, vcc_lo
2527 // CHECK
: [0x6a,0x46,0x0a,0x7e]
2529 v_rcp_iflag_f32 v5
, vcc_hi
2530 // CHECK
: [0x6b,0x46,0x0a,0x7e]
2532 v_rcp_iflag_f32 v5
, tba_lo
2533 // CHECK
: [0x6c,0x46,0x0a,0x7e]
2535 v_rcp_iflag_f32 v5
, tba_hi
2536 // CHECK
: [0x6d,0x46,0x0a,0x7e]
2538 v_rcp_iflag_f32 v5
, tma_lo
2539 // CHECK
: [0x6e,0x46,0x0a,0x7e]
2541 v_rcp_iflag_f32 v5
, tma_hi
2542 // CHECK
: [0x6f,0x46,0x0a,0x7e]
2544 v_rcp_iflag_f32 v5
, ttmp11
2545 // CHECK
: [0x7b,0x46,0x0a,0x7e]
2547 v_rcp_iflag_f32 v5
, m0
2548 // CHECK
: [0x7c,0x46,0x0a,0x7e]
2550 v_rcp_iflag_f32 v5
, exec_lo
2551 // CHECK
: [0x7e,0x46,0x0a,0x7e]
2553 v_rcp_iflag_f32 v5
, exec_hi
2554 // CHECK
: [0x7f,0x46,0x0a,0x7e]
2556 v_rcp_iflag_f32 v5
, 0
2557 // CHECK
: [0x80,0x46,0x0a,0x7e]
2559 v_rcp_iflag_f32 v5
, -1
2560 // CHECK
: [0xc1,0x46,0x0a,0x7e]
2562 v_rcp_iflag_f32 v5
, 0.5
2563 // CHECK
: [0xf0,0x46,0x0a,0x7e]
2565 v_rcp_iflag_f32 v5
, -4.0
2566 // CHECK
: [0xf7,0x46,0x0a,0x7e]
2568 v_rcp_iflag_f32 v5
, src_vccz
2569 // CHECK
: [0xfb,0x46,0x0a,0x7e]
2571 v_rcp_iflag_f32 v5
, src_execz
2572 // CHECK
: [0xfc,0x46,0x0a,0x7e]
2574 v_rcp_iflag_f32 v5
, src_scc
2575 // CHECK
: [0xfd,0x46,0x0a,0x7e]
2577 v_rcp_iflag_f32 v5
, src_lds_direct
2578 // CHECK
: [0xfe,0x46,0x0a,0x7e]
2580 v_rcp_iflag_f32 v5
, 0xaf123456
2581 // CHECK
: [0xff,0x46,0x0a,0x7e,0x56,0x34,0x12,0xaf]
2583 v_rcp_iflag_f32 v5
, 0x3f717273
2584 // CHECK
: [0xff,0x46,0x0a,0x7e,0x73,0x72,0x71,0x3f]
2587 // CHECK
: [0x01,0x49,0x0a,0x7e]
2590 // CHECK
: [0x01,0x49,0xfe,0x7f]
2593 // CHECK
: [0xff,0x49,0x0a,0x7e]
2596 // CHECK
: [0x01,0x48,0x0a,0x7e]
2599 // CHECK
: [0x65,0x48,0x0a,0x7e]
2601 v_rsq_f32 v5
, flat_scratch_lo
2602 // CHECK
: [0x66,0x48,0x0a,0x7e]
2604 v_rsq_f32 v5
, flat_scratch_hi
2605 // CHECK
: [0x67,0x48,0x0a,0x7e]
2607 v_rsq_f32 v5
, vcc_lo
2608 // CHECK
: [0x6a,0x48,0x0a,0x7e]
2610 v_rsq_f32 v5
, vcc_hi
2611 // CHECK
: [0x6b,0x48,0x0a,0x7e]
2613 v_rsq_f32 v5
, tba_lo
2614 // CHECK
: [0x6c,0x48,0x0a,0x7e]
2616 v_rsq_f32 v5
, tba_hi
2617 // CHECK
: [0x6d,0x48,0x0a,0x7e]
2619 v_rsq_f32 v5
, tma_lo
2620 // CHECK
: [0x6e,0x48,0x0a,0x7e]
2622 v_rsq_f32 v5
, tma_hi
2623 // CHECK
: [0x6f,0x48,0x0a,0x7e]
2625 v_rsq_f32 v5
, ttmp11
2626 // CHECK
: [0x7b,0x48,0x0a,0x7e]
2629 // CHECK
: [0x7c,0x48,0x0a,0x7e]
2631 v_rsq_f32 v5
, exec_lo
2632 // CHECK
: [0x7e,0x48,0x0a,0x7e]
2634 v_rsq_f32 v5
, exec_hi
2635 // CHECK
: [0x7f,0x48,0x0a,0x7e]
2638 // CHECK
: [0x80,0x48,0x0a,0x7e]
2641 // CHECK
: [0xc1,0x48,0x0a,0x7e]
2644 // CHECK
: [0xf0,0x48,0x0a,0x7e]
2647 // CHECK
: [0xf7,0x48,0x0a,0x7e]
2649 v_rsq_f32 v5
, src_vccz
2650 // CHECK
: [0xfb,0x48,0x0a,0x7e]
2652 v_rsq_f32 v5
, src_execz
2653 // CHECK
: [0xfc,0x48,0x0a,0x7e]
2655 v_rsq_f32 v5
, src_scc
2656 // CHECK
: [0xfd,0x48,0x0a,0x7e]
2658 v_rsq_f32 v5
, src_lds_direct
2659 // CHECK
: [0xfe,0x48,0x0a,0x7e]
2661 v_rsq_f32 v5
, 0xaf123456
2662 // CHECK
: [0xff,0x48,0x0a,0x7e,0x56,0x34,0x12,0xaf]
2664 v_rsq_f32 v5
, 0x3f717273
2665 // CHECK
: [0xff,0x48,0x0a,0x7e,0x73,0x72,0x71,0x3f]
2667 v_rcp_f64 v
[5:6], v
[1:2]
2668 // CHECK
: [0x01,0x4b,0x0a,0x7e]
2670 v_rcp_f64 v
[254:255], v
[1:2]
2671 // CHECK
: [0x01,0x4b,0xfc,0x7f]
2673 v_rcp_f64 v
[5:6], v
[254:255]
2674 // CHECK
: [0xfe,0x4b,0x0a,0x7e]
2676 v_rcp_f64 v
[5:6], s
[2:3]
2677 // CHECK
: [0x02,0x4a,0x0a,0x7e]
2679 v_rcp_f64 v
[5:6], s
[4:5]
2680 // CHECK
: [0x04,0x4a,0x0a,0x7e]
2682 v_rcp_f64 v
[5:6], s
[100:101]
2683 // CHECK
: [0x64,0x4a,0x0a,0x7e]
2685 v_rcp_f64 v
[5:6], flat_scratch
2686 // CHECK
: [0x66,0x4a,0x0a,0x7e]
2688 v_rcp_f64 v
[5:6], vcc
2689 // CHECK
: [0x6a,0x4a,0x0a,0x7e]
2691 v_rcp_f64 v
[5:6], tba
2692 // CHECK
: [0x6c,0x4a,0x0a,0x7e]
2694 v_rcp_f64 v
[5:6], tma
2695 // CHECK
: [0x6e,0x4a,0x0a,0x7e]
2697 v_rcp_f64 v
[5:6], ttmp
[10:11]
2698 // CHECK
: [0x7a,0x4a,0x0a,0x7e]
2700 v_rcp_f64 v
[5:6], exec
2701 // CHECK
: [0x7e,0x4a,0x0a,0x7e]
2704 // CHECK
: [0x80,0x4a,0x0a,0x7e]
2706 v_rcp_f64 v
[5:6], -1
2707 // CHECK
: [0xc1,0x4a,0x0a,0x7e]
2709 v_rcp_f64 v
[5:6], 0.5
2710 // CHECK
: [0xf0,0x4a,0x0a,0x7e]
2712 v_rcp_f64 v
[5:6], -4.0
2713 // CHECK
: [0xf7,0x4a,0x0a,0x7e]
2715 v_rcp_f64 v
[5:6], src_vccz
2716 // CHECK
: [0xfb,0x4a,0x0a,0x7e]
2718 v_rcp_f64 v
[5:6], src_execz
2719 // CHECK
: [0xfc,0x4a,0x0a,0x7e]
2721 v_rcp_f64 v
[5:6], src_scc
2722 // CHECK
: [0xfd,0x4a,0x0a,0x7e]
2724 v_rcp_f64 v
[5:6], 0xaf123456
2725 // CHECK
: [0xff,0x4a,0x0a,0x7e,0x56,0x34,0x12,0xaf]
2727 v_rcp_f64 v
[5:6], 0x3f717273
2728 // CHECK
: [0xff,0x4a,0x0a,0x7e,0x73,0x72,0x71,0x3f]
2730 v_rsq_f64 v
[5:6], v
[1:2]
2731 // CHECK
: [0x01,0x4d,0x0a,0x7e]
2733 v_rsq_f64 v
[254:255], v
[1:2]
2734 // CHECK
: [0x01,0x4d,0xfc,0x7f]
2736 v_rsq_f64 v
[5:6], v
[254:255]
2737 // CHECK
: [0xfe,0x4d,0x0a,0x7e]
2739 v_rsq_f64 v
[5:6], s
[2:3]
2740 // CHECK
: [0x02,0x4c,0x0a,0x7e]
2742 v_rsq_f64 v
[5:6], s
[4:5]
2743 // CHECK
: [0x04,0x4c,0x0a,0x7e]
2745 v_rsq_f64 v
[5:6], s
[100:101]
2746 // CHECK
: [0x64,0x4c,0x0a,0x7e]
2748 v_rsq_f64 v
[5:6], flat_scratch
2749 // CHECK
: [0x66,0x4c,0x0a,0x7e]
2751 v_rsq_f64 v
[5:6], vcc
2752 // CHECK
: [0x6a,0x4c,0x0a,0x7e]
2754 v_rsq_f64 v
[5:6], tba
2755 // CHECK
: [0x6c,0x4c,0x0a,0x7e]
2757 v_rsq_f64 v
[5:6], tma
2758 // CHECK
: [0x6e,0x4c,0x0a,0x7e]
2760 v_rsq_f64 v
[5:6], ttmp
[10:11]
2761 // CHECK
: [0x7a,0x4c,0x0a,0x7e]
2763 v_rsq_f64 v
[5:6], exec
2764 // CHECK
: [0x7e,0x4c,0x0a,0x7e]
2767 // CHECK
: [0x80,0x4c,0x0a,0x7e]
2769 v_rsq_f64 v
[5:6], -1
2770 // CHECK
: [0xc1,0x4c,0x0a,0x7e]
2772 v_rsq_f64 v
[5:6], 0.5
2773 // CHECK
: [0xf0,0x4c,0x0a,0x7e]
2775 v_rsq_f64 v
[5:6], -4.0
2776 // CHECK
: [0xf7,0x4c,0x0a,0x7e]
2778 v_rsq_f64 v
[5:6], src_vccz
2779 // CHECK
: [0xfb,0x4c,0x0a,0x7e]
2781 v_rsq_f64 v
[5:6], src_execz
2782 // CHECK
: [0xfc,0x4c,0x0a,0x7e]
2784 v_rsq_f64 v
[5:6], src_scc
2785 // CHECK
: [0xfd,0x4c,0x0a,0x7e]
2787 v_rsq_f64 v
[5:6], 0xaf123456
2788 // CHECK
: [0xff,0x4c,0x0a,0x7e,0x56,0x34,0x12,0xaf]
2790 v_rsq_f64 v
[5:6], 0x3f717273
2791 // CHECK
: [0xff,0x4c,0x0a,0x7e,0x73,0x72,0x71,0x3f]
2794 // CHECK
: [0x01,0x4f,0x0a,0x7e]
2797 // CHECK
: [0x01,0x4f,0xfe,0x7f]
2800 // CHECK
: [0xff,0x4f,0x0a,0x7e]
2803 // CHECK
: [0x01,0x4e,0x0a,0x7e]
2806 // CHECK
: [0x65,0x4e,0x0a,0x7e]
2808 v_sqrt_f32 v5
, flat_scratch_lo
2809 // CHECK
: [0x66,0x4e,0x0a,0x7e]
2811 v_sqrt_f32 v5
, flat_scratch_hi
2812 // CHECK
: [0x67,0x4e,0x0a,0x7e]
2814 v_sqrt_f32 v5
, vcc_lo
2815 // CHECK
: [0x6a,0x4e,0x0a,0x7e]
2817 v_sqrt_f32 v5
, vcc_hi
2818 // CHECK
: [0x6b,0x4e,0x0a,0x7e]
2820 v_sqrt_f32 v5
, tba_lo
2821 // CHECK
: [0x6c,0x4e,0x0a,0x7e]
2823 v_sqrt_f32 v5
, tba_hi
2824 // CHECK
: [0x6d,0x4e,0x0a,0x7e]
2826 v_sqrt_f32 v5
, tma_lo
2827 // CHECK
: [0x6e,0x4e,0x0a,0x7e]
2829 v_sqrt_f32 v5
, tma_hi
2830 // CHECK
: [0x6f,0x4e,0x0a,0x7e]
2832 v_sqrt_f32 v5
, ttmp11
2833 // CHECK
: [0x7b,0x4e,0x0a,0x7e]
2836 // CHECK
: [0x7c,0x4e,0x0a,0x7e]
2838 v_sqrt_f32 v5
, exec_lo
2839 // CHECK
: [0x7e,0x4e,0x0a,0x7e]
2841 v_sqrt_f32 v5
, exec_hi
2842 // CHECK
: [0x7f,0x4e,0x0a,0x7e]
2845 // CHECK
: [0x80,0x4e,0x0a,0x7e]
2848 // CHECK
: [0xc1,0x4e,0x0a,0x7e]
2851 // CHECK
: [0xf0,0x4e,0x0a,0x7e]
2854 // CHECK
: [0xf7,0x4e,0x0a,0x7e]
2856 v_sqrt_f32 v5
, src_vccz
2857 // CHECK
: [0xfb,0x4e,0x0a,0x7e]
2859 v_sqrt_f32 v5
, src_execz
2860 // CHECK
: [0xfc,0x4e,0x0a,0x7e]
2862 v_sqrt_f32 v5
, src_scc
2863 // CHECK
: [0xfd,0x4e,0x0a,0x7e]
2865 v_sqrt_f32 v5
, src_lds_direct
2866 // CHECK
: [0xfe,0x4e,0x0a,0x7e]
2868 v_sqrt_f32 v5
, 0xaf123456
2869 // CHECK
: [0xff,0x4e,0x0a,0x7e,0x56,0x34,0x12,0xaf]
2871 v_sqrt_f32 v5
, 0x3f717273
2872 // CHECK
: [0xff,0x4e,0x0a,0x7e,0x73,0x72,0x71,0x3f]
2874 v_sqrt_f64 v
[5:6], v
[1:2]
2875 // CHECK
: [0x01,0x51,0x0a,0x7e]
2877 v_sqrt_f64 v
[254:255], v
[1:2]
2878 // CHECK
: [0x01,0x51,0xfc,0x7f]
2880 v_sqrt_f64 v
[5:6], v
[254:255]
2881 // CHECK
: [0xfe,0x51,0x0a,0x7e]
2883 v_sqrt_f64 v
[5:6], s
[2:3]
2884 // CHECK
: [0x02,0x50,0x0a,0x7e]
2886 v_sqrt_f64 v
[5:6], s
[4:5]
2887 // CHECK
: [0x04,0x50,0x0a,0x7e]
2889 v_sqrt_f64 v
[5:6], s
[100:101]
2890 // CHECK
: [0x64,0x50,0x0a,0x7e]
2892 v_sqrt_f64 v
[5:6], flat_scratch
2893 // CHECK
: [0x66,0x50,0x0a,0x7e]
2895 v_sqrt_f64 v
[5:6], vcc
2896 // CHECK
: [0x6a,0x50,0x0a,0x7e]
2898 v_sqrt_f64 v
[5:6], tba
2899 // CHECK
: [0x6c,0x50,0x0a,0x7e]
2901 v_sqrt_f64 v
[5:6], tma
2902 // CHECK
: [0x6e,0x50,0x0a,0x7e]
2904 v_sqrt_f64 v
[5:6], ttmp
[10:11]
2905 // CHECK
: [0x7a,0x50,0x0a,0x7e]
2907 v_sqrt_f64 v
[5:6], exec
2908 // CHECK
: [0x7e,0x50,0x0a,0x7e]
2910 v_sqrt_f64 v
[5:6], 0
2911 // CHECK
: [0x80,0x50,0x0a,0x7e]
2913 v_sqrt_f64 v
[5:6], -1
2914 // CHECK
: [0xc1,0x50,0x0a,0x7e]
2916 v_sqrt_f64 v
[5:6], 0.5
2917 // CHECK
: [0xf0,0x50,0x0a,0x7e]
2919 v_sqrt_f64 v
[5:6], -4.0
2920 // CHECK
: [0xf7,0x50,0x0a,0x7e]
2922 v_sqrt_f64 v
[5:6], src_vccz
2923 // CHECK
: [0xfb,0x50,0x0a,0x7e]
2925 v_sqrt_f64 v
[5:6], src_execz
2926 // CHECK
: [0xfc,0x50,0x0a,0x7e]
2928 v_sqrt_f64 v
[5:6], src_scc
2929 // CHECK
: [0xfd,0x50,0x0a,0x7e]
2931 v_sqrt_f64 v
[5:6], 0xaf123456
2932 // CHECK
: [0xff,0x50,0x0a,0x7e,0x56,0x34,0x12,0xaf]
2934 v_sqrt_f64 v
[5:6], 0x3f717273
2935 // CHECK
: [0xff,0x50,0x0a,0x7e,0x73,0x72,0x71,0x3f]
2938 // CHECK
: [0x01,0x53,0x0a,0x7e]
2941 // CHECK
: [0x01,0x53,0xfe,0x7f]
2944 // CHECK
: [0xff,0x53,0x0a,0x7e]
2947 // CHECK
: [0x01,0x52,0x0a,0x7e]
2950 // CHECK
: [0x65,0x52,0x0a,0x7e]
2952 v_sin_f32 v5
, flat_scratch_lo
2953 // CHECK
: [0x66,0x52,0x0a,0x7e]
2955 v_sin_f32 v5
, flat_scratch_hi
2956 // CHECK
: [0x67,0x52,0x0a,0x7e]
2958 v_sin_f32 v5
, vcc_lo
2959 // CHECK
: [0x6a,0x52,0x0a,0x7e]
2961 v_sin_f32 v5
, vcc_hi
2962 // CHECK
: [0x6b,0x52,0x0a,0x7e]
2964 v_sin_f32 v5
, tba_lo
2965 // CHECK
: [0x6c,0x52,0x0a,0x7e]
2967 v_sin_f32 v5
, tba_hi
2968 // CHECK
: [0x6d,0x52,0x0a,0x7e]
2970 v_sin_f32 v5
, tma_lo
2971 // CHECK
: [0x6e,0x52,0x0a,0x7e]
2973 v_sin_f32 v5
, tma_hi
2974 // CHECK
: [0x6f,0x52,0x0a,0x7e]
2976 v_sin_f32 v5
, ttmp11
2977 // CHECK
: [0x7b,0x52,0x0a,0x7e]
2980 // CHECK
: [0x7c,0x52,0x0a,0x7e]
2982 v_sin_f32 v5
, exec_lo
2983 // CHECK
: [0x7e,0x52,0x0a,0x7e]
2985 v_sin_f32 v5
, exec_hi
2986 // CHECK
: [0x7f,0x52,0x0a,0x7e]
2989 // CHECK
: [0x80,0x52,0x0a,0x7e]
2992 // CHECK
: [0xc1,0x52,0x0a,0x7e]
2995 // CHECK
: [0xf0,0x52,0x0a,0x7e]
2998 // CHECK
: [0xf7,0x52,0x0a,0x7e]
3000 v_sin_f32 v5
, src_vccz
3001 // CHECK
: [0xfb,0x52,0x0a,0x7e]
3003 v_sin_f32 v5
, src_execz
3004 // CHECK
: [0xfc,0x52,0x0a,0x7e]
3006 v_sin_f32 v5
, src_scc
3007 // CHECK
: [0xfd,0x52,0x0a,0x7e]
3009 v_sin_f32 v5
, src_lds_direct
3010 // CHECK
: [0xfe,0x52,0x0a,0x7e]
3012 v_sin_f32 v5
, 0xaf123456
3013 // CHECK
: [0xff,0x52,0x0a,0x7e,0x56,0x34,0x12,0xaf]
3015 v_sin_f32 v5
, 0x3f717273
3016 // CHECK
: [0xff,0x52,0x0a,0x7e,0x73,0x72,0x71,0x3f]
3019 // CHECK
: [0x01,0x55,0x0a,0x7e]
3022 // CHECK
: [0x01,0x55,0xfe,0x7f]
3025 // CHECK
: [0xff,0x55,0x0a,0x7e]
3028 // CHECK
: [0x01,0x54,0x0a,0x7e]
3031 // CHECK
: [0x65,0x54,0x0a,0x7e]
3033 v_cos_f32 v5
, flat_scratch_lo
3034 // CHECK
: [0x66,0x54,0x0a,0x7e]
3036 v_cos_f32 v5
, flat_scratch_hi
3037 // CHECK
: [0x67,0x54,0x0a,0x7e]
3039 v_cos_f32 v5
, vcc_lo
3040 // CHECK
: [0x6a,0x54,0x0a,0x7e]
3042 v_cos_f32 v5
, vcc_hi
3043 // CHECK
: [0x6b,0x54,0x0a,0x7e]
3045 v_cos_f32 v5
, tba_lo
3046 // CHECK
: [0x6c,0x54,0x0a,0x7e]
3048 v_cos_f32 v5
, tba_hi
3049 // CHECK
: [0x6d,0x54,0x0a,0x7e]
3051 v_cos_f32 v5
, tma_lo
3052 // CHECK
: [0x6e,0x54,0x0a,0x7e]
3054 v_cos_f32 v5
, tma_hi
3055 // CHECK
: [0x6f,0x54,0x0a,0x7e]
3057 v_cos_f32 v5
, ttmp11
3058 // CHECK
: [0x7b,0x54,0x0a,0x7e]
3061 // CHECK
: [0x7c,0x54,0x0a,0x7e]
3063 v_cos_f32 v5
, exec_lo
3064 // CHECK
: [0x7e,0x54,0x0a,0x7e]
3066 v_cos_f32 v5
, exec_hi
3067 // CHECK
: [0x7f,0x54,0x0a,0x7e]
3070 // CHECK
: [0x80,0x54,0x0a,0x7e]
3073 // CHECK
: [0xc1,0x54,0x0a,0x7e]
3076 // CHECK
: [0xf0,0x54,0x0a,0x7e]
3079 // CHECK
: [0xf7,0x54,0x0a,0x7e]
3081 v_cos_f32 v5
, src_vccz
3082 // CHECK
: [0xfb,0x54,0x0a,0x7e]
3084 v_cos_f32 v5
, src_execz
3085 // CHECK
: [0xfc,0x54,0x0a,0x7e]
3087 v_cos_f32 v5
, src_scc
3088 // CHECK
: [0xfd,0x54,0x0a,0x7e]
3090 v_cos_f32 v5
, src_lds_direct
3091 // CHECK
: [0xfe,0x54,0x0a,0x7e]
3093 v_cos_f32 v5
, 0xaf123456
3094 // CHECK
: [0xff,0x54,0x0a,0x7e,0x56,0x34,0x12,0xaf]
3096 v_cos_f32 v5
, 0x3f717273
3097 // CHECK
: [0xff,0x54,0x0a,0x7e,0x73,0x72,0x71,0x3f]
3100 // CHECK
: [0x01,0x57,0x0a,0x7e]
3103 // CHECK
: [0x01,0x57,0xfe,0x7f]
3106 // CHECK
: [0xff,0x57,0x0a,0x7e]
3109 // CHECK
: [0x01,0x56,0x0a,0x7e]
3112 // CHECK
: [0x65,0x56,0x0a,0x7e]
3114 v_not_b32 v5
, flat_scratch_lo
3115 // CHECK
: [0x66,0x56,0x0a,0x7e]
3117 v_not_b32 v5
, flat_scratch_hi
3118 // CHECK
: [0x67,0x56,0x0a,0x7e]
3120 v_not_b32 v5
, vcc_lo
3121 // CHECK
: [0x6a,0x56,0x0a,0x7e]
3123 v_not_b32 v5
, vcc_hi
3124 // CHECK
: [0x6b,0x56,0x0a,0x7e]
3126 v_not_b32 v5
, tba_lo
3127 // CHECK
: [0x6c,0x56,0x0a,0x7e]
3129 v_not_b32 v5
, tba_hi
3130 // CHECK
: [0x6d,0x56,0x0a,0x7e]
3132 v_not_b32 v5
, tma_lo
3133 // CHECK
: [0x6e,0x56,0x0a,0x7e]
3135 v_not_b32 v5
, tma_hi
3136 // CHECK
: [0x6f,0x56,0x0a,0x7e]
3138 v_not_b32 v5
, ttmp11
3139 // CHECK
: [0x7b,0x56,0x0a,0x7e]
3142 // CHECK
: [0x7c,0x56,0x0a,0x7e]
3144 v_not_b32 v5
, exec_lo
3145 // CHECK
: [0x7e,0x56,0x0a,0x7e]
3147 v_not_b32 v5
, exec_hi
3148 // CHECK
: [0x7f,0x56,0x0a,0x7e]
3151 // CHECK
: [0x80,0x56,0x0a,0x7e]
3154 // CHECK
: [0xc1,0x56,0x0a,0x7e]
3157 // CHECK
: [0xf0,0x56,0x0a,0x7e]
3160 // CHECK
: [0xf7,0x56,0x0a,0x7e]
3162 v_not_b32 v5
, src_vccz
3163 // CHECK
: [0xfb,0x56,0x0a,0x7e]
3165 v_not_b32 v5
, src_execz
3166 // CHECK
: [0xfc,0x56,0x0a,0x7e]
3168 v_not_b32 v5
, src_scc
3169 // CHECK
: [0xfd,0x56,0x0a,0x7e]
3171 v_not_b32 v5
, src_lds_direct
3172 // CHECK
: [0xfe,0x56,0x0a,0x7e]
3174 v_not_b32 v5
, 0xaf123456
3175 // CHECK
: [0xff,0x56,0x0a,0x7e,0x56,0x34,0x12,0xaf]
3177 v_not_b32 v5
, 0x3f717273
3178 // CHECK
: [0xff,0x56,0x0a,0x7e,0x73,0x72,0x71,0x3f]
3181 // CHECK
: [0x01,0x59,0x0a,0x7e]
3183 v_bfrev_b32 v255
, v1
3184 // CHECK
: [0x01,0x59,0xfe,0x7f]
3186 v_bfrev_b32 v5
, v255
3187 // CHECK
: [0xff,0x59,0x0a,0x7e]
3190 // CHECK
: [0x01,0x58,0x0a,0x7e]
3192 v_bfrev_b32 v5
, s101
3193 // CHECK
: [0x65,0x58,0x0a,0x7e]
3195 v_bfrev_b32 v5
, flat_scratch_lo
3196 // CHECK
: [0x66,0x58,0x0a,0x7e]
3198 v_bfrev_b32 v5
, flat_scratch_hi
3199 // CHECK
: [0x67,0x58,0x0a,0x7e]
3201 v_bfrev_b32 v5
, vcc_lo
3202 // CHECK
: [0x6a,0x58,0x0a,0x7e]
3204 v_bfrev_b32 v5
, vcc_hi
3205 // CHECK
: [0x6b,0x58,0x0a,0x7e]
3207 v_bfrev_b32 v5
, tba_lo
3208 // CHECK
: [0x6c,0x58,0x0a,0x7e]
3210 v_bfrev_b32 v5
, tba_hi
3211 // CHECK
: [0x6d,0x58,0x0a,0x7e]
3213 v_bfrev_b32 v5
, tma_lo
3214 // CHECK
: [0x6e,0x58,0x0a,0x7e]
3216 v_bfrev_b32 v5
, tma_hi
3217 // CHECK
: [0x6f,0x58,0x0a,0x7e]
3219 v_bfrev_b32 v5
, ttmp11
3220 // CHECK
: [0x7b,0x58,0x0a,0x7e]
3223 // CHECK
: [0x7c,0x58,0x0a,0x7e]
3225 v_bfrev_b32 v5
, exec_lo
3226 // CHECK
: [0x7e,0x58,0x0a,0x7e]
3228 v_bfrev_b32 v5
, exec_hi
3229 // CHECK
: [0x7f,0x58,0x0a,0x7e]
3232 // CHECK
: [0x80,0x58,0x0a,0x7e]
3235 // CHECK
: [0xc1,0x58,0x0a,0x7e]
3238 // CHECK
: [0xf0,0x58,0x0a,0x7e]
3240 v_bfrev_b32 v5
, -4.0
3241 // CHECK
: [0xf7,0x58,0x0a,0x7e]
3243 v_bfrev_b32 v5
, src_vccz
3244 // CHECK
: [0xfb,0x58,0x0a,0x7e]
3246 v_bfrev_b32 v5
, src_execz
3247 // CHECK
: [0xfc,0x58,0x0a,0x7e]
3249 v_bfrev_b32 v5
, src_scc
3250 // CHECK
: [0xfd,0x58,0x0a,0x7e]
3252 v_bfrev_b32 v5
, src_lds_direct
3253 // CHECK
: [0xfe,0x58,0x0a,0x7e]
3255 v_bfrev_b32 v5
, 0xaf123456
3256 // CHECK
: [0xff,0x58,0x0a,0x7e,0x56,0x34,0x12,0xaf]
3258 v_bfrev_b32 v5
, 0x3f717273
3259 // CHECK
: [0xff,0x58,0x0a,0x7e,0x73,0x72,0x71,0x3f]
3262 // CHECK
: [0x01,0x5b,0x0a,0x7e]
3265 // CHECK
: [0x01,0x5b,0xfe,0x7f]
3268 // CHECK
: [0xff,0x5b,0x0a,0x7e]
3271 // CHECK
: [0x01,0x5a,0x0a,0x7e]
3274 // CHECK
: [0x65,0x5a,0x0a,0x7e]
3276 v_ffbh_u32 v5
, flat_scratch_lo
3277 // CHECK
: [0x66,0x5a,0x0a,0x7e]
3279 v_ffbh_u32 v5
, flat_scratch_hi
3280 // CHECK
: [0x67,0x5a,0x0a,0x7e]
3282 v_ffbh_u32 v5
, vcc_lo
3283 // CHECK
: [0x6a,0x5a,0x0a,0x7e]
3285 v_ffbh_u32 v5
, vcc_hi
3286 // CHECK
: [0x6b,0x5a,0x0a,0x7e]
3288 v_ffbh_u32 v5
, tba_lo
3289 // CHECK
: [0x6c,0x5a,0x0a,0x7e]
3291 v_ffbh_u32 v5
, tba_hi
3292 // CHECK
: [0x6d,0x5a,0x0a,0x7e]
3294 v_ffbh_u32 v5
, tma_lo
3295 // CHECK
: [0x6e,0x5a,0x0a,0x7e]
3297 v_ffbh_u32 v5
, tma_hi
3298 // CHECK
: [0x6f,0x5a,0x0a,0x7e]
3300 v_ffbh_u32 v5
, ttmp11
3301 // CHECK
: [0x7b,0x5a,0x0a,0x7e]
3304 // CHECK
: [0x7c,0x5a,0x0a,0x7e]
3306 v_ffbh_u32 v5
, exec_lo
3307 // CHECK
: [0x7e,0x5a,0x0a,0x7e]
3309 v_ffbh_u32 v5
, exec_hi
3310 // CHECK
: [0x7f,0x5a,0x0a,0x7e]
3313 // CHECK
: [0x80,0x5a,0x0a,0x7e]
3316 // CHECK
: [0xc1,0x5a,0x0a,0x7e]
3319 // CHECK
: [0xf0,0x5a,0x0a,0x7e]
3322 // CHECK
: [0xf7,0x5a,0x0a,0x7e]
3324 v_ffbh_u32 v5
, src_vccz
3325 // CHECK
: [0xfb,0x5a,0x0a,0x7e]
3327 v_ffbh_u32 v5
, src_execz
3328 // CHECK
: [0xfc,0x5a,0x0a,0x7e]
3330 v_ffbh_u32 v5
, src_scc
3331 // CHECK
: [0xfd,0x5a,0x0a,0x7e]
3333 v_ffbh_u32 v5
, src_lds_direct
3334 // CHECK
: [0xfe,0x5a,0x0a,0x7e]
3336 v_ffbh_u32 v5
, 0xaf123456
3337 // CHECK
: [0xff,0x5a,0x0a,0x7e,0x56,0x34,0x12,0xaf]
3339 v_ffbh_u32 v5
, 0x3f717273
3340 // CHECK
: [0xff,0x5a,0x0a,0x7e,0x73,0x72,0x71,0x3f]
3343 // CHECK
: [0x01,0x5d,0x0a,0x7e]
3346 // CHECK
: [0x01,0x5d,0xfe,0x7f]
3349 // CHECK
: [0xff,0x5d,0x0a,0x7e]
3352 // CHECK
: [0x01,0x5c,0x0a,0x7e]
3355 // CHECK
: [0x65,0x5c,0x0a,0x7e]
3357 v_ffbl_b32 v5
, flat_scratch_lo
3358 // CHECK
: [0x66,0x5c,0x0a,0x7e]
3360 v_ffbl_b32 v5
, flat_scratch_hi
3361 // CHECK
: [0x67,0x5c,0x0a,0x7e]
3363 v_ffbl_b32 v5
, vcc_lo
3364 // CHECK
: [0x6a,0x5c,0x0a,0x7e]
3366 v_ffbl_b32 v5
, vcc_hi
3367 // CHECK
: [0x6b,0x5c,0x0a,0x7e]
3369 v_ffbl_b32 v5
, tba_lo
3370 // CHECK
: [0x6c,0x5c,0x0a,0x7e]
3372 v_ffbl_b32 v5
, tba_hi
3373 // CHECK
: [0x6d,0x5c,0x0a,0x7e]
3375 v_ffbl_b32 v5
, tma_lo
3376 // CHECK
: [0x6e,0x5c,0x0a,0x7e]
3378 v_ffbl_b32 v5
, tma_hi
3379 // CHECK
: [0x6f,0x5c,0x0a,0x7e]
3381 v_ffbl_b32 v5
, ttmp11
3382 // CHECK
: [0x7b,0x5c,0x0a,0x7e]
3385 // CHECK
: [0x7c,0x5c,0x0a,0x7e]
3387 v_ffbl_b32 v5
, exec_lo
3388 // CHECK
: [0x7e,0x5c,0x0a,0x7e]
3390 v_ffbl_b32 v5
, exec_hi
3391 // CHECK
: [0x7f,0x5c,0x0a,0x7e]
3394 // CHECK
: [0x80,0x5c,0x0a,0x7e]
3397 // CHECK
: [0xc1,0x5c,0x0a,0x7e]
3400 // CHECK
: [0xf0,0x5c,0x0a,0x7e]
3403 // CHECK
: [0xf7,0x5c,0x0a,0x7e]
3405 v_ffbl_b32 v5
, src_vccz
3406 // CHECK
: [0xfb,0x5c,0x0a,0x7e]
3408 v_ffbl_b32 v5
, src_execz
3409 // CHECK
: [0xfc,0x5c,0x0a,0x7e]
3411 v_ffbl_b32 v5
, src_scc
3412 // CHECK
: [0xfd,0x5c,0x0a,0x7e]
3414 v_ffbl_b32 v5
, src_lds_direct
3415 // CHECK
: [0xfe,0x5c,0x0a,0x7e]
3417 v_ffbl_b32 v5
, 0xaf123456
3418 // CHECK
: [0xff,0x5c,0x0a,0x7e,0x56,0x34,0x12,0xaf]
3420 v_ffbl_b32 v5
, 0x3f717273
3421 // CHECK
: [0xff,0x5c,0x0a,0x7e,0x73,0x72,0x71,0x3f]
3424 // CHECK
: [0x01,0x5f,0x0a,0x7e]
3427 // CHECK
: [0x01,0x5f,0xfe,0x7f]
3430 // CHECK
: [0xff,0x5f,0x0a,0x7e]
3433 // CHECK
: [0x01,0x5e,0x0a,0x7e]
3436 // CHECK
: [0x65,0x5e,0x0a,0x7e]
3438 v_ffbh_i32 v5
, flat_scratch_lo
3439 // CHECK
: [0x66,0x5e,0x0a,0x7e]
3441 v_ffbh_i32 v5
, flat_scratch_hi
3442 // CHECK
: [0x67,0x5e,0x0a,0x7e]
3444 v_ffbh_i32 v5
, vcc_lo
3445 // CHECK
: [0x6a,0x5e,0x0a,0x7e]
3447 v_ffbh_i32 v5
, vcc_hi
3448 // CHECK
: [0x6b,0x5e,0x0a,0x7e]
3450 v_ffbh_i32 v5
, tba_lo
3451 // CHECK
: [0x6c,0x5e,0x0a,0x7e]
3453 v_ffbh_i32 v5
, tba_hi
3454 // CHECK
: [0x6d,0x5e,0x0a,0x7e]
3456 v_ffbh_i32 v5
, tma_lo
3457 // CHECK
: [0x6e,0x5e,0x0a,0x7e]
3459 v_ffbh_i32 v5
, tma_hi
3460 // CHECK
: [0x6f,0x5e,0x0a,0x7e]
3462 v_ffbh_i32 v5
, ttmp11
3463 // CHECK
: [0x7b,0x5e,0x0a,0x7e]
3466 // CHECK
: [0x7c,0x5e,0x0a,0x7e]
3468 v_ffbh_i32 v5
, exec_lo
3469 // CHECK
: [0x7e,0x5e,0x0a,0x7e]
3471 v_ffbh_i32 v5
, exec_hi
3472 // CHECK
: [0x7f,0x5e,0x0a,0x7e]
3475 // CHECK
: [0x80,0x5e,0x0a,0x7e]
3478 // CHECK
: [0xc1,0x5e,0x0a,0x7e]
3481 // CHECK
: [0xf0,0x5e,0x0a,0x7e]
3484 // CHECK
: [0xf7,0x5e,0x0a,0x7e]
3486 v_ffbh_i32 v5
, src_vccz
3487 // CHECK
: [0xfb,0x5e,0x0a,0x7e]
3489 v_ffbh_i32 v5
, src_execz
3490 // CHECK
: [0xfc,0x5e,0x0a,0x7e]
3492 v_ffbh_i32 v5
, src_scc
3493 // CHECK
: [0xfd,0x5e,0x0a,0x7e]
3495 v_ffbh_i32 v5
, src_lds_direct
3496 // CHECK
: [0xfe,0x5e,0x0a,0x7e]
3498 v_ffbh_i32 v5
, 0xaf123456
3499 // CHECK
: [0xff,0x5e,0x0a,0x7e,0x56,0x34,0x12,0xaf]
3501 v_ffbh_i32 v5
, 0x3f717273
3502 // CHECK
: [0xff,0x5e,0x0a,0x7e,0x73,0x72,0x71,0x3f]
3504 v_frexp_exp_i32_f64 v5
, v
[1:2]
3505 // CHECK
: [0x01,0x61,0x0a,0x7e]
3507 v_frexp_exp_i32_f64 v255
, v
[1:2]
3508 // CHECK
: [0x01,0x61,0xfe,0x7f]
3510 v_frexp_exp_i32_f64 v5
, v
[254:255]
3511 // CHECK
: [0xfe,0x61,0x0a,0x7e]
3513 v_frexp_exp_i32_f64 v5
, s
[2:3]
3514 // CHECK
: [0x02,0x60,0x0a,0x7e]
3516 v_frexp_exp_i32_f64 v5
, s
[4:5]
3517 // CHECK
: [0x04,0x60,0x0a,0x7e]
3519 v_frexp_exp_i32_f64 v5
, s
[100:101]
3520 // CHECK
: [0x64,0x60,0x0a,0x7e]
3522 v_frexp_exp_i32_f64 v5
, flat_scratch
3523 // CHECK
: [0x66,0x60,0x0a,0x7e]
3525 v_frexp_exp_i32_f64 v5
, vcc
3526 // CHECK
: [0x6a,0x60,0x0a,0x7e]
3528 v_frexp_exp_i32_f64 v5
, tba
3529 // CHECK
: [0x6c,0x60,0x0a,0x7e]
3531 v_frexp_exp_i32_f64 v5
, tma
3532 // CHECK
: [0x6e,0x60,0x0a,0x7e]
3534 v_frexp_exp_i32_f64 v5
, ttmp
[10:11]
3535 // CHECK
: [0x7a,0x60,0x0a,0x7e]
3537 v_frexp_exp_i32_f64 v5
, exec
3538 // CHECK
: [0x7e,0x60,0x0a,0x7e]
3540 v_frexp_exp_i32_f64 v5
, 0
3541 // CHECK
: [0x80,0x60,0x0a,0x7e]
3543 v_frexp_exp_i32_f64 v5
, -1
3544 // CHECK
: [0xc1,0x60,0x0a,0x7e]
3546 v_frexp_exp_i32_f64 v5
, 0.5
3547 // CHECK
: [0xf0,0x60,0x0a,0x7e]
3549 v_frexp_exp_i32_f64 v5
, -4.0
3550 // CHECK
: [0xf7,0x60,0x0a,0x7e]
3552 v_frexp_exp_i32_f64 v5
, src_vccz
3553 // CHECK
: [0xfb,0x60,0x0a,0x7e]
3555 v_frexp_exp_i32_f64 v5
, src_execz
3556 // CHECK
: [0xfc,0x60,0x0a,0x7e]
3558 v_frexp_exp_i32_f64 v5
, src_scc
3559 // CHECK
: [0xfd,0x60,0x0a,0x7e]
3561 v_frexp_exp_i32_f64 v5
, 0xaf123456
3562 // CHECK
: [0xff,0x60,0x0a,0x7e,0x56,0x34,0x12,0xaf]
3564 v_frexp_exp_i32_f64 v5
, 0x3f717273
3565 // CHECK
: [0xff,0x60,0x0a,0x7e,0x73,0x72,0x71,0x3f]
3567 v_frexp_mant_f64 v
[5:6], v
[1:2]
3568 // CHECK
: [0x01,0x63,0x0a,0x7e]
3570 v_frexp_mant_f64 v
[254:255], v
[1:2]
3571 // CHECK
: [0x01,0x63,0xfc,0x7f]
3573 v_frexp_mant_f64 v
[5:6], v
[254:255]
3574 // CHECK
: [0xfe,0x63,0x0a,0x7e]
3576 v_frexp_mant_f64 v
[5:6], s
[2:3]
3577 // CHECK
: [0x02,0x62,0x0a,0x7e]
3579 v_frexp_mant_f64 v
[5:6], s
[4:5]
3580 // CHECK
: [0x04,0x62,0x0a,0x7e]
3582 v_frexp_mant_f64 v
[5:6], s
[100:101]
3583 // CHECK
: [0x64,0x62,0x0a,0x7e]
3585 v_frexp_mant_f64 v
[5:6], flat_scratch
3586 // CHECK
: [0x66,0x62,0x0a,0x7e]
3588 v_frexp_mant_f64 v
[5:6], vcc
3589 // CHECK
: [0x6a,0x62,0x0a,0x7e]
3591 v_frexp_mant_f64 v
[5:6], tba
3592 // CHECK
: [0x6c,0x62,0x0a,0x7e]
3594 v_frexp_mant_f64 v
[5:6], tma
3595 // CHECK
: [0x6e,0x62,0x0a,0x7e]
3597 v_frexp_mant_f64 v
[5:6], ttmp
[10:11]
3598 // CHECK
: [0x7a,0x62,0x0a,0x7e]
3600 v_frexp_mant_f64 v
[5:6], exec
3601 // CHECK
: [0x7e,0x62,0x0a,0x7e]
3603 v_frexp_mant_f64 v
[5:6], 0
3604 // CHECK
: [0x80,0x62,0x0a,0x7e]
3606 v_frexp_mant_f64 v
[5:6], -1
3607 // CHECK
: [0xc1,0x62,0x0a,0x7e]
3609 v_frexp_mant_f64 v
[5:6], 0.5
3610 // CHECK
: [0xf0,0x62,0x0a,0x7e]
3612 v_frexp_mant_f64 v
[5:6], -4.0
3613 // CHECK
: [0xf7,0x62,0x0a,0x7e]
3615 v_frexp_mant_f64 v
[5:6], src_vccz
3616 // CHECK
: [0xfb,0x62,0x0a,0x7e]
3618 v_frexp_mant_f64 v
[5:6], src_execz
3619 // CHECK
: [0xfc,0x62,0x0a,0x7e]
3621 v_frexp_mant_f64 v
[5:6], src_scc
3622 // CHECK
: [0xfd,0x62,0x0a,0x7e]
3624 v_frexp_mant_f64 v
[5:6], 0xaf123456
3625 // CHECK
: [0xff,0x62,0x0a,0x7e,0x56,0x34,0x12,0xaf]
3627 v_frexp_mant_f64 v
[5:6], 0x3f717273
3628 // CHECK
: [0xff,0x62,0x0a,0x7e,0x73,0x72,0x71,0x3f]
3630 v_fract_f64 v
[5:6], v
[1:2]
3631 // CHECK
: [0x01,0x65,0x0a,0x7e]
3633 v_fract_f64 v
[254:255], v
[1:2]
3634 // CHECK
: [0x01,0x65,0xfc,0x7f]
3636 v_fract_f64 v
[5:6], v
[254:255]
3637 // CHECK
: [0xfe,0x65,0x0a,0x7e]
3639 v_fract_f64 v
[5:6], s
[2:3]
3640 // CHECK
: [0x02,0x64,0x0a,0x7e]
3642 v_fract_f64 v
[5:6], s
[4:5]
3643 // CHECK
: [0x04,0x64,0x0a,0x7e]
3645 v_fract_f64 v
[5:6], s
[100:101]
3646 // CHECK
: [0x64,0x64,0x0a,0x7e]
3648 v_fract_f64 v
[5:6], flat_scratch
3649 // CHECK
: [0x66,0x64,0x0a,0x7e]
3651 v_fract_f64 v
[5:6], vcc
3652 // CHECK
: [0x6a,0x64,0x0a,0x7e]
3654 v_fract_f64 v
[5:6], tba
3655 // CHECK
: [0x6c,0x64,0x0a,0x7e]
3657 v_fract_f64 v
[5:6], tma
3658 // CHECK
: [0x6e,0x64,0x0a,0x7e]
3660 v_fract_f64 v
[5:6], ttmp
[10:11]
3661 // CHECK
: [0x7a,0x64,0x0a,0x7e]
3663 v_fract_f64 v
[5:6], exec
3664 // CHECK
: [0x7e,0x64,0x0a,0x7e]
3666 v_fract_f64 v
[5:6], 0
3667 // CHECK
: [0x80,0x64,0x0a,0x7e]
3669 v_fract_f64 v
[5:6], -1
3670 // CHECK
: [0xc1,0x64,0x0a,0x7e]
3672 v_fract_f64 v
[5:6], 0.5
3673 // CHECK
: [0xf0,0x64,0x0a,0x7e]
3675 v_fract_f64 v
[5:6], -4.0
3676 // CHECK
: [0xf7,0x64,0x0a,0x7e]
3678 v_fract_f64 v
[5:6], src_vccz
3679 // CHECK
: [0xfb,0x64,0x0a,0x7e]
3681 v_fract_f64 v
[5:6], src_execz
3682 // CHECK
: [0xfc,0x64,0x0a,0x7e]
3684 v_fract_f64 v
[5:6], src_scc
3685 // CHECK
: [0xfd,0x64,0x0a,0x7e]
3687 v_fract_f64 v
[5:6], 0xaf123456
3688 // CHECK
: [0xff,0x64,0x0a,0x7e,0x56,0x34,0x12,0xaf]
3690 v_fract_f64 v
[5:6], 0x3f717273
3691 // CHECK
: [0xff,0x64,0x0a,0x7e,0x73,0x72,0x71,0x3f]
3693 v_frexp_exp_i32_f32 v5
, v1
3694 // CHECK
: [0x01,0x67,0x0a,0x7e]
3696 v_frexp_exp_i32_f32 v255
, v1
3697 // CHECK
: [0x01,0x67,0xfe,0x7f]
3699 v_frexp_exp_i32_f32 v5
, v255
3700 // CHECK
: [0xff,0x67,0x0a,0x7e]
3702 v_frexp_exp_i32_f32 v5
, s1
3703 // CHECK
: [0x01,0x66,0x0a,0x7e]
3705 v_frexp_exp_i32_f32 v5
, s101
3706 // CHECK
: [0x65,0x66,0x0a,0x7e]
3708 v_frexp_exp_i32_f32 v5
, flat_scratch_lo
3709 // CHECK
: [0x66,0x66,0x0a,0x7e]
3711 v_frexp_exp_i32_f32 v5
, flat_scratch_hi
3712 // CHECK
: [0x67,0x66,0x0a,0x7e]
3714 v_frexp_exp_i32_f32 v5
, vcc_lo
3715 // CHECK
: [0x6a,0x66,0x0a,0x7e]
3717 v_frexp_exp_i32_f32 v5
, vcc_hi
3718 // CHECK
: [0x6b,0x66,0x0a,0x7e]
3720 v_frexp_exp_i32_f32 v5
, tba_lo
3721 // CHECK
: [0x6c,0x66,0x0a,0x7e]
3723 v_frexp_exp_i32_f32 v5
, tba_hi
3724 // CHECK
: [0x6d,0x66,0x0a,0x7e]
3726 v_frexp_exp_i32_f32 v5
, tma_lo
3727 // CHECK
: [0x6e,0x66,0x0a,0x7e]
3729 v_frexp_exp_i32_f32 v5
, tma_hi
3730 // CHECK
: [0x6f,0x66,0x0a,0x7e]
3732 v_frexp_exp_i32_f32 v5
, ttmp11
3733 // CHECK
: [0x7b,0x66,0x0a,0x7e]
3735 v_frexp_exp_i32_f32 v5
, m0
3736 // CHECK
: [0x7c,0x66,0x0a,0x7e]
3738 v_frexp_exp_i32_f32 v5
, exec_lo
3739 // CHECK
: [0x7e,0x66,0x0a,0x7e]
3741 v_frexp_exp_i32_f32 v5
, exec_hi
3742 // CHECK
: [0x7f,0x66,0x0a,0x7e]
3744 v_frexp_exp_i32_f32 v5
, 0
3745 // CHECK
: [0x80,0x66,0x0a,0x7e]
3747 v_frexp_exp_i32_f32 v5
, -1
3748 // CHECK
: [0xc1,0x66,0x0a,0x7e]
3750 v_frexp_exp_i32_f32 v5
, 0.5
3751 // CHECK
: [0xf0,0x66,0x0a,0x7e]
3753 v_frexp_exp_i32_f32 v5
, -4.0
3754 // CHECK
: [0xf7,0x66,0x0a,0x7e]
3756 v_frexp_exp_i32_f32 v5
, src_vccz
3757 // CHECK
: [0xfb,0x66,0x0a,0x7e]
3759 v_frexp_exp_i32_f32 v5
, src_execz
3760 // CHECK
: [0xfc,0x66,0x0a,0x7e]
3762 v_frexp_exp_i32_f32 v5
, src_scc
3763 // CHECK
: [0xfd,0x66,0x0a,0x7e]
3765 v_frexp_exp_i32_f32 v5
, src_lds_direct
3766 // CHECK
: [0xfe,0x66,0x0a,0x7e]
3768 v_frexp_exp_i32_f32 v5
, 0xaf123456
3769 // CHECK
: [0xff,0x66,0x0a,0x7e,0x56,0x34,0x12,0xaf]
3771 v_frexp_exp_i32_f32 v5
, 0x3f717273
3772 // CHECK
: [0xff,0x66,0x0a,0x7e,0x73,0x72,0x71,0x3f]
3774 v_frexp_mant_f32 v5
, v1
3775 // CHECK
: [0x01,0x69,0x0a,0x7e]
3777 v_frexp_mant_f32 v255
, v1
3778 // CHECK
: [0x01,0x69,0xfe,0x7f]
3780 v_frexp_mant_f32 v5
, v255
3781 // CHECK
: [0xff,0x69,0x0a,0x7e]
3783 v_frexp_mant_f32 v5
, s1
3784 // CHECK
: [0x01,0x68,0x0a,0x7e]
3786 v_frexp_mant_f32 v5
, s101
3787 // CHECK
: [0x65,0x68,0x0a,0x7e]
3789 v_frexp_mant_f32 v5
, flat_scratch_lo
3790 // CHECK
: [0x66,0x68,0x0a,0x7e]
3792 v_frexp_mant_f32 v5
, flat_scratch_hi
3793 // CHECK
: [0x67,0x68,0x0a,0x7e]
3795 v_frexp_mant_f32 v5
, vcc_lo
3796 // CHECK
: [0x6a,0x68,0x0a,0x7e]
3798 v_frexp_mant_f32 v5
, vcc_hi
3799 // CHECK
: [0x6b,0x68,0x0a,0x7e]
3801 v_frexp_mant_f32 v5
, tba_lo
3802 // CHECK
: [0x6c,0x68,0x0a,0x7e]
3804 v_frexp_mant_f32 v5
, tba_hi
3805 // CHECK
: [0x6d,0x68,0x0a,0x7e]
3807 v_frexp_mant_f32 v5
, tma_lo
3808 // CHECK
: [0x6e,0x68,0x0a,0x7e]
3810 v_frexp_mant_f32 v5
, tma_hi
3811 // CHECK
: [0x6f,0x68,0x0a,0x7e]
3813 v_frexp_mant_f32 v5
, ttmp11
3814 // CHECK
: [0x7b,0x68,0x0a,0x7e]
3816 v_frexp_mant_f32 v5
, m0
3817 // CHECK
: [0x7c,0x68,0x0a,0x7e]
3819 v_frexp_mant_f32 v5
, exec_lo
3820 // CHECK
: [0x7e,0x68,0x0a,0x7e]
3822 v_frexp_mant_f32 v5
, exec_hi
3823 // CHECK
: [0x7f,0x68,0x0a,0x7e]
3825 v_frexp_mant_f32 v5
, 0
3826 // CHECK
: [0x80,0x68,0x0a,0x7e]
3828 v_frexp_mant_f32 v5
, -1
3829 // CHECK
: [0xc1,0x68,0x0a,0x7e]
3831 v_frexp_mant_f32 v5
, 0.5
3832 // CHECK
: [0xf0,0x68,0x0a,0x7e]
3834 v_frexp_mant_f32 v5
, -4.0
3835 // CHECK
: [0xf7,0x68,0x0a,0x7e]
3837 v_frexp_mant_f32 v5
, src_vccz
3838 // CHECK
: [0xfb,0x68,0x0a,0x7e]
3840 v_frexp_mant_f32 v5
, src_execz
3841 // CHECK
: [0xfc,0x68,0x0a,0x7e]
3843 v_frexp_mant_f32 v5
, src_scc
3844 // CHECK
: [0xfd,0x68,0x0a,0x7e]
3846 v_frexp_mant_f32 v5
, src_lds_direct
3847 // CHECK
: [0xfe,0x68,0x0a,0x7e]
3849 v_frexp_mant_f32 v5
, 0xaf123456
3850 // CHECK
: [0xff,0x68,0x0a,0x7e,0x56,0x34,0x12,0xaf]
3852 v_frexp_mant_f32 v5
, 0x3f717273
3853 // CHECK
: [0xff,0x68,0x0a,0x7e,0x73,0x72,0x71,0x3f]
3856 // CHECK
: [0x00,0x6a,0x00,0x7e]
3858 v_movreld_b32 v5
, v1
3859 // CHECK
: [0x01,0x6d,0x0a,0x7e]
3861 v_movreld_b32 v255
, v1
3862 // CHECK
: [0x01,0x6d,0xfe,0x7f]
3864 v_movreld_b32 v5
, v255
3865 // CHECK
: [0xff,0x6d,0x0a,0x7e]
3867 v_movreld_b32 v5
, m0
3868 // CHECK
: [0x7c,0x6c,0x0a,0x7e]
3871 // CHECK
: [0x80,0x6c,0x0a,0x7e]
3873 v_movreld_b32 v5
, -1
3874 // CHECK
: [0xc1,0x6c,0x0a,0x7e]
3876 v_movreld_b32 v5
, 0.5
3877 // CHECK
: [0xf0,0x6c,0x0a,0x7e]
3879 v_movreld_b32 v5
, -4.0
3880 // CHECK
: [0xf7,0x6c,0x0a,0x7e]
3882 v_movreld_b32 v5
, src_lds_direct
3883 // CHECK
: [0xfe,0x6c,0x0a,0x7e]
3885 v_movrels_b32 v5
, v1
3886 // CHECK
: [0x01,0x6f,0x0a,0x7e]
3888 v_movrels_b32 v255
, v1
3889 // CHECK
: [0x01,0x6f,0xfe,0x7f]
3891 v_movrels_b32 v5
, v255
3892 // CHECK
: [0xff,0x6f,0x0a,0x7e]
3894 v_movrelsd_b32 v5
, v1
3895 // CHECK
: [0x01,0x71,0x0a,0x7e]
3897 v_movrelsd_b32 v255
, v1
3898 // CHECK
: [0x01,0x71,0xfe,0x7f]
3900 v_movrelsd_b32 v5
, v255
3901 // CHECK
: [0xff,0x71,0x0a,0x7e]
3903 v_cvt_f16_u16 v5
, v1
3904 // CHECK
: [0x01,0x73,0x0a,0x7e]
3906 v_cvt_f16_u16 v255
, v1
3907 // CHECK
: [0x01,0x73,0xfe,0x7f]
3909 v_cvt_f16_u16 v5
, v255
3910 // CHECK
: [0xff,0x73,0x0a,0x7e]
3912 v_cvt_f16_u16 v5
, s1
3913 // CHECK
: [0x01,0x72,0x0a,0x7e]
3915 v_cvt_f16_u16 v5
, s101
3916 // CHECK
: [0x65,0x72,0x0a,0x7e]
3918 v_cvt_f16_u16 v5
, flat_scratch_lo
3919 // CHECK
: [0x66,0x72,0x0a,0x7e]
3921 v_cvt_f16_u16 v5
, flat_scratch_hi
3922 // CHECK
: [0x67,0x72,0x0a,0x7e]
3924 v_cvt_f16_u16 v5
, vcc_lo
3925 // CHECK
: [0x6a,0x72,0x0a,0x7e]
3927 v_cvt_f16_u16 v5
, vcc_hi
3928 // CHECK
: [0x6b,0x72,0x0a,0x7e]
3930 v_cvt_f16_u16 v5
, tba_lo
3931 // CHECK
: [0x6c,0x72,0x0a,0x7e]
3933 v_cvt_f16_u16 v5
, tba_hi
3934 // CHECK
: [0x6d,0x72,0x0a,0x7e]
3936 v_cvt_f16_u16 v5
, tma_lo
3937 // CHECK
: [0x6e,0x72,0x0a,0x7e]
3939 v_cvt_f16_u16 v5
, tma_hi
3940 // CHECK
: [0x6f,0x72,0x0a,0x7e]
3942 v_cvt_f16_u16 v5
, ttmp11
3943 // CHECK
: [0x7b,0x72,0x0a,0x7e]
3945 v_cvt_f16_u16 v5
, m0
3946 // CHECK
: [0x7c,0x72,0x0a,0x7e]
3948 v_cvt_f16_u16 v5
, exec_lo
3949 // CHECK
: [0x7e,0x72,0x0a,0x7e]
3951 v_cvt_f16_u16 v5
, exec_hi
3952 // CHECK
: [0x7f,0x72,0x0a,0x7e]
3955 // CHECK
: [0x80,0x72,0x0a,0x7e]
3957 v_cvt_f16_u16 v5
, -1
3958 // CHECK
: [0xc1,0x72,0x0a,0x7e]
3960 v_cvt_f16_u16 v5
, 0.5
3961 // CHECK
: [0xff,0x72,0x0a,0x7e,0x00,0x38,0x00,0x00]
3963 v_cvt_f16_u16 v5
, -4.0
3964 // CHECK
: [0xff,0x72,0x0a,0x7e,0x00,0xc4,0x00,0x00]
3966 v_cvt_f16_u16 v5
, src_vccz
3967 // CHECK
: [0xfb,0x72,0x0a,0x7e]
3969 v_cvt_f16_u16 v5
, src_execz
3970 // CHECK
: [0xfc,0x72,0x0a,0x7e]
3972 v_cvt_f16_u16 v5
, src_scc
3973 // CHECK
: [0xfd,0x72,0x0a,0x7e]
3975 v_cvt_f16_u16 v5
, src_lds_direct
3976 // CHECK
: [0xfe,0x72,0x0a,0x7e]
3978 v_cvt_f16_u16 v5
, 0xfe0b
3979 // CHECK
: [0xff,0x72,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
3981 v_cvt_f16_u16 v5
, 0x3456
3982 // CHECK
: [0xff,0x72,0x0a,0x7e,0x56,0x34,0x00,0x00]
3984 v_cvt_f16_i16 v5
, v1
3985 // CHECK
: [0x01,0x75,0x0a,0x7e]
3987 v_cvt_f16_i16 v255
, v1
3988 // CHECK
: [0x01,0x75,0xfe,0x7f]
3990 v_cvt_f16_i16 v5
, v255
3991 // CHECK
: [0xff,0x75,0x0a,0x7e]
3993 v_cvt_f16_i16 v5
, s1
3994 // CHECK
: [0x01,0x74,0x0a,0x7e]
3996 v_cvt_f16_i16 v5
, s101
3997 // CHECK
: [0x65,0x74,0x0a,0x7e]
3999 v_cvt_f16_i16 v5
, flat_scratch_lo
4000 // CHECK
: [0x66,0x74,0x0a,0x7e]
4002 v_cvt_f16_i16 v5
, flat_scratch_hi
4003 // CHECK
: [0x67,0x74,0x0a,0x7e]
4005 v_cvt_f16_i16 v5
, vcc_lo
4006 // CHECK
: [0x6a,0x74,0x0a,0x7e]
4008 v_cvt_f16_i16 v5
, vcc_hi
4009 // CHECK
: [0x6b,0x74,0x0a,0x7e]
4011 v_cvt_f16_i16 v5
, tba_lo
4012 // CHECK
: [0x6c,0x74,0x0a,0x7e]
4014 v_cvt_f16_i16 v5
, tba_hi
4015 // CHECK
: [0x6d,0x74,0x0a,0x7e]
4017 v_cvt_f16_i16 v5
, tma_lo
4018 // CHECK
: [0x6e,0x74,0x0a,0x7e]
4020 v_cvt_f16_i16 v5
, tma_hi
4021 // CHECK
: [0x6f,0x74,0x0a,0x7e]
4023 v_cvt_f16_i16 v5
, ttmp11
4024 // CHECK
: [0x7b,0x74,0x0a,0x7e]
4026 v_cvt_f16_i16 v5
, m0
4027 // CHECK
: [0x7c,0x74,0x0a,0x7e]
4029 v_cvt_f16_i16 v5
, exec_lo
4030 // CHECK
: [0x7e,0x74,0x0a,0x7e]
4032 v_cvt_f16_i16 v5
, exec_hi
4033 // CHECK
: [0x7f,0x74,0x0a,0x7e]
4036 // CHECK
: [0x80,0x74,0x0a,0x7e]
4038 v_cvt_f16_i16 v5
, -1
4039 // CHECK
: [0xc1,0x74,0x0a,0x7e]
4041 v_cvt_f16_i16 v5
, 0.5
4042 // CHECK
: [0xff,0x74,0x0a,0x7e,0x00,0x38,0x00,0x00]
4044 v_cvt_f16_i16 v5
, -4.0
4045 // CHECK
: [0xff,0x74,0x0a,0x7e,0x00,0xc4,0x00,0x00]
4047 v_cvt_f16_i16 v5
, src_vccz
4048 // CHECK
: [0xfb,0x74,0x0a,0x7e]
4050 v_cvt_f16_i16 v5
, src_execz
4051 // CHECK
: [0xfc,0x74,0x0a,0x7e]
4053 v_cvt_f16_i16 v5
, src_scc
4054 // CHECK
: [0xfd,0x74,0x0a,0x7e]
4056 v_cvt_f16_i16 v5
, src_lds_direct
4057 // CHECK
: [0xfe,0x74,0x0a,0x7e]
4059 v_cvt_f16_i16 v5
, 0xfe0b
4060 // CHECK
: [0xff,0x74,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
4062 v_cvt_f16_i16 v5
, 0x3456
4063 // CHECK
: [0xff,0x74,0x0a,0x7e,0x56,0x34,0x00,0x00]
4065 v_cvt_u16_f16 v5
, v1
4066 // CHECK
: [0x01,0x77,0x0a,0x7e]
4068 v_cvt_u16_f16 v255
, v1
4069 // CHECK
: [0x01,0x77,0xfe,0x7f]
4071 v_cvt_u16_f16 v5
, v255
4072 // CHECK
: [0xff,0x77,0x0a,0x7e]
4074 v_cvt_u16_f16 v5
, s1
4075 // CHECK
: [0x01,0x76,0x0a,0x7e]
4077 v_cvt_u16_f16 v5
, s101
4078 // CHECK
: [0x65,0x76,0x0a,0x7e]
4080 v_cvt_u16_f16 v5
, flat_scratch_lo
4081 // CHECK
: [0x66,0x76,0x0a,0x7e]
4083 v_cvt_u16_f16 v5
, flat_scratch_hi
4084 // CHECK
: [0x67,0x76,0x0a,0x7e]
4086 v_cvt_u16_f16 v5
, vcc_lo
4087 // CHECK
: [0x6a,0x76,0x0a,0x7e]
4089 v_cvt_u16_f16 v5
, vcc_hi
4090 // CHECK
: [0x6b,0x76,0x0a,0x7e]
4092 v_cvt_u16_f16 v5
, tba_lo
4093 // CHECK
: [0x6c,0x76,0x0a,0x7e]
4095 v_cvt_u16_f16 v5
, tba_hi
4096 // CHECK
: [0x6d,0x76,0x0a,0x7e]
4098 v_cvt_u16_f16 v5
, tma_lo
4099 // CHECK
: [0x6e,0x76,0x0a,0x7e]
4101 v_cvt_u16_f16 v5
, tma_hi
4102 // CHECK
: [0x6f,0x76,0x0a,0x7e]
4104 v_cvt_u16_f16 v5
, ttmp11
4105 // CHECK
: [0x7b,0x76,0x0a,0x7e]
4107 v_cvt_u16_f16 v5
, m0
4108 // CHECK
: [0x7c,0x76,0x0a,0x7e]
4110 v_cvt_u16_f16 v5
, exec_lo
4111 // CHECK
: [0x7e,0x76,0x0a,0x7e]
4113 v_cvt_u16_f16 v5
, exec_hi
4114 // CHECK
: [0x7f,0x76,0x0a,0x7e]
4117 // CHECK
: [0x80,0x76,0x0a,0x7e]
4119 v_cvt_u16_f16 v5
, -1
4120 // CHECK
: [0xc1,0x76,0x0a,0x7e]
4122 v_cvt_u16_f16 v5
, 0.5
4123 // CHECK
: [0xf0,0x76,0x0a,0x7e]
4125 v_cvt_u16_f16 v5
, -4.0
4126 // CHECK
: [0xf7,0x76,0x0a,0x7e]
4128 v_cvt_u16_f16 v5
, src_vccz
4129 // CHECK
: [0xfb,0x76,0x0a,0x7e]
4131 v_cvt_u16_f16 v5
, src_execz
4132 // CHECK
: [0xfc,0x76,0x0a,0x7e]
4134 v_cvt_u16_f16 v5
, src_scc
4135 // CHECK
: [0xfd,0x76,0x0a,0x7e]
4137 v_cvt_u16_f16 v5
, src_lds_direct
4138 // CHECK
: [0xfe,0x76,0x0a,0x7e]
4140 v_cvt_u16_f16 v5
, 0xfe0b
4141 // CHECK
: [0xff,0x76,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
4143 v_cvt_u16_f16 v5
, 0x3456
4144 // CHECK
: [0xff,0x76,0x0a,0x7e,0x56,0x34,0x00,0x00]
4146 v_cvt_i16_f16 v5
, v1
4147 // CHECK
: [0x01,0x79,0x0a,0x7e]
4149 v_cvt_i16_f16 v255
, v1
4150 // CHECK
: [0x01,0x79,0xfe,0x7f]
4152 v_cvt_i16_f16 v5
, v255
4153 // CHECK
: [0xff,0x79,0x0a,0x7e]
4155 v_cvt_i16_f16 v5
, s1
4156 // CHECK
: [0x01,0x78,0x0a,0x7e]
4158 v_cvt_i16_f16 v5
, s101
4159 // CHECK
: [0x65,0x78,0x0a,0x7e]
4161 v_cvt_i16_f16 v5
, flat_scratch_lo
4162 // CHECK
: [0x66,0x78,0x0a,0x7e]
4164 v_cvt_i16_f16 v5
, flat_scratch_hi
4165 // CHECK
: [0x67,0x78,0x0a,0x7e]
4167 v_cvt_i16_f16 v5
, vcc_lo
4168 // CHECK
: [0x6a,0x78,0x0a,0x7e]
4170 v_cvt_i16_f16 v5
, vcc_hi
4171 // CHECK
: [0x6b,0x78,0x0a,0x7e]
4173 v_cvt_i16_f16 v5
, tba_lo
4174 // CHECK
: [0x6c,0x78,0x0a,0x7e]
4176 v_cvt_i16_f16 v5
, tba_hi
4177 // CHECK
: [0x6d,0x78,0x0a,0x7e]
4179 v_cvt_i16_f16 v5
, tma_lo
4180 // CHECK
: [0x6e,0x78,0x0a,0x7e]
4182 v_cvt_i16_f16 v5
, tma_hi
4183 // CHECK
: [0x6f,0x78,0x0a,0x7e]
4185 v_cvt_i16_f16 v5
, ttmp11
4186 // CHECK
: [0x7b,0x78,0x0a,0x7e]
4188 v_cvt_i16_f16 v5
, m0
4189 // CHECK
: [0x7c,0x78,0x0a,0x7e]
4191 v_cvt_i16_f16 v5
, exec_lo
4192 // CHECK
: [0x7e,0x78,0x0a,0x7e]
4194 v_cvt_i16_f16 v5
, exec_hi
4195 // CHECK
: [0x7f,0x78,0x0a,0x7e]
4198 // CHECK
: [0x80,0x78,0x0a,0x7e]
4200 v_cvt_i16_f16 v5
, -1
4201 // CHECK
: [0xc1,0x78,0x0a,0x7e]
4203 v_cvt_i16_f16 v5
, 0.5
4204 // CHECK
: [0xf0,0x78,0x0a,0x7e]
4206 v_cvt_i16_f16 v5
, -4.0
4207 // CHECK
: [0xf7,0x78,0x0a,0x7e]
4209 v_cvt_i16_f16 v5
, src_vccz
4210 // CHECK
: [0xfb,0x78,0x0a,0x7e]
4212 v_cvt_i16_f16 v5
, src_execz
4213 // CHECK
: [0xfc,0x78,0x0a,0x7e]
4215 v_cvt_i16_f16 v5
, src_scc
4216 // CHECK
: [0xfd,0x78,0x0a,0x7e]
4218 v_cvt_i16_f16 v5
, src_lds_direct
4219 // CHECK
: [0xfe,0x78,0x0a,0x7e]
4221 v_cvt_i16_f16 v5
, 0xfe0b
4222 // CHECK
: [0xff,0x78,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
4224 v_cvt_i16_f16 v5
, 0x3456
4225 // CHECK
: [0xff,0x78,0x0a,0x7e,0x56,0x34,0x00,0x00]
4228 // CHECK
: [0x01,0x7b,0x0a,0x7e]
4231 // CHECK
: [0x01,0x7b,0xfe,0x7f]
4234 // CHECK
: [0xff,0x7b,0x0a,0x7e]
4237 // CHECK
: [0x01,0x7a,0x0a,0x7e]
4240 // CHECK
: [0x65,0x7a,0x0a,0x7e]
4242 v_rcp_f16 v5
, flat_scratch_lo
4243 // CHECK
: [0x66,0x7a,0x0a,0x7e]
4245 v_rcp_f16 v5
, flat_scratch_hi
4246 // CHECK
: [0x67,0x7a,0x0a,0x7e]
4248 v_rcp_f16 v5
, vcc_lo
4249 // CHECK
: [0x6a,0x7a,0x0a,0x7e]
4251 v_rcp_f16 v5
, vcc_hi
4252 // CHECK
: [0x6b,0x7a,0x0a,0x7e]
4254 v_rcp_f16 v5
, tba_lo
4255 // CHECK
: [0x6c,0x7a,0x0a,0x7e]
4257 v_rcp_f16 v5
, tba_hi
4258 // CHECK
: [0x6d,0x7a,0x0a,0x7e]
4260 v_rcp_f16 v5
, tma_lo
4261 // CHECK
: [0x6e,0x7a,0x0a,0x7e]
4263 v_rcp_f16 v5
, tma_hi
4264 // CHECK
: [0x6f,0x7a,0x0a,0x7e]
4266 v_rcp_f16 v5
, ttmp11
4267 // CHECK
: [0x7b,0x7a,0x0a,0x7e]
4270 // CHECK
: [0x7c,0x7a,0x0a,0x7e]
4272 v_rcp_f16 v5
, exec_lo
4273 // CHECK
: [0x7e,0x7a,0x0a,0x7e]
4275 v_rcp_f16 v5
, exec_hi
4276 // CHECK
: [0x7f,0x7a,0x0a,0x7e]
4279 // CHECK
: [0x80,0x7a,0x0a,0x7e]
4282 // CHECK
: [0xc1,0x7a,0x0a,0x7e]
4285 // CHECK
: [0xf0,0x7a,0x0a,0x7e]
4288 // CHECK
: [0xf7,0x7a,0x0a,0x7e]
4290 v_rcp_f16 v5
, src_vccz
4291 // CHECK
: [0xfb,0x7a,0x0a,0x7e]
4293 v_rcp_f16 v5
, src_execz
4294 // CHECK
: [0xfc,0x7a,0x0a,0x7e]
4296 v_rcp_f16 v5
, src_scc
4297 // CHECK
: [0xfd,0x7a,0x0a,0x7e]
4299 v_rcp_f16 v5
, src_lds_direct
4300 // CHECK
: [0xfe,0x7a,0x0a,0x7e]
4302 v_rcp_f16 v5
, 0xfe0b
4303 // CHECK
: [0xff,0x7a,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
4305 v_rcp_f16 v5
, 0x3456
4306 // CHECK
: [0xff,0x7a,0x0a,0x7e,0x56,0x34,0x00,0x00]
4309 // CHECK
: [0x01,0x7d,0x0a,0x7e]
4312 // CHECK
: [0x01,0x7d,0xfe,0x7f]
4315 // CHECK
: [0xff,0x7d,0x0a,0x7e]
4318 // CHECK
: [0x01,0x7c,0x0a,0x7e]
4321 // CHECK
: [0x65,0x7c,0x0a,0x7e]
4323 v_sqrt_f16 v5
, flat_scratch_lo
4324 // CHECK
: [0x66,0x7c,0x0a,0x7e]
4326 v_sqrt_f16 v5
, flat_scratch_hi
4327 // CHECK
: [0x67,0x7c,0x0a,0x7e]
4329 v_sqrt_f16 v5
, vcc_lo
4330 // CHECK
: [0x6a,0x7c,0x0a,0x7e]
4332 v_sqrt_f16 v5
, vcc_hi
4333 // CHECK
: [0x6b,0x7c,0x0a,0x7e]
4335 v_sqrt_f16 v5
, tba_lo
4336 // CHECK
: [0x6c,0x7c,0x0a,0x7e]
4338 v_sqrt_f16 v5
, tba_hi
4339 // CHECK
: [0x6d,0x7c,0x0a,0x7e]
4341 v_sqrt_f16 v5
, tma_lo
4342 // CHECK
: [0x6e,0x7c,0x0a,0x7e]
4344 v_sqrt_f16 v5
, tma_hi
4345 // CHECK
: [0x6f,0x7c,0x0a,0x7e]
4347 v_sqrt_f16 v5
, ttmp11
4348 // CHECK
: [0x7b,0x7c,0x0a,0x7e]
4351 // CHECK
: [0x7c,0x7c,0x0a,0x7e]
4353 v_sqrt_f16 v5
, exec_lo
4354 // CHECK
: [0x7e,0x7c,0x0a,0x7e]
4356 v_sqrt_f16 v5
, exec_hi
4357 // CHECK
: [0x7f,0x7c,0x0a,0x7e]
4360 // CHECK
: [0x80,0x7c,0x0a,0x7e]
4363 // CHECK
: [0xc1,0x7c,0x0a,0x7e]
4366 // CHECK
: [0xf0,0x7c,0x0a,0x7e]
4369 // CHECK
: [0xf7,0x7c,0x0a,0x7e]
4371 v_sqrt_f16 v5
, src_vccz
4372 // CHECK
: [0xfb,0x7c,0x0a,0x7e]
4374 v_sqrt_f16 v5
, src_execz
4375 // CHECK
: [0xfc,0x7c,0x0a,0x7e]
4377 v_sqrt_f16 v5
, src_scc
4378 // CHECK
: [0xfd,0x7c,0x0a,0x7e]
4380 v_sqrt_f16 v5
, src_lds_direct
4381 // CHECK
: [0xfe,0x7c,0x0a,0x7e]
4383 v_sqrt_f16 v5
, 0xfe0b
4384 // CHECK
: [0xff,0x7c,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
4386 v_sqrt_f16 v5
, 0x3456
4387 // CHECK
: [0xff,0x7c,0x0a,0x7e,0x56,0x34,0x00,0x00]
4390 // CHECK
: [0x01,0x7f,0x0a,0x7e]
4393 // CHECK
: [0x01,0x7f,0xfe,0x7f]
4396 // CHECK
: [0xff,0x7f,0x0a,0x7e]
4399 // CHECK
: [0x01,0x7e,0x0a,0x7e]
4402 // CHECK
: [0x65,0x7e,0x0a,0x7e]
4404 v_rsq_f16 v5
, flat_scratch_lo
4405 // CHECK
: [0x66,0x7e,0x0a,0x7e]
4407 v_rsq_f16 v5
, flat_scratch_hi
4408 // CHECK
: [0x67,0x7e,0x0a,0x7e]
4410 v_rsq_f16 v5
, vcc_lo
4411 // CHECK
: [0x6a,0x7e,0x0a,0x7e]
4413 v_rsq_f16 v5
, vcc_hi
4414 // CHECK
: [0x6b,0x7e,0x0a,0x7e]
4416 v_rsq_f16 v5
, tba_lo
4417 // CHECK
: [0x6c,0x7e,0x0a,0x7e]
4419 v_rsq_f16 v5
, tba_hi
4420 // CHECK
: [0x6d,0x7e,0x0a,0x7e]
4422 v_rsq_f16 v5
, tma_lo
4423 // CHECK
: [0x6e,0x7e,0x0a,0x7e]
4425 v_rsq_f16 v5
, tma_hi
4426 // CHECK
: [0x6f,0x7e,0x0a,0x7e]
4428 v_rsq_f16 v5
, ttmp11
4429 // CHECK
: [0x7b,0x7e,0x0a,0x7e]
4432 // CHECK
: [0x7c,0x7e,0x0a,0x7e]
4434 v_rsq_f16 v5
, exec_lo
4435 // CHECK
: [0x7e,0x7e,0x0a,0x7e]
4437 v_rsq_f16 v5
, exec_hi
4438 // CHECK
: [0x7f,0x7e,0x0a,0x7e]
4441 // CHECK
: [0x80,0x7e,0x0a,0x7e]
4444 // CHECK
: [0xc1,0x7e,0x0a,0x7e]
4447 // CHECK
: [0xf0,0x7e,0x0a,0x7e]
4450 // CHECK
: [0xf7,0x7e,0x0a,0x7e]
4452 v_rsq_f16 v5
, src_vccz
4453 // CHECK
: [0xfb,0x7e,0x0a,0x7e]
4455 v_rsq_f16 v5
, src_execz
4456 // CHECK
: [0xfc,0x7e,0x0a,0x7e]
4458 v_rsq_f16 v5
, src_scc
4459 // CHECK
: [0xfd,0x7e,0x0a,0x7e]
4461 v_rsq_f16 v5
, src_lds_direct
4462 // CHECK
: [0xfe,0x7e,0x0a,0x7e]
4464 v_rsq_f16 v5
, 0xfe0b
4465 // CHECK
: [0xff,0x7e,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
4467 v_rsq_f16 v5
, 0x3456
4468 // CHECK
: [0xff,0x7e,0x0a,0x7e,0x56,0x34,0x00,0x00]
4471 // CHECK
: [0x01,0x81,0x0a,0x7e]
4474 // CHECK
: [0x01,0x81,0xfe,0x7f]
4477 // CHECK
: [0xff,0x81,0x0a,0x7e]
4480 // CHECK
: [0x01,0x80,0x0a,0x7e]
4483 // CHECK
: [0x65,0x80,0x0a,0x7e]
4485 v_log_f16 v5
, flat_scratch_lo
4486 // CHECK
: [0x66,0x80,0x0a,0x7e]
4488 v_log_f16 v5
, flat_scratch_hi
4489 // CHECK
: [0x67,0x80,0x0a,0x7e]
4491 v_log_f16 v5
, vcc_lo
4492 // CHECK
: [0x6a,0x80,0x0a,0x7e]
4494 v_log_f16 v5
, vcc_hi
4495 // CHECK
: [0x6b,0x80,0x0a,0x7e]
4497 v_log_f16 v5
, tba_lo
4498 // CHECK
: [0x6c,0x80,0x0a,0x7e]
4500 v_log_f16 v5
, tba_hi
4501 // CHECK
: [0x6d,0x80,0x0a,0x7e]
4503 v_log_f16 v5
, tma_lo
4504 // CHECK
: [0x6e,0x80,0x0a,0x7e]
4506 v_log_f16 v5
, tma_hi
4507 // CHECK
: [0x6f,0x80,0x0a,0x7e]
4509 v_log_f16 v5
, ttmp11
4510 // CHECK
: [0x7b,0x80,0x0a,0x7e]
4513 // CHECK
: [0x7c,0x80,0x0a,0x7e]
4515 v_log_f16 v5
, exec_lo
4516 // CHECK
: [0x7e,0x80,0x0a,0x7e]
4518 v_log_f16 v5
, exec_hi
4519 // CHECK
: [0x7f,0x80,0x0a,0x7e]
4522 // CHECK
: [0x80,0x80,0x0a,0x7e]
4525 // CHECK
: [0xc1,0x80,0x0a,0x7e]
4528 // CHECK
: [0xf0,0x80,0x0a,0x7e]
4531 // CHECK
: [0xf7,0x80,0x0a,0x7e]
4533 v_log_f16 v5
, src_vccz
4534 // CHECK
: [0xfb,0x80,0x0a,0x7e]
4536 v_log_f16 v5
, src_execz
4537 // CHECK
: [0xfc,0x80,0x0a,0x7e]
4539 v_log_f16 v5
, src_scc
4540 // CHECK
: [0xfd,0x80,0x0a,0x7e]
4542 v_log_f16 v5
, src_lds_direct
4543 // CHECK
: [0xfe,0x80,0x0a,0x7e]
4545 v_log_f16 v5
, 0xfe0b
4546 // CHECK
: [0xff,0x80,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
4548 v_log_f16 v5
, 0x3456
4549 // CHECK
: [0xff,0x80,0x0a,0x7e,0x56,0x34,0x00,0x00]
4552 // CHECK
: [0x01,0x83,0x0a,0x7e]
4555 // CHECK
: [0x01,0x83,0xfe,0x7f]
4558 // CHECK
: [0xff,0x83,0x0a,0x7e]
4561 // CHECK
: [0x01,0x82,0x0a,0x7e]
4564 // CHECK
: [0x65,0x82,0x0a,0x7e]
4566 v_exp_f16 v5
, flat_scratch_lo
4567 // CHECK
: [0x66,0x82,0x0a,0x7e]
4569 v_exp_f16 v5
, flat_scratch_hi
4570 // CHECK
: [0x67,0x82,0x0a,0x7e]
4572 v_exp_f16 v5
, vcc_lo
4573 // CHECK
: [0x6a,0x82,0x0a,0x7e]
4575 v_exp_f16 v5
, vcc_hi
4576 // CHECK
: [0x6b,0x82,0x0a,0x7e]
4578 v_exp_f16 v5
, tba_lo
4579 // CHECK
: [0x6c,0x82,0x0a,0x7e]
4581 v_exp_f16 v5
, tba_hi
4582 // CHECK
: [0x6d,0x82,0x0a,0x7e]
4584 v_exp_f16 v5
, tma_lo
4585 // CHECK
: [0x6e,0x82,0x0a,0x7e]
4587 v_exp_f16 v5
, tma_hi
4588 // CHECK
: [0x6f,0x82,0x0a,0x7e]
4590 v_exp_f16 v5
, ttmp11
4591 // CHECK
: [0x7b,0x82,0x0a,0x7e]
4594 // CHECK
: [0x7c,0x82,0x0a,0x7e]
4596 v_exp_f16 v5
, exec_lo
4597 // CHECK
: [0x7e,0x82,0x0a,0x7e]
4599 v_exp_f16 v5
, exec_hi
4600 // CHECK
: [0x7f,0x82,0x0a,0x7e]
4603 // CHECK
: [0x80,0x82,0x0a,0x7e]
4606 // CHECK
: [0xc1,0x82,0x0a,0x7e]
4609 // CHECK
: [0xf0,0x82,0x0a,0x7e]
4612 // CHECK
: [0xf7,0x82,0x0a,0x7e]
4614 v_exp_f16 v5
, src_vccz
4615 // CHECK
: [0xfb,0x82,0x0a,0x7e]
4617 v_exp_f16 v5
, src_execz
4618 // CHECK
: [0xfc,0x82,0x0a,0x7e]
4620 v_exp_f16 v5
, src_scc
4621 // CHECK
: [0xfd,0x82,0x0a,0x7e]
4623 v_exp_f16 v5
, src_lds_direct
4624 // CHECK
: [0xfe,0x82,0x0a,0x7e]
4626 v_exp_f16 v5
, 0xfe0b
4627 // CHECK
: [0xff,0x82,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
4629 v_exp_f16 v5
, 0x3456
4630 // CHECK
: [0xff,0x82,0x0a,0x7e,0x56,0x34,0x00,0x00]
4632 v_frexp_mant_f16 v5
, v1
4633 // CHECK
: [0x01,0x85,0x0a,0x7e]
4635 v_frexp_mant_f16 v255
, v1
4636 // CHECK
: [0x01,0x85,0xfe,0x7f]
4638 v_frexp_mant_f16 v5
, v255
4639 // CHECK
: [0xff,0x85,0x0a,0x7e]
4641 v_frexp_mant_f16 v5
, s1
4642 // CHECK
: [0x01,0x84,0x0a,0x7e]
4644 v_frexp_mant_f16 v5
, s101
4645 // CHECK
: [0x65,0x84,0x0a,0x7e]
4647 v_frexp_mant_f16 v5
, flat_scratch_lo
4648 // CHECK
: [0x66,0x84,0x0a,0x7e]
4650 v_frexp_mant_f16 v5
, flat_scratch_hi
4651 // CHECK
: [0x67,0x84,0x0a,0x7e]
4653 v_frexp_mant_f16 v5
, vcc_lo
4654 // CHECK
: [0x6a,0x84,0x0a,0x7e]
4656 v_frexp_mant_f16 v5
, vcc_hi
4657 // CHECK
: [0x6b,0x84,0x0a,0x7e]
4659 v_frexp_mant_f16 v5
, tba_lo
4660 // CHECK
: [0x6c,0x84,0x0a,0x7e]
4662 v_frexp_mant_f16 v5
, tba_hi
4663 // CHECK
: [0x6d,0x84,0x0a,0x7e]
4665 v_frexp_mant_f16 v5
, tma_lo
4666 // CHECK
: [0x6e,0x84,0x0a,0x7e]
4668 v_frexp_mant_f16 v5
, tma_hi
4669 // CHECK
: [0x6f,0x84,0x0a,0x7e]
4671 v_frexp_mant_f16 v5
, ttmp11
4672 // CHECK
: [0x7b,0x84,0x0a,0x7e]
4674 v_frexp_mant_f16 v5
, m0
4675 // CHECK
: [0x7c,0x84,0x0a,0x7e]
4677 v_frexp_mant_f16 v5
, exec_lo
4678 // CHECK
: [0x7e,0x84,0x0a,0x7e]
4680 v_frexp_mant_f16 v5
, exec_hi
4681 // CHECK
: [0x7f,0x84,0x0a,0x7e]
4683 v_frexp_mant_f16 v5
, 0
4684 // CHECK
: [0x80,0x84,0x0a,0x7e]
4686 v_frexp_mant_f16 v5
, -1
4687 // CHECK
: [0xc1,0x84,0x0a,0x7e]
4689 v_frexp_mant_f16 v5
, 0.5
4690 // CHECK
: [0xf0,0x84,0x0a,0x7e]
4692 v_frexp_mant_f16 v5
, -4.0
4693 // CHECK
: [0xf7,0x84,0x0a,0x7e]
4695 v_frexp_mant_f16 v5
, src_vccz
4696 // CHECK
: [0xfb,0x84,0x0a,0x7e]
4698 v_frexp_mant_f16 v5
, src_execz
4699 // CHECK
: [0xfc,0x84,0x0a,0x7e]
4701 v_frexp_mant_f16 v5
, src_scc
4702 // CHECK
: [0xfd,0x84,0x0a,0x7e]
4704 v_frexp_mant_f16 v5
, src_lds_direct
4705 // CHECK
: [0xfe,0x84,0x0a,0x7e]
4707 v_frexp_mant_f16 v5
, 0xfe0b
4708 // CHECK
: [0xff,0x84,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
4710 v_frexp_mant_f16 v5
, 0x3456
4711 // CHECK
: [0xff,0x84,0x0a,0x7e,0x56,0x34,0x00,0x00]
4713 v_frexp_exp_i16_f16 v5
, v1
4714 // CHECK
: [0x01,0x87,0x0a,0x7e]
4716 v_frexp_exp_i16_f16 v255
, v1
4717 // CHECK
: [0x01,0x87,0xfe,0x7f]
4719 v_frexp_exp_i16_f16 v5
, v255
4720 // CHECK
: [0xff,0x87,0x0a,0x7e]
4722 v_frexp_exp_i16_f16 v5
, s1
4723 // CHECK
: [0x01,0x86,0x0a,0x7e]
4725 v_frexp_exp_i16_f16 v5
, s101
4726 // CHECK
: [0x65,0x86,0x0a,0x7e]
4728 v_frexp_exp_i16_f16 v5
, flat_scratch_lo
4729 // CHECK
: [0x66,0x86,0x0a,0x7e]
4731 v_frexp_exp_i16_f16 v5
, flat_scratch_hi
4732 // CHECK
: [0x67,0x86,0x0a,0x7e]
4734 v_frexp_exp_i16_f16 v5
, vcc_lo
4735 // CHECK
: [0x6a,0x86,0x0a,0x7e]
4737 v_frexp_exp_i16_f16 v5
, vcc_hi
4738 // CHECK
: [0x6b,0x86,0x0a,0x7e]
4740 v_frexp_exp_i16_f16 v5
, tba_lo
4741 // CHECK
: [0x6c,0x86,0x0a,0x7e]
4743 v_frexp_exp_i16_f16 v5
, tba_hi
4744 // CHECK
: [0x6d,0x86,0x0a,0x7e]
4746 v_frexp_exp_i16_f16 v5
, tma_lo
4747 // CHECK
: [0x6e,0x86,0x0a,0x7e]
4749 v_frexp_exp_i16_f16 v5
, tma_hi
4750 // CHECK
: [0x6f,0x86,0x0a,0x7e]
4752 v_frexp_exp_i16_f16 v5
, ttmp11
4753 // CHECK
: [0x7b,0x86,0x0a,0x7e]
4755 v_frexp_exp_i16_f16 v5
, m0
4756 // CHECK
: [0x7c,0x86,0x0a,0x7e]
4758 v_frexp_exp_i16_f16 v5
, exec_lo
4759 // CHECK
: [0x7e,0x86,0x0a,0x7e]
4761 v_frexp_exp_i16_f16 v5
, exec_hi
4762 // CHECK
: [0x7f,0x86,0x0a,0x7e]
4764 v_frexp_exp_i16_f16 v5
, 0
4765 // CHECK
: [0x80,0x86,0x0a,0x7e]
4767 v_frexp_exp_i16_f16 v5
, -1
4768 // CHECK
: [0xc1,0x86,0x0a,0x7e]
4770 v_frexp_exp_i16_f16 v5
, 0.5
4771 // CHECK
: [0xf0,0x86,0x0a,0x7e]
4773 v_frexp_exp_i16_f16 v5
, -4.0
4774 // CHECK
: [0xf7,0x86,0x0a,0x7e]
4776 v_frexp_exp_i16_f16 v5
, src_vccz
4777 // CHECK
: [0xfb,0x86,0x0a,0x7e]
4779 v_frexp_exp_i16_f16 v5
, src_execz
4780 // CHECK
: [0xfc,0x86,0x0a,0x7e]
4782 v_frexp_exp_i16_f16 v5
, src_scc
4783 // CHECK
: [0xfd,0x86,0x0a,0x7e]
4785 v_frexp_exp_i16_f16 v5
, src_lds_direct
4786 // CHECK
: [0xfe,0x86,0x0a,0x7e]
4788 v_frexp_exp_i16_f16 v5
, 0xfe0b
4789 // CHECK
: [0xff,0x86,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
4791 v_frexp_exp_i16_f16 v5
, 0x3456
4792 // CHECK
: [0xff,0x86,0x0a,0x7e,0x56,0x34,0x00,0x00]
4795 // CHECK
: [0x01,0x89,0x0a,0x7e]
4797 v_floor_f16 v255
, v1
4798 // CHECK
: [0x01,0x89,0xfe,0x7f]
4800 v_floor_f16 v5
, v255
4801 // CHECK
: [0xff,0x89,0x0a,0x7e]
4804 // CHECK
: [0x01,0x88,0x0a,0x7e]
4806 v_floor_f16 v5
, s101
4807 // CHECK
: [0x65,0x88,0x0a,0x7e]
4809 v_floor_f16 v5
, flat_scratch_lo
4810 // CHECK
: [0x66,0x88,0x0a,0x7e]
4812 v_floor_f16 v5
, flat_scratch_hi
4813 // CHECK
: [0x67,0x88,0x0a,0x7e]
4815 v_floor_f16 v5
, vcc_lo
4816 // CHECK
: [0x6a,0x88,0x0a,0x7e]
4818 v_floor_f16 v5
, vcc_hi
4819 // CHECK
: [0x6b,0x88,0x0a,0x7e]
4821 v_floor_f16 v5
, tba_lo
4822 // CHECK
: [0x6c,0x88,0x0a,0x7e]
4824 v_floor_f16 v5
, tba_hi
4825 // CHECK
: [0x6d,0x88,0x0a,0x7e]
4827 v_floor_f16 v5
, tma_lo
4828 // CHECK
: [0x6e,0x88,0x0a,0x7e]
4830 v_floor_f16 v5
, tma_hi
4831 // CHECK
: [0x6f,0x88,0x0a,0x7e]
4833 v_floor_f16 v5
, ttmp11
4834 // CHECK
: [0x7b,0x88,0x0a,0x7e]
4837 // CHECK
: [0x7c,0x88,0x0a,0x7e]
4839 v_floor_f16 v5
, exec_lo
4840 // CHECK
: [0x7e,0x88,0x0a,0x7e]
4842 v_floor_f16 v5
, exec_hi
4843 // CHECK
: [0x7f,0x88,0x0a,0x7e]
4846 // CHECK
: [0x80,0x88,0x0a,0x7e]
4849 // CHECK
: [0xc1,0x88,0x0a,0x7e]
4852 // CHECK
: [0xf0,0x88,0x0a,0x7e]
4854 v_floor_f16 v5
, -4.0
4855 // CHECK
: [0xf7,0x88,0x0a,0x7e]
4857 v_floor_f16 v5
, src_vccz
4858 // CHECK
: [0xfb,0x88,0x0a,0x7e]
4860 v_floor_f16 v5
, src_execz
4861 // CHECK
: [0xfc,0x88,0x0a,0x7e]
4863 v_floor_f16 v5
, src_scc
4864 // CHECK
: [0xfd,0x88,0x0a,0x7e]
4866 v_floor_f16 v5
, src_lds_direct
4867 // CHECK
: [0xfe,0x88,0x0a,0x7e]
4869 v_floor_f16 v5
, 0xfe0b
4870 // CHECK
: [0xff,0x88,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
4872 v_floor_f16 v5
, 0x3456
4873 // CHECK
: [0xff,0x88,0x0a,0x7e,0x56,0x34,0x00,0x00]
4876 // CHECK
: [0x01,0x8b,0x0a,0x7e]
4879 // CHECK
: [0x01,0x8b,0xfe,0x7f]
4882 // CHECK
: [0xff,0x8b,0x0a,0x7e]
4885 // CHECK
: [0x01,0x8a,0x0a,0x7e]
4888 // CHECK
: [0x65,0x8a,0x0a,0x7e]
4890 v_ceil_f16 v5
, flat_scratch_lo
4891 // CHECK
: [0x66,0x8a,0x0a,0x7e]
4893 v_ceil_f16 v5
, flat_scratch_hi
4894 // CHECK
: [0x67,0x8a,0x0a,0x7e]
4896 v_ceil_f16 v5
, vcc_lo
4897 // CHECK
: [0x6a,0x8a,0x0a,0x7e]
4899 v_ceil_f16 v5
, vcc_hi
4900 // CHECK
: [0x6b,0x8a,0x0a,0x7e]
4902 v_ceil_f16 v5
, tba_lo
4903 // CHECK
: [0x6c,0x8a,0x0a,0x7e]
4905 v_ceil_f16 v5
, tba_hi
4906 // CHECK
: [0x6d,0x8a,0x0a,0x7e]
4908 v_ceil_f16 v5
, tma_lo
4909 // CHECK
: [0x6e,0x8a,0x0a,0x7e]
4911 v_ceil_f16 v5
, tma_hi
4912 // CHECK
: [0x6f,0x8a,0x0a,0x7e]
4914 v_ceil_f16 v5
, ttmp11
4915 // CHECK
: [0x7b,0x8a,0x0a,0x7e]
4918 // CHECK
: [0x7c,0x8a,0x0a,0x7e]
4920 v_ceil_f16 v5
, exec_lo
4921 // CHECK
: [0x7e,0x8a,0x0a,0x7e]
4923 v_ceil_f16 v5
, exec_hi
4924 // CHECK
: [0x7f,0x8a,0x0a,0x7e]
4927 // CHECK
: [0x80,0x8a,0x0a,0x7e]
4930 // CHECK
: [0xc1,0x8a,0x0a,0x7e]
4933 // CHECK
: [0xf0,0x8a,0x0a,0x7e]
4936 // CHECK
: [0xf7,0x8a,0x0a,0x7e]
4938 v_ceil_f16 v5
, src_vccz
4939 // CHECK
: [0xfb,0x8a,0x0a,0x7e]
4941 v_ceil_f16 v5
, src_execz
4942 // CHECK
: [0xfc,0x8a,0x0a,0x7e]
4944 v_ceil_f16 v5
, src_scc
4945 // CHECK
: [0xfd,0x8a,0x0a,0x7e]
4947 v_ceil_f16 v5
, src_lds_direct
4948 // CHECK
: [0xfe,0x8a,0x0a,0x7e]
4950 v_ceil_f16 v5
, 0xfe0b
4951 // CHECK
: [0xff,0x8a,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
4953 v_ceil_f16 v5
, 0x3456
4954 // CHECK
: [0xff,0x8a,0x0a,0x7e,0x56,0x34,0x00,0x00]
4957 // CHECK
: [0x01,0x8d,0x0a,0x7e]
4959 v_trunc_f16 v255
, v1
4960 // CHECK
: [0x01,0x8d,0xfe,0x7f]
4962 v_trunc_f16 v5
, v255
4963 // CHECK
: [0xff,0x8d,0x0a,0x7e]
4966 // CHECK
: [0x01,0x8c,0x0a,0x7e]
4968 v_trunc_f16 v5
, s101
4969 // CHECK
: [0x65,0x8c,0x0a,0x7e]
4971 v_trunc_f16 v5
, flat_scratch_lo
4972 // CHECK
: [0x66,0x8c,0x0a,0x7e]
4974 v_trunc_f16 v5
, flat_scratch_hi
4975 // CHECK
: [0x67,0x8c,0x0a,0x7e]
4977 v_trunc_f16 v5
, vcc_lo
4978 // CHECK
: [0x6a,0x8c,0x0a,0x7e]
4980 v_trunc_f16 v5
, vcc_hi
4981 // CHECK
: [0x6b,0x8c,0x0a,0x7e]
4983 v_trunc_f16 v5
, tba_lo
4984 // CHECK
: [0x6c,0x8c,0x0a,0x7e]
4986 v_trunc_f16 v5
, tba_hi
4987 // CHECK
: [0x6d,0x8c,0x0a,0x7e]
4989 v_trunc_f16 v5
, tma_lo
4990 // CHECK
: [0x6e,0x8c,0x0a,0x7e]
4992 v_trunc_f16 v5
, tma_hi
4993 // CHECK
: [0x6f,0x8c,0x0a,0x7e]
4995 v_trunc_f16 v5
, ttmp11
4996 // CHECK
: [0x7b,0x8c,0x0a,0x7e]
4999 // CHECK
: [0x7c,0x8c,0x0a,0x7e]
5001 v_trunc_f16 v5
, exec_lo
5002 // CHECK
: [0x7e,0x8c,0x0a,0x7e]
5004 v_trunc_f16 v5
, exec_hi
5005 // CHECK
: [0x7f,0x8c,0x0a,0x7e]
5008 // CHECK
: [0x80,0x8c,0x0a,0x7e]
5011 // CHECK
: [0xc1,0x8c,0x0a,0x7e]
5014 // CHECK
: [0xf0,0x8c,0x0a,0x7e]
5016 v_trunc_f16 v5
, -4.0
5017 // CHECK
: [0xf7,0x8c,0x0a,0x7e]
5019 v_trunc_f16 v5
, src_vccz
5020 // CHECK
: [0xfb,0x8c,0x0a,0x7e]
5022 v_trunc_f16 v5
, src_execz
5023 // CHECK
: [0xfc,0x8c,0x0a,0x7e]
5025 v_trunc_f16 v5
, src_scc
5026 // CHECK
: [0xfd,0x8c,0x0a,0x7e]
5028 v_trunc_f16 v5
, src_lds_direct
5029 // CHECK
: [0xfe,0x8c,0x0a,0x7e]
5031 v_trunc_f16 v5
, 0xfe0b
5032 // CHECK
: [0xff,0x8c,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
5034 v_trunc_f16 v5
, 0x3456
5035 // CHECK
: [0xff,0x8c,0x0a,0x7e,0x56,0x34,0x00,0x00]
5038 // CHECK
: [0x01,0x8f,0x0a,0x7e]
5040 v_rndne_f16 v255
, v1
5041 // CHECK
: [0x01,0x8f,0xfe,0x7f]
5043 v_rndne_f16 v5
, v255
5044 // CHECK
: [0xff,0x8f,0x0a,0x7e]
5047 // CHECK
: [0x01,0x8e,0x0a,0x7e]
5049 v_rndne_f16 v5
, s101
5050 // CHECK
: [0x65,0x8e,0x0a,0x7e]
5052 v_rndne_f16 v5
, flat_scratch_lo
5053 // CHECK
: [0x66,0x8e,0x0a,0x7e]
5055 v_rndne_f16 v5
, flat_scratch_hi
5056 // CHECK
: [0x67,0x8e,0x0a,0x7e]
5058 v_rndne_f16 v5
, vcc_lo
5059 // CHECK
: [0x6a,0x8e,0x0a,0x7e]
5061 v_rndne_f16 v5
, vcc_hi
5062 // CHECK
: [0x6b,0x8e,0x0a,0x7e]
5064 v_rndne_f16 v5
, tba_lo
5065 // CHECK
: [0x6c,0x8e,0x0a,0x7e]
5067 v_rndne_f16 v5
, tba_hi
5068 // CHECK
: [0x6d,0x8e,0x0a,0x7e]
5070 v_rndne_f16 v5
, tma_lo
5071 // CHECK
: [0x6e,0x8e,0x0a,0x7e]
5073 v_rndne_f16 v5
, tma_hi
5074 // CHECK
: [0x6f,0x8e,0x0a,0x7e]
5076 v_rndne_f16 v5
, ttmp11
5077 // CHECK
: [0x7b,0x8e,0x0a,0x7e]
5080 // CHECK
: [0x7c,0x8e,0x0a,0x7e]
5082 v_rndne_f16 v5
, exec_lo
5083 // CHECK
: [0x7e,0x8e,0x0a,0x7e]
5085 v_rndne_f16 v5
, exec_hi
5086 // CHECK
: [0x7f,0x8e,0x0a,0x7e]
5089 // CHECK
: [0x80,0x8e,0x0a,0x7e]
5092 // CHECK
: [0xc1,0x8e,0x0a,0x7e]
5095 // CHECK
: [0xf0,0x8e,0x0a,0x7e]
5097 v_rndne_f16 v5
, -4.0
5098 // CHECK
: [0xf7,0x8e,0x0a,0x7e]
5100 v_rndne_f16 v5
, src_vccz
5101 // CHECK
: [0xfb,0x8e,0x0a,0x7e]
5103 v_rndne_f16 v5
, src_execz
5104 // CHECK
: [0xfc,0x8e,0x0a,0x7e]
5106 v_rndne_f16 v5
, src_scc
5107 // CHECK
: [0xfd,0x8e,0x0a,0x7e]
5109 v_rndne_f16 v5
, src_lds_direct
5110 // CHECK
: [0xfe,0x8e,0x0a,0x7e]
5112 v_rndne_f16 v5
, 0xfe0b
5113 // CHECK
: [0xff,0x8e,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
5115 v_rndne_f16 v5
, 0x3456
5116 // CHECK
: [0xff,0x8e,0x0a,0x7e,0x56,0x34,0x00,0x00]
5119 // CHECK
: [0x01,0x91,0x0a,0x7e]
5121 v_fract_f16 v255
, v1
5122 // CHECK
: [0x01,0x91,0xfe,0x7f]
5124 v_fract_f16 v5
, v255
5125 // CHECK
: [0xff,0x91,0x0a,0x7e]
5128 // CHECK
: [0x01,0x90,0x0a,0x7e]
5130 v_fract_f16 v5
, s101
5131 // CHECK
: [0x65,0x90,0x0a,0x7e]
5133 v_fract_f16 v5
, flat_scratch_lo
5134 // CHECK
: [0x66,0x90,0x0a,0x7e]
5136 v_fract_f16 v5
, flat_scratch_hi
5137 // CHECK
: [0x67,0x90,0x0a,0x7e]
5139 v_fract_f16 v5
, vcc_lo
5140 // CHECK
: [0x6a,0x90,0x0a,0x7e]
5142 v_fract_f16 v5
, vcc_hi
5143 // CHECK
: [0x6b,0x90,0x0a,0x7e]
5145 v_fract_f16 v5
, tba_lo
5146 // CHECK
: [0x6c,0x90,0x0a,0x7e]
5148 v_fract_f16 v5
, tba_hi
5149 // CHECK
: [0x6d,0x90,0x0a,0x7e]
5151 v_fract_f16 v5
, tma_lo
5152 // CHECK
: [0x6e,0x90,0x0a,0x7e]
5154 v_fract_f16 v5
, tma_hi
5155 // CHECK
: [0x6f,0x90,0x0a,0x7e]
5157 v_fract_f16 v5
, ttmp11
5158 // CHECK
: [0x7b,0x90,0x0a,0x7e]
5161 // CHECK
: [0x7c,0x90,0x0a,0x7e]
5163 v_fract_f16 v5
, exec_lo
5164 // CHECK
: [0x7e,0x90,0x0a,0x7e]
5166 v_fract_f16 v5
, exec_hi
5167 // CHECK
: [0x7f,0x90,0x0a,0x7e]
5170 // CHECK
: [0x80,0x90,0x0a,0x7e]
5173 // CHECK
: [0xc1,0x90,0x0a,0x7e]
5176 // CHECK
: [0xf0,0x90,0x0a,0x7e]
5178 v_fract_f16 v5
, -4.0
5179 // CHECK
: [0xf7,0x90,0x0a,0x7e]
5181 v_fract_f16 v5
, src_vccz
5182 // CHECK
: [0xfb,0x90,0x0a,0x7e]
5184 v_fract_f16 v5
, src_execz
5185 // CHECK
: [0xfc,0x90,0x0a,0x7e]
5187 v_fract_f16 v5
, src_scc
5188 // CHECK
: [0xfd,0x90,0x0a,0x7e]
5190 v_fract_f16 v5
, src_lds_direct
5191 // CHECK
: [0xfe,0x90,0x0a,0x7e]
5193 v_fract_f16 v5
, 0xfe0b
5194 // CHECK
: [0xff,0x90,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
5196 v_fract_f16 v5
, 0x3456
5197 // CHECK
: [0xff,0x90,0x0a,0x7e,0x56,0x34,0x00,0x00]
5200 // CHECK
: [0x01,0x93,0x0a,0x7e]
5203 // CHECK
: [0x01,0x93,0xfe,0x7f]
5206 // CHECK
: [0xff,0x93,0x0a,0x7e]
5209 // CHECK
: [0x01,0x92,0x0a,0x7e]
5212 // CHECK
: [0x65,0x92,0x0a,0x7e]
5214 v_sin_f16 v5
, flat_scratch_lo
5215 // CHECK
: [0x66,0x92,0x0a,0x7e]
5217 v_sin_f16 v5
, flat_scratch_hi
5218 // CHECK
: [0x67,0x92,0x0a,0x7e]
5220 v_sin_f16 v5
, vcc_lo
5221 // CHECK
: [0x6a,0x92,0x0a,0x7e]
5223 v_sin_f16 v5
, vcc_hi
5224 // CHECK
: [0x6b,0x92,0x0a,0x7e]
5226 v_sin_f16 v5
, tba_lo
5227 // CHECK
: [0x6c,0x92,0x0a,0x7e]
5229 v_sin_f16 v5
, tba_hi
5230 // CHECK
: [0x6d,0x92,0x0a,0x7e]
5232 v_sin_f16 v5
, tma_lo
5233 // CHECK
: [0x6e,0x92,0x0a,0x7e]
5235 v_sin_f16 v5
, tma_hi
5236 // CHECK
: [0x6f,0x92,0x0a,0x7e]
5238 v_sin_f16 v5
, ttmp11
5239 // CHECK
: [0x7b,0x92,0x0a,0x7e]
5242 // CHECK
: [0x7c,0x92,0x0a,0x7e]
5244 v_sin_f16 v5
, exec_lo
5245 // CHECK
: [0x7e,0x92,0x0a,0x7e]
5247 v_sin_f16 v5
, exec_hi
5248 // CHECK
: [0x7f,0x92,0x0a,0x7e]
5251 // CHECK
: [0x80,0x92,0x0a,0x7e]
5254 // CHECK
: [0xc1,0x92,0x0a,0x7e]
5257 // CHECK
: [0xf0,0x92,0x0a,0x7e]
5260 // CHECK
: [0xf7,0x92,0x0a,0x7e]
5262 v_sin_f16 v5
, src_vccz
5263 // CHECK
: [0xfb,0x92,0x0a,0x7e]
5265 v_sin_f16 v5
, src_execz
5266 // CHECK
: [0xfc,0x92,0x0a,0x7e]
5268 v_sin_f16 v5
, src_scc
5269 // CHECK
: [0xfd,0x92,0x0a,0x7e]
5271 v_sin_f16 v5
, src_lds_direct
5272 // CHECK
: [0xfe,0x92,0x0a,0x7e]
5274 v_sin_f16 v5
, 0xfe0b
5275 // CHECK
: [0xff,0x92,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
5277 v_sin_f16 v5
, 0x3456
5278 // CHECK
: [0xff,0x92,0x0a,0x7e,0x56,0x34,0x00,0x00]
5281 // CHECK
: [0x01,0x95,0x0a,0x7e]
5284 // CHECK
: [0x01,0x95,0xfe,0x7f]
5287 // CHECK
: [0xff,0x95,0x0a,0x7e]
5290 // CHECK
: [0x01,0x94,0x0a,0x7e]
5293 // CHECK
: [0x65,0x94,0x0a,0x7e]
5295 v_cos_f16 v5
, flat_scratch_lo
5296 // CHECK
: [0x66,0x94,0x0a,0x7e]
5298 v_cos_f16 v5
, flat_scratch_hi
5299 // CHECK
: [0x67,0x94,0x0a,0x7e]
5301 v_cos_f16 v5
, vcc_lo
5302 // CHECK
: [0x6a,0x94,0x0a,0x7e]
5304 v_cos_f16 v5
, vcc_hi
5305 // CHECK
: [0x6b,0x94,0x0a,0x7e]
5307 v_cos_f16 v5
, tba_lo
5308 // CHECK
: [0x6c,0x94,0x0a,0x7e]
5310 v_cos_f16 v5
, tba_hi
5311 // CHECK
: [0x6d,0x94,0x0a,0x7e]
5313 v_cos_f16 v5
, tma_lo
5314 // CHECK
: [0x6e,0x94,0x0a,0x7e]
5316 v_cos_f16 v5
, tma_hi
5317 // CHECK
: [0x6f,0x94,0x0a,0x7e]
5319 v_cos_f16 v5
, ttmp11
5320 // CHECK
: [0x7b,0x94,0x0a,0x7e]
5323 // CHECK
: [0x7c,0x94,0x0a,0x7e]
5325 v_cos_f16 v5
, exec_lo
5326 // CHECK
: [0x7e,0x94,0x0a,0x7e]
5328 v_cos_f16 v5
, exec_hi
5329 // CHECK
: [0x7f,0x94,0x0a,0x7e]
5332 // CHECK
: [0x80,0x94,0x0a,0x7e]
5335 // CHECK
: [0xc1,0x94,0x0a,0x7e]
5338 // CHECK
: [0xf0,0x94,0x0a,0x7e]
5341 // CHECK
: [0xf7,0x94,0x0a,0x7e]
5343 v_cos_f16 v5
, src_vccz
5344 // CHECK
: [0xfb,0x94,0x0a,0x7e]
5346 v_cos_f16 v5
, src_execz
5347 // CHECK
: [0xfc,0x94,0x0a,0x7e]
5349 v_cos_f16 v5
, src_scc
5350 // CHECK
: [0xfd,0x94,0x0a,0x7e]
5352 v_cos_f16 v5
, src_lds_direct
5353 // CHECK
: [0xfe,0x94,0x0a,0x7e]
5355 v_cos_f16 v5
, 0xfe0b
5356 // CHECK
: [0xff,0x94,0x0a,0x7e,0x0b,0xfe,0x00,0x00]
5358 v_cos_f16 v5
, 0x3456
5359 // CHECK
: [0xff,0x94,0x0a,0x7e,0x56,0x34,0x00,0x00]
5361 v_exp_legacy_f32 v5
, v1
5362 // CHECK
: [0x01,0x97,0x0a,0x7e]
5364 v_exp_legacy_f32 v255
, v1
5365 // CHECK
: [0x01,0x97,0xfe,0x7f]
5367 v_exp_legacy_f32 v5
, v255
5368 // CHECK
: [0xff,0x97,0x0a,0x7e]
5370 v_exp_legacy_f32 v5
, s1
5371 // CHECK
: [0x01,0x96,0x0a,0x7e]
5373 v_exp_legacy_f32 v5
, s101
5374 // CHECK
: [0x65,0x96,0x0a,0x7e]
5376 v_exp_legacy_f32 v5
, flat_scratch_lo
5377 // CHECK
: [0x66,0x96,0x0a,0x7e]
5379 v_exp_legacy_f32 v5
, flat_scratch_hi
5380 // CHECK
: [0x67,0x96,0x0a,0x7e]
5382 v_exp_legacy_f32 v5
, vcc_lo
5383 // CHECK
: [0x6a,0x96,0x0a,0x7e]
5385 v_exp_legacy_f32 v5
, vcc_hi
5386 // CHECK
: [0x6b,0x96,0x0a,0x7e]
5388 v_exp_legacy_f32 v5
, tba_lo
5389 // CHECK
: [0x6c,0x96,0x0a,0x7e]
5391 v_exp_legacy_f32 v5
, tba_hi
5392 // CHECK
: [0x6d,0x96,0x0a,0x7e]
5394 v_exp_legacy_f32 v5
, tma_lo
5395 // CHECK
: [0x6e,0x96,0x0a,0x7e]
5397 v_exp_legacy_f32 v5
, tma_hi
5398 // CHECK
: [0x6f,0x96,0x0a,0x7e]
5400 v_exp_legacy_f32 v5
, ttmp11
5401 // CHECK
: [0x7b,0x96,0x0a,0x7e]
5403 v_exp_legacy_f32 v5
, m0
5404 // CHECK
: [0x7c,0x96,0x0a,0x7e]
5406 v_exp_legacy_f32 v5
, exec_lo
5407 // CHECK
: [0x7e,0x96,0x0a,0x7e]
5409 v_exp_legacy_f32 v5
, exec_hi
5410 // CHECK
: [0x7f,0x96,0x0a,0x7e]
5412 v_exp_legacy_f32 v5
, 0
5413 // CHECK
: [0x80,0x96,0x0a,0x7e]
5415 v_exp_legacy_f32 v5
, -1
5416 // CHECK
: [0xc1,0x96,0x0a,0x7e]
5418 v_exp_legacy_f32 v5
, 0.5
5419 // CHECK
: [0xf0,0x96,0x0a,0x7e]
5421 v_exp_legacy_f32 v5
, -4.0
5422 // CHECK
: [0xf7,0x96,0x0a,0x7e]
5424 v_exp_legacy_f32 v5
, src_vccz
5425 // CHECK
: [0xfb,0x96,0x0a,0x7e]
5427 v_exp_legacy_f32 v5
, src_execz
5428 // CHECK
: [0xfc,0x96,0x0a,0x7e]
5430 v_exp_legacy_f32 v5
, src_scc
5431 // CHECK
: [0xfd,0x96,0x0a,0x7e]
5433 v_exp_legacy_f32 v5
, src_lds_direct
5434 // CHECK
: [0xfe,0x96,0x0a,0x7e]
5436 v_exp_legacy_f32 v5
, 0xaf123456
5437 // CHECK
: [0xff,0x96,0x0a,0x7e,0x56,0x34,0x12,0xaf]
5439 v_exp_legacy_f32 v5
, 0x3f717273
5440 // CHECK
: [0xff,0x96,0x0a,0x7e,0x73,0x72,0x71,0x3f]
5442 v_log_legacy_f32 v5
, v1
5443 // CHECK
: [0x01,0x99,0x0a,0x7e]
5445 v_log_legacy_f32 v255
, v1
5446 // CHECK
: [0x01,0x99,0xfe,0x7f]
5448 v_log_legacy_f32 v5
, v255
5449 // CHECK
: [0xff,0x99,0x0a,0x7e]
5451 v_log_legacy_f32 v5
, s1
5452 // CHECK
: [0x01,0x98,0x0a,0x7e]
5454 v_log_legacy_f32 v5
, s101
5455 // CHECK
: [0x65,0x98,0x0a,0x7e]
5457 v_log_legacy_f32 v5
, flat_scratch_lo
5458 // CHECK
: [0x66,0x98,0x0a,0x7e]
5460 v_log_legacy_f32 v5
, flat_scratch_hi
5461 // CHECK
: [0x67,0x98,0x0a,0x7e]
5463 v_log_legacy_f32 v5
, vcc_lo
5464 // CHECK
: [0x6a,0x98,0x0a,0x7e]
5466 v_log_legacy_f32 v5
, vcc_hi
5467 // CHECK
: [0x6b,0x98,0x0a,0x7e]
5469 v_log_legacy_f32 v5
, tba_lo
5470 // CHECK
: [0x6c,0x98,0x0a,0x7e]
5472 v_log_legacy_f32 v5
, tba_hi
5473 // CHECK
: [0x6d,0x98,0x0a,0x7e]
5475 v_log_legacy_f32 v5
, tma_lo
5476 // CHECK
: [0x6e,0x98,0x0a,0x7e]
5478 v_log_legacy_f32 v5
, tma_hi
5479 // CHECK
: [0x6f,0x98,0x0a,0x7e]
5481 v_log_legacy_f32 v5
, ttmp11
5482 // CHECK
: [0x7b,0x98,0x0a,0x7e]
5484 v_log_legacy_f32 v5
, m0
5485 // CHECK
: [0x7c,0x98,0x0a,0x7e]
5487 v_log_legacy_f32 v5
, exec_lo
5488 // CHECK
: [0x7e,0x98,0x0a,0x7e]
5490 v_log_legacy_f32 v5
, exec_hi
5491 // CHECK
: [0x7f,0x98,0x0a,0x7e]
5493 v_log_legacy_f32 v5
, 0
5494 // CHECK
: [0x80,0x98,0x0a,0x7e]
5496 v_log_legacy_f32 v5
, -1
5497 // CHECK
: [0xc1,0x98,0x0a,0x7e]
5499 v_log_legacy_f32 v5
, 0.5
5500 // CHECK
: [0xf0,0x98,0x0a,0x7e]
5502 v_log_legacy_f32 v5
, -4.0
5503 // CHECK
: [0xf7,0x98,0x0a,0x7e]
5505 v_log_legacy_f32 v5
, src_vccz
5506 // CHECK
: [0xfb,0x98,0x0a,0x7e]
5508 v_log_legacy_f32 v5
, src_execz
5509 // CHECK
: [0xfc,0x98,0x0a,0x7e]
5511 v_log_legacy_f32 v5
, src_scc
5512 // CHECK
: [0xfd,0x98,0x0a,0x7e]
5514 v_log_legacy_f32 v5
, src_lds_direct
5515 // CHECK
: [0xfe,0x98,0x0a,0x7e]
5517 v_log_legacy_f32 v5
, 0xaf123456
5518 // CHECK
: [0xff,0x98,0x0a,0x7e,0x56,0x34,0x12,0xaf]
5520 v_log_legacy_f32 v5
, 0x3f717273
5521 // CHECK
: [0xff,0x98,0x0a,0x7e,0x73,0x72,0x71,0x3f]
5523 v_mov_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5524 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x06,0x06,0x00]
5526 v_mov_b32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5527 // CHECK
: [0xf9,0x02,0xfe,0x7f,0x01,0x06,0x06,0x00]
5529 v_mov_b32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5530 // CHECK
: [0xf9,0x02,0x0a,0x7e,0xff,0x06,0x06,0x00]
5532 v_mov_b32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5533 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x06,0x06,0x00]
5535 v_mov_b32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5536 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x00,0x06,0x00]
5538 v_mov_b32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5539 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x01,0x06,0x00]
5541 v_mov_b32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5542 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x02,0x06,0x00]
5544 v_mov_b32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5545 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x03,0x06,0x00]
5547 v_mov_b32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5548 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x04,0x06,0x00]
5550 v_mov_b32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5551 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x05,0x06,0x00]
5553 v_mov_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
5554 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x0e,0x06,0x00]
5556 v_mov_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
5557 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x16,0x06,0x00]
5559 v_mov_b32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
5560 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x16,0x06,0x00]
5562 v_mov_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
5563 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x06,0x06,0x00]
5565 v_mov_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
5566 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x06,0x00,0x00]
5568 v_mov_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
5569 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x06,0x01,0x00]
5571 v_mov_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
5572 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x06,0x02,0x00]
5574 v_mov_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
5575 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x06,0x03,0x00]
5577 v_mov_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
5578 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x06,0x04,0x00]
5580 v_mov_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
5581 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x06,0x05,0x00]
5583 v_mov_b32_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5584 // CHECK
: [0xf9,0x02,0x0a,0x7e,0x01,0x06,0x0e,0x00]
5586 v_mov_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
5587 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0xe4,0x00,0x00]
5589 v_mov_b32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
5590 // CHECK
: [0xfa,0x02,0xfe,0x7f,0x01,0xe4,0x00,0x00]
5592 v_mov_b32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
5593 // CHECK
: [0xfa,0x02,0x0a,0x7e,0xff,0xe4,0x00,0x00]
5595 v_mov_b32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
5596 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x1b,0x00,0x00]
5598 v_mov_b32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
5599 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x40,0x01,0x00]
5601 v_mov_b32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
5602 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x41,0x01,0x00]
5604 v_mov_b32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
5605 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x42,0x01,0x00]
5607 v_mov_b32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
5608 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x43,0x01,0x00]
5610 v_mov_b32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
5611 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x30,0x01,0x00]
5613 v_mov_b32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
5614 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x34,0x01,0x00]
5616 v_mov_b32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
5617 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x38,0x01,0x00]
5619 v_mov_b32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
5620 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x3c,0x01,0x00]
5622 v_mov_b32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
5623 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x01,0x01,0x00]
5625 v_mov_b32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
5626 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x0f,0x01,0x00]
5628 v_mov_b32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
5629 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x11,0x01,0x00]
5631 v_mov_b32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
5632 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x1f,0x01,0x00]
5634 v_mov_b32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
5635 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x21,0x01,0x00]
5637 v_mov_b32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
5638 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0x2f,0x01,0x00]
5640 v_mov_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
5641 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0xe4,0x00,0x10]
5643 v_mov_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
5644 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0xe4,0x00,0x30]
5646 v_mov_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
5647 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
5649 v_mov_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
5650 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
5652 v_mov_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
5653 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0xe4,0x00,0x01]
5655 v_mov_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
5656 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0xe4,0x00,0x03]
5658 v_mov_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
5659 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
5661 v_mov_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
5662 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
5664 v_mov_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
5665 // CHECK
: [0xfa,0x02,0x0a,0x7e,0x01,0xe4,0x08,0x00]
5667 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5668 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x06,0x06,0x00]
5670 v_cvt_f32_i32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5671 // CHECK
: [0xf9,0x0a,0xfe,0x7f,0x01,0x06,0x06,0x00]
5673 v_cvt_f32_i32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5674 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0xff,0x06,0x06,0x00]
5676 v_cvt_f32_i32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5677 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x26,0x06,0x00]
5679 v_cvt_f32_i32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5680 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x06,0x06,0x00]
5682 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5683 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x00,0x06,0x00]
5685 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5686 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x01,0x06,0x00]
5688 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5689 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x02,0x06,0x00]
5691 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5692 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x03,0x06,0x00]
5694 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5695 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x04,0x06,0x00]
5697 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5698 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x05,0x06,0x00]
5700 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
5701 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x0e,0x06,0x00]
5703 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
5704 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x16,0x06,0x00]
5706 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
5707 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x16,0x06,0x00]
5709 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
5710 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x06,0x06,0x00]
5712 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
5713 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x06,0x00,0x00]
5715 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
5716 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x06,0x01,0x00]
5718 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
5719 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x06,0x02,0x00]
5721 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
5722 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x06,0x03,0x00]
5724 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
5725 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x06,0x04,0x00]
5727 v_cvt_f32_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
5728 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x06,0x05,0x00]
5730 v_cvt_f32_i32_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5731 // CHECK
: [0xf9,0x0a,0x0a,0x7e,0x01,0x06,0x0e,0x00]
5733 v_cvt_f32_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
5734 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0xe4,0x00,0x00]
5736 v_cvt_f32_i32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
5737 // CHECK
: [0xfa,0x0a,0xfe,0x7f,0x01,0xe4,0x00,0x00]
5739 v_cvt_f32_i32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
5740 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0xff,0xe4,0x00,0x00]
5742 v_cvt_f32_i32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
5743 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x1b,0x00,0x00]
5745 v_cvt_f32_i32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
5746 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x40,0x01,0x00]
5748 v_cvt_f32_i32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
5749 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x41,0x01,0x00]
5751 v_cvt_f32_i32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
5752 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x42,0x01,0x00]
5754 v_cvt_f32_i32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
5755 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x43,0x01,0x00]
5757 v_cvt_f32_i32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
5758 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x30,0x01,0x00]
5760 v_cvt_f32_i32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
5761 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x34,0x01,0x00]
5763 v_cvt_f32_i32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
5764 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x38,0x01,0x00]
5766 v_cvt_f32_i32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
5767 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x3c,0x01,0x00]
5769 v_cvt_f32_i32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
5770 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x01,0x01,0x00]
5772 v_cvt_f32_i32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
5773 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x0f,0x01,0x00]
5775 v_cvt_f32_i32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
5776 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x11,0x01,0x00]
5778 v_cvt_f32_i32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
5779 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x1f,0x01,0x00]
5781 v_cvt_f32_i32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
5782 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x21,0x01,0x00]
5784 v_cvt_f32_i32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
5785 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0x2f,0x01,0x00]
5787 v_cvt_f32_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
5788 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0xe4,0x00,0x10]
5790 v_cvt_f32_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
5791 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0xe4,0x00,0x30]
5793 v_cvt_f32_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
5794 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
5796 v_cvt_f32_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
5797 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
5799 v_cvt_f32_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
5800 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0xe4,0x00,0x01]
5802 v_cvt_f32_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
5803 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0xe4,0x00,0x03]
5805 v_cvt_f32_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
5806 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
5808 v_cvt_f32_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
5809 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
5811 v_cvt_f32_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
5812 // CHECK
: [0xfa,0x0a,0x0a,0x7e,0x01,0xe4,0x08,0x00]
5814 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5815 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x06,0x06,0x00]
5817 v_cvt_f32_u32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5818 // CHECK
: [0xf9,0x0c,0xfe,0x7f,0x01,0x06,0x06,0x00]
5820 v_cvt_f32_u32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5821 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0xff,0x06,0x06,0x00]
5823 v_cvt_f32_u32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5824 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x26,0x06,0x00]
5826 v_cvt_f32_u32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5827 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x06,0x06,0x00]
5829 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5830 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x00,0x06,0x00]
5832 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5833 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x01,0x06,0x00]
5835 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5836 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x02,0x06,0x00]
5838 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5839 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x03,0x06,0x00]
5841 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5842 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x04,0x06,0x00]
5844 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5845 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x05,0x06,0x00]
5847 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
5848 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x0e,0x06,0x00]
5850 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
5851 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x16,0x06,0x00]
5853 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
5854 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x16,0x06,0x00]
5856 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
5857 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x06,0x06,0x00]
5859 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
5860 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x06,0x00,0x00]
5862 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
5863 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x06,0x01,0x00]
5865 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
5866 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x06,0x02,0x00]
5868 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
5869 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x06,0x03,0x00]
5871 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
5872 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x06,0x04,0x00]
5874 v_cvt_f32_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
5875 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x06,0x05,0x00]
5877 v_cvt_f32_u32_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5878 // CHECK
: [0xf9,0x0c,0x0a,0x7e,0x01,0x06,0x0e,0x00]
5880 v_cvt_f32_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
5881 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0xe4,0x00,0x00]
5883 v_cvt_f32_u32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
5884 // CHECK
: [0xfa,0x0c,0xfe,0x7f,0x01,0xe4,0x00,0x00]
5886 v_cvt_f32_u32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
5887 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0xff,0xe4,0x00,0x00]
5889 v_cvt_f32_u32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
5890 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x1b,0x00,0x00]
5892 v_cvt_f32_u32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
5893 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x40,0x01,0x00]
5895 v_cvt_f32_u32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
5896 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x41,0x01,0x00]
5898 v_cvt_f32_u32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
5899 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x42,0x01,0x00]
5901 v_cvt_f32_u32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
5902 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x43,0x01,0x00]
5904 v_cvt_f32_u32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
5905 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x30,0x01,0x00]
5907 v_cvt_f32_u32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
5908 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x34,0x01,0x00]
5910 v_cvt_f32_u32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
5911 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x38,0x01,0x00]
5913 v_cvt_f32_u32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
5914 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x3c,0x01,0x00]
5916 v_cvt_f32_u32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
5917 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x01,0x01,0x00]
5919 v_cvt_f32_u32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
5920 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x0f,0x01,0x00]
5922 v_cvt_f32_u32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
5923 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x11,0x01,0x00]
5925 v_cvt_f32_u32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
5926 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x1f,0x01,0x00]
5928 v_cvt_f32_u32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
5929 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x21,0x01,0x00]
5931 v_cvt_f32_u32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
5932 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0x2f,0x01,0x00]
5934 v_cvt_f32_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
5935 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0xe4,0x00,0x10]
5937 v_cvt_f32_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
5938 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0xe4,0x00,0x30]
5940 v_cvt_f32_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
5941 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
5943 v_cvt_f32_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
5944 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
5946 v_cvt_f32_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
5947 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0xe4,0x00,0x01]
5949 v_cvt_f32_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
5950 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0xe4,0x00,0x03]
5952 v_cvt_f32_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
5953 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
5955 v_cvt_f32_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
5956 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
5958 v_cvt_f32_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
5959 // CHECK
: [0xfa,0x0c,0x0a,0x7e,0x01,0xe4,0x08,0x00]
5961 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5962 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x06,0x06,0x00]
5964 v_cvt_u32_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5965 // CHECK
: [0xf9,0x0e,0xfe,0x7f,0x01,0x06,0x06,0x00]
5967 v_cvt_u32_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
5968 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0xff,0x06,0x06,0x00]
5970 v_cvt_u32_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5971 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x06,0x06,0x00]
5973 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5974 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x00,0x06,0x00]
5976 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5977 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x01,0x06,0x00]
5979 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5980 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x02,0x06,0x00]
5982 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5983 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x03,0x06,0x00]
5985 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5986 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x04,0x06,0x00]
5988 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
5989 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x05,0x06,0x00]
5991 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
5992 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x0e,0x06,0x00]
5994 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
5995 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x16,0x06,0x00]
5997 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
5998 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x16,0x06,0x00]
6000 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
6001 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x06,0x06,0x00]
6003 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
6004 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x06,0x00,0x00]
6006 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
6007 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x06,0x01,0x00]
6009 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
6010 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x06,0x02,0x00]
6012 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
6013 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x06,0x03,0x00]
6015 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
6016 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x06,0x04,0x00]
6018 v_cvt_u32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
6019 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x06,0x05,0x00]
6021 v_cvt_u32_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6022 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x06,0x16,0x00]
6024 v_cvt_u32_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6025 // CHECK
: [0xf9,0x0e,0x0a,0x7e,0x01,0x06,0x26,0x00]
6027 v_cvt_u32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6028 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0xe4,0x00,0x00]
6030 v_cvt_u32_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6031 // CHECK
: [0xfa,0x0e,0xfe,0x7f,0x01,0xe4,0x00,0x00]
6033 v_cvt_u32_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6034 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0xff,0xe4,0x00,0x00]
6036 v_cvt_u32_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
6037 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x1b,0x00,0x00]
6039 v_cvt_u32_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
6040 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x40,0x01,0x00]
6042 v_cvt_u32_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
6043 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x41,0x01,0x00]
6045 v_cvt_u32_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
6046 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x42,0x01,0x00]
6048 v_cvt_u32_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
6049 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x43,0x01,0x00]
6051 v_cvt_u32_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
6052 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x30,0x01,0x00]
6054 v_cvt_u32_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
6055 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x34,0x01,0x00]
6057 v_cvt_u32_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
6058 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x38,0x01,0x00]
6060 v_cvt_u32_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
6061 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x3c,0x01,0x00]
6063 v_cvt_u32_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
6064 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x01,0x01,0x00]
6066 v_cvt_u32_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
6067 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x0f,0x01,0x00]
6069 v_cvt_u32_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
6070 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x11,0x01,0x00]
6072 v_cvt_u32_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
6073 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x1f,0x01,0x00]
6075 v_cvt_u32_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
6076 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x21,0x01,0x00]
6078 v_cvt_u32_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
6079 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0x2f,0x01,0x00]
6081 v_cvt_u32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
6082 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0xe4,0x00,0x10]
6084 v_cvt_u32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
6085 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0xe4,0x00,0x30]
6087 v_cvt_u32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
6088 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
6090 v_cvt_u32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
6091 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
6093 v_cvt_u32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
6094 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0xe4,0x00,0x01]
6096 v_cvt_u32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
6097 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0xe4,0x00,0x03]
6099 v_cvt_u32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
6100 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
6102 v_cvt_u32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
6103 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
6105 v_cvt_u32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
6106 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0xe4,0x08,0x00]
6108 v_cvt_u32_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6109 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0xe4,0x10,0x00]
6111 v_cvt_u32_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6112 // CHECK
: [0xfa,0x0e,0x0a,0x7e,0x01,0xe4,0x20,0x00]
6114 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6115 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x06,0x06,0x00]
6117 v_cvt_i32_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6118 // CHECK
: [0xf9,0x10,0xfe,0x7f,0x01,0x06,0x06,0x00]
6120 v_cvt_i32_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6121 // CHECK
: [0xf9,0x10,0x0a,0x7e,0xff,0x06,0x06,0x00]
6123 v_cvt_i32_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6124 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x06,0x06,0x00]
6126 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6127 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x00,0x06,0x00]
6129 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6130 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x01,0x06,0x00]
6132 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6133 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x02,0x06,0x00]
6135 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6136 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x03,0x06,0x00]
6138 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6139 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x04,0x06,0x00]
6141 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6142 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x05,0x06,0x00]
6144 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
6145 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x0e,0x06,0x00]
6147 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
6148 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x16,0x06,0x00]
6150 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
6151 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x16,0x06,0x00]
6153 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
6154 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x06,0x06,0x00]
6156 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
6157 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x06,0x00,0x00]
6159 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
6160 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x06,0x01,0x00]
6162 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
6163 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x06,0x02,0x00]
6165 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
6166 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x06,0x03,0x00]
6168 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
6169 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x06,0x04,0x00]
6171 v_cvt_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
6172 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x06,0x05,0x00]
6174 v_cvt_i32_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6175 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x06,0x16,0x00]
6177 v_cvt_i32_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6178 // CHECK
: [0xf9,0x10,0x0a,0x7e,0x01,0x06,0x26,0x00]
6180 v_cvt_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6181 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0xe4,0x00,0x00]
6183 v_cvt_i32_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6184 // CHECK
: [0xfa,0x10,0xfe,0x7f,0x01,0xe4,0x00,0x00]
6186 v_cvt_i32_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6187 // CHECK
: [0xfa,0x10,0x0a,0x7e,0xff,0xe4,0x00,0x00]
6189 v_cvt_i32_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
6190 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x1b,0x00,0x00]
6192 v_cvt_i32_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
6193 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x40,0x01,0x00]
6195 v_cvt_i32_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
6196 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x41,0x01,0x00]
6198 v_cvt_i32_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
6199 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x42,0x01,0x00]
6201 v_cvt_i32_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
6202 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x43,0x01,0x00]
6204 v_cvt_i32_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
6205 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x30,0x01,0x00]
6207 v_cvt_i32_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
6208 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x34,0x01,0x00]
6210 v_cvt_i32_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
6211 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x38,0x01,0x00]
6213 v_cvt_i32_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
6214 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x3c,0x01,0x00]
6216 v_cvt_i32_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
6217 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x01,0x01,0x00]
6219 v_cvt_i32_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
6220 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x0f,0x01,0x00]
6222 v_cvt_i32_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
6223 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x11,0x01,0x00]
6225 v_cvt_i32_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
6226 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x1f,0x01,0x00]
6228 v_cvt_i32_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
6229 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x21,0x01,0x00]
6231 v_cvt_i32_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
6232 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0x2f,0x01,0x00]
6234 v_cvt_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
6235 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0xe4,0x00,0x10]
6237 v_cvt_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
6238 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0xe4,0x00,0x30]
6240 v_cvt_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
6241 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
6243 v_cvt_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
6244 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
6246 v_cvt_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
6247 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0xe4,0x00,0x01]
6249 v_cvt_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
6250 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0xe4,0x00,0x03]
6252 v_cvt_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
6253 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
6255 v_cvt_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
6256 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
6258 v_cvt_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
6259 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0xe4,0x08,0x00]
6261 v_cvt_i32_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6262 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0xe4,0x10,0x00]
6264 v_cvt_i32_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6265 // CHECK
: [0xfa,0x10,0x0a,0x7e,0x01,0xe4,0x20,0x00]
6267 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6268 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x06,0x06,0x00]
6270 v_cvt_f16_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6271 // CHECK
: [0xf9,0x14,0xfe,0x7f,0x01,0x06,0x06,0x00]
6273 v_cvt_f16_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6274 // CHECK
: [0xf9,0x14,0x0a,0x7e,0xff,0x06,0x06,0x00]
6276 v_cvt_f16_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6277 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x26,0x06,0x00]
6279 v_cvt_f16_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6280 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x06,0x06,0x00]
6282 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6283 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x00,0x06,0x00]
6285 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6286 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x01,0x06,0x00]
6288 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6289 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x02,0x06,0x00]
6291 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6292 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x03,0x06,0x00]
6294 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6295 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x04,0x06,0x00]
6297 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6298 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x05,0x06,0x00]
6300 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
6301 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x0e,0x06,0x00]
6303 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
6304 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x16,0x06,0x00]
6306 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
6307 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x16,0x06,0x00]
6309 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
6310 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x06,0x06,0x00]
6312 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
6313 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x06,0x00,0x00]
6315 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
6316 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x06,0x01,0x00]
6318 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
6319 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x06,0x02,0x00]
6321 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
6322 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x06,0x03,0x00]
6324 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
6325 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x06,0x04,0x00]
6327 v_cvt_f16_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
6328 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x06,0x05,0x00]
6330 v_cvt_f16_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6331 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x06,0x16,0x00]
6333 v_cvt_f16_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6334 // CHECK
: [0xf9,0x14,0x0a,0x7e,0x01,0x06,0x26,0x00]
6336 v_cvt_f16_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6337 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0xe4,0x00,0x00]
6339 v_cvt_f16_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6340 // CHECK
: [0xfa,0x14,0xfe,0x7f,0x01,0xe4,0x00,0x00]
6342 v_cvt_f16_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6343 // CHECK
: [0xfa,0x14,0x0a,0x7e,0xff,0xe4,0x00,0x00]
6345 v_cvt_f16_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
6346 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x1b,0x00,0x00]
6348 v_cvt_f16_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
6349 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x40,0x01,0x00]
6351 v_cvt_f16_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
6352 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x41,0x01,0x00]
6354 v_cvt_f16_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
6355 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x42,0x01,0x00]
6357 v_cvt_f16_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
6358 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x43,0x01,0x00]
6360 v_cvt_f16_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
6361 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x30,0x01,0x00]
6363 v_cvt_f16_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
6364 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x34,0x01,0x00]
6366 v_cvt_f16_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
6367 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x38,0x01,0x00]
6369 v_cvt_f16_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
6370 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x3c,0x01,0x00]
6372 v_cvt_f16_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
6373 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x01,0x01,0x00]
6375 v_cvt_f16_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
6376 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x0f,0x01,0x00]
6378 v_cvt_f16_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
6379 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x11,0x01,0x00]
6381 v_cvt_f16_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
6382 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x1f,0x01,0x00]
6384 v_cvt_f16_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
6385 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x21,0x01,0x00]
6387 v_cvt_f16_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
6388 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0x2f,0x01,0x00]
6390 v_cvt_f16_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
6391 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0xe4,0x00,0x10]
6393 v_cvt_f16_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
6394 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0xe4,0x00,0x30]
6396 v_cvt_f16_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
6397 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
6399 v_cvt_f16_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
6400 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
6402 v_cvt_f16_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
6403 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0xe4,0x00,0x01]
6405 v_cvt_f16_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
6406 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0xe4,0x00,0x03]
6408 v_cvt_f16_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
6409 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
6411 v_cvt_f16_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
6412 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
6414 v_cvt_f16_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
6415 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0xe4,0x08,0x00]
6417 v_cvt_f16_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6418 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0xe4,0x10,0x00]
6420 v_cvt_f16_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6421 // CHECK
: [0xfa,0x14,0x0a,0x7e,0x01,0xe4,0x20,0x00]
6423 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6424 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x06,0x06,0x00]
6426 v_cvt_f32_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6427 // CHECK
: [0xf9,0x16,0xfe,0x7f,0x01,0x06,0x06,0x00]
6429 v_cvt_f32_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6430 // CHECK
: [0xf9,0x16,0x0a,0x7e,0xff,0x06,0x06,0x00]
6432 v_cvt_f32_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6433 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x26,0x06,0x00]
6435 v_cvt_f32_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6436 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x06,0x06,0x00]
6438 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6439 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x00,0x06,0x00]
6441 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6442 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x01,0x06,0x00]
6444 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6445 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x02,0x06,0x00]
6447 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6448 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x03,0x06,0x00]
6450 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6451 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x04,0x06,0x00]
6453 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6454 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x05,0x06,0x00]
6456 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
6457 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x0e,0x06,0x00]
6459 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
6460 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x16,0x06,0x00]
6462 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
6463 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x16,0x06,0x00]
6465 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
6466 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x06,0x06,0x00]
6468 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
6469 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x06,0x00,0x00]
6471 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
6472 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x06,0x01,0x00]
6474 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
6475 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x06,0x02,0x00]
6477 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
6478 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x06,0x03,0x00]
6480 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
6481 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x06,0x04,0x00]
6483 v_cvt_f32_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
6484 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x06,0x05,0x00]
6486 v_cvt_f32_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6487 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x06,0x16,0x00]
6489 v_cvt_f32_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6490 // CHECK
: [0xf9,0x16,0x0a,0x7e,0x01,0x06,0x26,0x00]
6492 v_cvt_f32_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6493 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0xe4,0x00,0x00]
6495 v_cvt_f32_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6496 // CHECK
: [0xfa,0x16,0xfe,0x7f,0x01,0xe4,0x00,0x00]
6498 v_cvt_f32_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6499 // CHECK
: [0xfa,0x16,0x0a,0x7e,0xff,0xe4,0x00,0x00]
6501 v_cvt_f32_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
6502 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x1b,0x00,0x00]
6504 v_cvt_f32_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
6505 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x40,0x01,0x00]
6507 v_cvt_f32_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
6508 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x41,0x01,0x00]
6510 v_cvt_f32_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
6511 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x42,0x01,0x00]
6513 v_cvt_f32_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
6514 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x43,0x01,0x00]
6516 v_cvt_f32_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
6517 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x30,0x01,0x00]
6519 v_cvt_f32_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
6520 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x34,0x01,0x00]
6522 v_cvt_f32_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
6523 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x38,0x01,0x00]
6525 v_cvt_f32_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
6526 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x3c,0x01,0x00]
6528 v_cvt_f32_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
6529 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x01,0x01,0x00]
6531 v_cvt_f32_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
6532 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x0f,0x01,0x00]
6534 v_cvt_f32_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
6535 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x11,0x01,0x00]
6537 v_cvt_f32_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
6538 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x1f,0x01,0x00]
6540 v_cvt_f32_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
6541 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x21,0x01,0x00]
6543 v_cvt_f32_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
6544 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0x2f,0x01,0x00]
6546 v_cvt_f32_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
6547 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0xe4,0x00,0x10]
6549 v_cvt_f32_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
6550 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0xe4,0x00,0x30]
6552 v_cvt_f32_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
6553 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
6555 v_cvt_f32_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
6556 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
6558 v_cvt_f32_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
6559 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0xe4,0x00,0x01]
6561 v_cvt_f32_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
6562 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0xe4,0x00,0x03]
6564 v_cvt_f32_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
6565 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
6567 v_cvt_f32_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
6568 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
6570 v_cvt_f32_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
6571 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0xe4,0x08,0x00]
6573 v_cvt_f32_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6574 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0xe4,0x10,0x00]
6576 v_cvt_f32_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6577 // CHECK
: [0xfa,0x16,0x0a,0x7e,0x01,0xe4,0x20,0x00]
6579 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6580 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x06,0x06,0x00]
6582 v_cvt_rpi_i32_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6583 // CHECK
: [0xf9,0x18,0xfe,0x7f,0x01,0x06,0x06,0x00]
6585 v_cvt_rpi_i32_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6586 // CHECK
: [0xf9,0x18,0x0a,0x7e,0xff,0x06,0x06,0x00]
6588 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6589 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x06,0x06,0x00]
6591 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6592 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x00,0x06,0x00]
6594 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6595 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x01,0x06,0x00]
6597 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6598 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x02,0x06,0x00]
6600 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6601 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x03,0x06,0x00]
6603 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6604 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x04,0x06,0x00]
6606 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6607 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x05,0x06,0x00]
6609 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
6610 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x0e,0x06,0x00]
6612 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
6613 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x16,0x06,0x00]
6615 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
6616 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x16,0x06,0x00]
6618 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
6619 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x06,0x06,0x00]
6621 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
6622 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x06,0x00,0x00]
6624 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
6625 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x06,0x01,0x00]
6627 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
6628 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x06,0x02,0x00]
6630 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
6631 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x06,0x03,0x00]
6633 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
6634 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x06,0x04,0x00]
6636 v_cvt_rpi_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
6637 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x06,0x05,0x00]
6639 v_cvt_rpi_i32_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6640 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x06,0x16,0x00]
6642 v_cvt_rpi_i32_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6643 // CHECK
: [0xf9,0x18,0x0a,0x7e,0x01,0x06,0x26,0x00]
6645 v_cvt_rpi_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6646 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0xe4,0x00,0x00]
6648 v_cvt_rpi_i32_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6649 // CHECK
: [0xfa,0x18,0xfe,0x7f,0x01,0xe4,0x00,0x00]
6651 v_cvt_rpi_i32_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6652 // CHECK
: [0xfa,0x18,0x0a,0x7e,0xff,0xe4,0x00,0x00]
6654 v_cvt_rpi_i32_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
6655 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x1b,0x00,0x00]
6657 v_cvt_rpi_i32_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
6658 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x40,0x01,0x00]
6660 v_cvt_rpi_i32_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
6661 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x41,0x01,0x00]
6663 v_cvt_rpi_i32_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
6664 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x42,0x01,0x00]
6666 v_cvt_rpi_i32_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
6667 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x43,0x01,0x00]
6669 v_cvt_rpi_i32_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
6670 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x30,0x01,0x00]
6672 v_cvt_rpi_i32_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
6673 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x34,0x01,0x00]
6675 v_cvt_rpi_i32_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
6676 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x38,0x01,0x00]
6678 v_cvt_rpi_i32_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
6679 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x3c,0x01,0x00]
6681 v_cvt_rpi_i32_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
6682 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x01,0x01,0x00]
6684 v_cvt_rpi_i32_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
6685 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x0f,0x01,0x00]
6687 v_cvt_rpi_i32_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
6688 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x11,0x01,0x00]
6690 v_cvt_rpi_i32_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
6691 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x1f,0x01,0x00]
6693 v_cvt_rpi_i32_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
6694 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x21,0x01,0x00]
6696 v_cvt_rpi_i32_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
6697 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0x2f,0x01,0x00]
6699 v_cvt_rpi_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
6700 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0xe4,0x00,0x10]
6702 v_cvt_rpi_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
6703 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0xe4,0x00,0x30]
6705 v_cvt_rpi_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
6706 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
6708 v_cvt_rpi_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
6709 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
6711 v_cvt_rpi_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
6712 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0xe4,0x00,0x01]
6714 v_cvt_rpi_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
6715 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0xe4,0x00,0x03]
6717 v_cvt_rpi_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
6718 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
6720 v_cvt_rpi_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
6721 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
6723 v_cvt_rpi_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
6724 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0xe4,0x08,0x00]
6726 v_cvt_rpi_i32_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6727 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0xe4,0x10,0x00]
6729 v_cvt_rpi_i32_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6730 // CHECK
: [0xfa,0x18,0x0a,0x7e,0x01,0xe4,0x20,0x00]
6732 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6733 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x06,0x06,0x00]
6735 v_cvt_flr_i32_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6736 // CHECK
: [0xf9,0x1a,0xfe,0x7f,0x01,0x06,0x06,0x00]
6738 v_cvt_flr_i32_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6739 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0xff,0x06,0x06,0x00]
6741 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6742 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x06,0x06,0x00]
6744 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6745 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x00,0x06,0x00]
6747 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6748 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x01,0x06,0x00]
6750 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6751 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x02,0x06,0x00]
6753 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6754 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x03,0x06,0x00]
6756 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6757 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x04,0x06,0x00]
6759 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6760 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x05,0x06,0x00]
6762 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
6763 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x0e,0x06,0x00]
6765 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
6766 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x16,0x06,0x00]
6768 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
6769 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x16,0x06,0x00]
6771 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
6772 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x06,0x06,0x00]
6774 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
6775 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x06,0x00,0x00]
6777 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
6778 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x06,0x01,0x00]
6780 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
6781 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x06,0x02,0x00]
6783 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
6784 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x06,0x03,0x00]
6786 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
6787 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x06,0x04,0x00]
6789 v_cvt_flr_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
6790 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x06,0x05,0x00]
6792 v_cvt_flr_i32_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6793 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x06,0x16,0x00]
6795 v_cvt_flr_i32_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6796 // CHECK
: [0xf9,0x1a,0x0a,0x7e,0x01,0x06,0x26,0x00]
6798 v_cvt_flr_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6799 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0xe4,0x00,0x00]
6801 v_cvt_flr_i32_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6802 // CHECK
: [0xfa,0x1a,0xfe,0x7f,0x01,0xe4,0x00,0x00]
6804 v_cvt_flr_i32_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6805 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0xff,0xe4,0x00,0x00]
6807 v_cvt_flr_i32_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
6808 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x1b,0x00,0x00]
6810 v_cvt_flr_i32_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
6811 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x40,0x01,0x00]
6813 v_cvt_flr_i32_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
6814 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x41,0x01,0x00]
6816 v_cvt_flr_i32_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
6817 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x42,0x01,0x00]
6819 v_cvt_flr_i32_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
6820 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x43,0x01,0x00]
6822 v_cvt_flr_i32_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
6823 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x30,0x01,0x00]
6825 v_cvt_flr_i32_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
6826 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x34,0x01,0x00]
6828 v_cvt_flr_i32_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
6829 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x38,0x01,0x00]
6831 v_cvt_flr_i32_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
6832 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x3c,0x01,0x00]
6834 v_cvt_flr_i32_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
6835 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x01,0x01,0x00]
6837 v_cvt_flr_i32_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
6838 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x0f,0x01,0x00]
6840 v_cvt_flr_i32_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
6841 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x11,0x01,0x00]
6843 v_cvt_flr_i32_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
6844 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x1f,0x01,0x00]
6846 v_cvt_flr_i32_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
6847 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x21,0x01,0x00]
6849 v_cvt_flr_i32_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
6850 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0x2f,0x01,0x00]
6852 v_cvt_flr_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
6853 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0xe4,0x00,0x10]
6855 v_cvt_flr_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
6856 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0xe4,0x00,0x30]
6858 v_cvt_flr_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
6859 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
6861 v_cvt_flr_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
6862 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
6864 v_cvt_flr_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
6865 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0xe4,0x00,0x01]
6867 v_cvt_flr_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
6868 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0xe4,0x00,0x03]
6870 v_cvt_flr_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
6871 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
6873 v_cvt_flr_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
6874 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
6876 v_cvt_flr_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
6877 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0xe4,0x08,0x00]
6879 v_cvt_flr_i32_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6880 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0xe4,0x10,0x00]
6882 v_cvt_flr_i32_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6883 // CHECK
: [0xfa,0x1a,0x0a,0x7e,0x01,0xe4,0x20,0x00]
6885 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6886 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x06,0x06,0x00]
6888 v_cvt_off_f32_i4_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6889 // CHECK
: [0xf9,0x1c,0xfe,0x7f,0x01,0x06,0x06,0x00]
6891 v_cvt_off_f32_i4_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6892 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0xff,0x06,0x06,0x00]
6894 v_cvt_off_f32_i4_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6895 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x26,0x06,0x00]
6897 v_cvt_off_f32_i4_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6898 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x06,0x06,0x00]
6900 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6901 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x00,0x06,0x00]
6903 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6904 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x01,0x06,0x00]
6906 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6907 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x02,0x06,0x00]
6909 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6910 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x03,0x06,0x00]
6912 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6913 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x04,0x06,0x00]
6915 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
6916 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x05,0x06,0x00]
6918 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
6919 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x0e,0x06,0x00]
6921 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
6922 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x16,0x06,0x00]
6924 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
6925 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x16,0x06,0x00]
6927 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
6928 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x06,0x06,0x00]
6930 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
6931 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x06,0x00,0x00]
6933 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
6934 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x06,0x01,0x00]
6936 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
6937 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x06,0x02,0x00]
6939 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
6940 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x06,0x03,0x00]
6942 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
6943 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x06,0x04,0x00]
6945 v_cvt_off_f32_i4_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
6946 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x06,0x05,0x00]
6948 v_cvt_off_f32_i4_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
6949 // CHECK
: [0xf9,0x1c,0x0a,0x7e,0x01,0x06,0x0e,0x00]
6951 v_cvt_off_f32_i4_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6952 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0xe4,0x00,0x00]
6954 v_cvt_off_f32_i4_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6955 // CHECK
: [0xfa,0x1c,0xfe,0x7f,0x01,0xe4,0x00,0x00]
6957 v_cvt_off_f32_i4_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
6958 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0xff,0xe4,0x00,0x00]
6960 v_cvt_off_f32_i4_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
6961 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x1b,0x00,0x00]
6963 v_cvt_off_f32_i4_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
6964 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x40,0x01,0x00]
6966 v_cvt_off_f32_i4_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
6967 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x41,0x01,0x00]
6969 v_cvt_off_f32_i4_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
6970 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x42,0x01,0x00]
6972 v_cvt_off_f32_i4_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
6973 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x43,0x01,0x00]
6975 v_cvt_off_f32_i4_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
6976 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x30,0x01,0x00]
6978 v_cvt_off_f32_i4_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
6979 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x34,0x01,0x00]
6981 v_cvt_off_f32_i4_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
6982 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x38,0x01,0x00]
6984 v_cvt_off_f32_i4_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
6985 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x3c,0x01,0x00]
6987 v_cvt_off_f32_i4_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
6988 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x01,0x01,0x00]
6990 v_cvt_off_f32_i4_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
6991 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x0f,0x01,0x00]
6993 v_cvt_off_f32_i4_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
6994 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x11,0x01,0x00]
6996 v_cvt_off_f32_i4_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
6997 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x1f,0x01,0x00]
6999 v_cvt_off_f32_i4_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
7000 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x21,0x01,0x00]
7002 v_cvt_off_f32_i4_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
7003 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0x2f,0x01,0x00]
7005 v_cvt_off_f32_i4_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
7006 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0xe4,0x00,0x10]
7008 v_cvt_off_f32_i4_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
7009 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0xe4,0x00,0x30]
7011 v_cvt_off_f32_i4_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
7012 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7014 v_cvt_off_f32_i4_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
7015 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7017 v_cvt_off_f32_i4_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
7018 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0xe4,0x00,0x01]
7020 v_cvt_off_f32_i4_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
7021 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0xe4,0x00,0x03]
7023 v_cvt_off_f32_i4_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
7024 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7026 v_cvt_off_f32_i4_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
7027 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7029 v_cvt_off_f32_i4_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
7030 // CHECK
: [0xfa,0x1c,0x0a,0x7e,0x01,0xe4,0x08,0x00]
7032 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7033 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x06,0x06,0x00]
7035 v_cvt_f32_ubyte0_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7036 // CHECK
: [0xf9,0x22,0xfe,0x7f,0x01,0x06,0x06,0x00]
7038 v_cvt_f32_ubyte0_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7039 // CHECK
: [0xf9,0x22,0x0a,0x7e,0xff,0x06,0x06,0x00]
7041 v_cvt_f32_ubyte0_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7042 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x26,0x06,0x00]
7044 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7045 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x06,0x06,0x00]
7047 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7048 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x00,0x06,0x00]
7050 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7051 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x01,0x06,0x00]
7053 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7054 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x02,0x06,0x00]
7056 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7057 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x03,0x06,0x00]
7059 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7060 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x04,0x06,0x00]
7062 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7063 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x05,0x06,0x00]
7065 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
7066 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x0e,0x06,0x00]
7068 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
7069 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x16,0x06,0x00]
7071 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
7072 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x16,0x06,0x00]
7074 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
7075 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x06,0x06,0x00]
7077 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
7078 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x06,0x00,0x00]
7080 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
7081 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x06,0x01,0x00]
7083 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
7084 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x06,0x02,0x00]
7086 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
7087 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x06,0x03,0x00]
7089 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
7090 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x06,0x04,0x00]
7092 v_cvt_f32_ubyte0_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
7093 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x06,0x05,0x00]
7095 v_cvt_f32_ubyte0_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7096 // CHECK
: [0xf9,0x22,0x0a,0x7e,0x01,0x06,0x0e,0x00]
7098 v_cvt_f32_ubyte0_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7099 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0xe4,0x00,0x00]
7101 v_cvt_f32_ubyte0_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7102 // CHECK
: [0xfa,0x22,0xfe,0x7f,0x01,0xe4,0x00,0x00]
7104 v_cvt_f32_ubyte0_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7105 // CHECK
: [0xfa,0x22,0x0a,0x7e,0xff,0xe4,0x00,0x00]
7107 v_cvt_f32_ubyte0_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
7108 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x1b,0x00,0x00]
7110 v_cvt_f32_ubyte0_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
7111 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x40,0x01,0x00]
7113 v_cvt_f32_ubyte0_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
7114 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x41,0x01,0x00]
7116 v_cvt_f32_ubyte0_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
7117 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x42,0x01,0x00]
7119 v_cvt_f32_ubyte0_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
7120 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x43,0x01,0x00]
7122 v_cvt_f32_ubyte0_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
7123 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x30,0x01,0x00]
7125 v_cvt_f32_ubyte0_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
7126 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x34,0x01,0x00]
7128 v_cvt_f32_ubyte0_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
7129 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x38,0x01,0x00]
7131 v_cvt_f32_ubyte0_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
7132 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x3c,0x01,0x00]
7134 v_cvt_f32_ubyte0_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
7135 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x01,0x01,0x00]
7137 v_cvt_f32_ubyte0_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
7138 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x0f,0x01,0x00]
7140 v_cvt_f32_ubyte0_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
7141 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x11,0x01,0x00]
7143 v_cvt_f32_ubyte0_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
7144 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x1f,0x01,0x00]
7146 v_cvt_f32_ubyte0_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
7147 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x21,0x01,0x00]
7149 v_cvt_f32_ubyte0_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
7150 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0x2f,0x01,0x00]
7152 v_cvt_f32_ubyte0_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
7153 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0xe4,0x00,0x10]
7155 v_cvt_f32_ubyte0_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
7156 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0xe4,0x00,0x30]
7158 v_cvt_f32_ubyte0_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
7159 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7161 v_cvt_f32_ubyte0_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
7162 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7164 v_cvt_f32_ubyte0_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
7165 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0xe4,0x00,0x01]
7167 v_cvt_f32_ubyte0_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
7168 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0xe4,0x00,0x03]
7170 v_cvt_f32_ubyte0_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
7171 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7173 v_cvt_f32_ubyte0_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
7174 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7176 v_cvt_f32_ubyte0_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
7177 // CHECK
: [0xfa,0x22,0x0a,0x7e,0x01,0xe4,0x08,0x00]
7179 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7180 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x06,0x06,0x00]
7182 v_cvt_f32_ubyte1_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7183 // CHECK
: [0xf9,0x24,0xfe,0x7f,0x01,0x06,0x06,0x00]
7185 v_cvt_f32_ubyte1_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7186 // CHECK
: [0xf9,0x24,0x0a,0x7e,0xff,0x06,0x06,0x00]
7188 v_cvt_f32_ubyte1_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7189 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x26,0x06,0x00]
7191 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7192 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x06,0x06,0x00]
7194 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7195 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x00,0x06,0x00]
7197 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7198 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x01,0x06,0x00]
7200 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7201 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x02,0x06,0x00]
7203 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7204 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x03,0x06,0x00]
7206 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7207 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x04,0x06,0x00]
7209 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7210 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x05,0x06,0x00]
7212 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
7213 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x0e,0x06,0x00]
7215 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
7216 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x16,0x06,0x00]
7218 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
7219 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x16,0x06,0x00]
7221 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
7222 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x06,0x06,0x00]
7224 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
7225 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x06,0x00,0x00]
7227 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
7228 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x06,0x01,0x00]
7230 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
7231 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x06,0x02,0x00]
7233 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
7234 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x06,0x03,0x00]
7236 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
7237 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x06,0x04,0x00]
7239 v_cvt_f32_ubyte1_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
7240 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x06,0x05,0x00]
7242 v_cvt_f32_ubyte1_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7243 // CHECK
: [0xf9,0x24,0x0a,0x7e,0x01,0x06,0x0e,0x00]
7245 v_cvt_f32_ubyte1_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7246 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0xe4,0x00,0x00]
7248 v_cvt_f32_ubyte1_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7249 // CHECK
: [0xfa,0x24,0xfe,0x7f,0x01,0xe4,0x00,0x00]
7251 v_cvt_f32_ubyte1_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7252 // CHECK
: [0xfa,0x24,0x0a,0x7e,0xff,0xe4,0x00,0x00]
7254 v_cvt_f32_ubyte1_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
7255 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x1b,0x00,0x00]
7257 v_cvt_f32_ubyte1_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
7258 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x40,0x01,0x00]
7260 v_cvt_f32_ubyte1_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
7261 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x41,0x01,0x00]
7263 v_cvt_f32_ubyte1_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
7264 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x42,0x01,0x00]
7266 v_cvt_f32_ubyte1_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
7267 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x43,0x01,0x00]
7269 v_cvt_f32_ubyte1_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
7270 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x30,0x01,0x00]
7272 v_cvt_f32_ubyte1_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
7273 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x34,0x01,0x00]
7275 v_cvt_f32_ubyte1_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
7276 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x38,0x01,0x00]
7278 v_cvt_f32_ubyte1_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
7279 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x3c,0x01,0x00]
7281 v_cvt_f32_ubyte1_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
7282 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x01,0x01,0x00]
7284 v_cvt_f32_ubyte1_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
7285 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x0f,0x01,0x00]
7287 v_cvt_f32_ubyte1_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
7288 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x11,0x01,0x00]
7290 v_cvt_f32_ubyte1_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
7291 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x1f,0x01,0x00]
7293 v_cvt_f32_ubyte1_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
7294 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x21,0x01,0x00]
7296 v_cvt_f32_ubyte1_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
7297 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0x2f,0x01,0x00]
7299 v_cvt_f32_ubyte1_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
7300 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0xe4,0x00,0x10]
7302 v_cvt_f32_ubyte1_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
7303 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0xe4,0x00,0x30]
7305 v_cvt_f32_ubyte1_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
7306 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7308 v_cvt_f32_ubyte1_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
7309 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7311 v_cvt_f32_ubyte1_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
7312 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0xe4,0x00,0x01]
7314 v_cvt_f32_ubyte1_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
7315 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0xe4,0x00,0x03]
7317 v_cvt_f32_ubyte1_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
7318 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7320 v_cvt_f32_ubyte1_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
7321 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7323 v_cvt_f32_ubyte1_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
7324 // CHECK
: [0xfa,0x24,0x0a,0x7e,0x01,0xe4,0x08,0x00]
7326 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7327 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x06,0x06,0x00]
7329 v_cvt_f32_ubyte2_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7330 // CHECK
: [0xf9,0x26,0xfe,0x7f,0x01,0x06,0x06,0x00]
7332 v_cvt_f32_ubyte2_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7333 // CHECK
: [0xf9,0x26,0x0a,0x7e,0xff,0x06,0x06,0x00]
7335 v_cvt_f32_ubyte2_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7336 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x26,0x06,0x00]
7338 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7339 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x06,0x06,0x00]
7341 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7342 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x00,0x06,0x00]
7344 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7345 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x01,0x06,0x00]
7347 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7348 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x02,0x06,0x00]
7350 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7351 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x03,0x06,0x00]
7353 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7354 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x04,0x06,0x00]
7356 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7357 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x05,0x06,0x00]
7359 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
7360 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x0e,0x06,0x00]
7362 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
7363 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x16,0x06,0x00]
7365 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
7366 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x16,0x06,0x00]
7368 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
7369 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x06,0x06,0x00]
7371 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
7372 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x06,0x00,0x00]
7374 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
7375 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x06,0x01,0x00]
7377 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
7378 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x06,0x02,0x00]
7380 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
7381 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x06,0x03,0x00]
7383 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
7384 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x06,0x04,0x00]
7386 v_cvt_f32_ubyte2_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
7387 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x06,0x05,0x00]
7389 v_cvt_f32_ubyte2_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7390 // CHECK
: [0xf9,0x26,0x0a,0x7e,0x01,0x06,0x0e,0x00]
7392 v_cvt_f32_ubyte2_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7393 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0xe4,0x00,0x00]
7395 v_cvt_f32_ubyte2_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7396 // CHECK
: [0xfa,0x26,0xfe,0x7f,0x01,0xe4,0x00,0x00]
7398 v_cvt_f32_ubyte2_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7399 // CHECK
: [0xfa,0x26,0x0a,0x7e,0xff,0xe4,0x00,0x00]
7401 v_cvt_f32_ubyte2_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
7402 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x1b,0x00,0x00]
7404 v_cvt_f32_ubyte2_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
7405 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x40,0x01,0x00]
7407 v_cvt_f32_ubyte2_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
7408 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x41,0x01,0x00]
7410 v_cvt_f32_ubyte2_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
7411 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x42,0x01,0x00]
7413 v_cvt_f32_ubyte2_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
7414 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x43,0x01,0x00]
7416 v_cvt_f32_ubyte2_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
7417 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x30,0x01,0x00]
7419 v_cvt_f32_ubyte2_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
7420 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x34,0x01,0x00]
7422 v_cvt_f32_ubyte2_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
7423 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x38,0x01,0x00]
7425 v_cvt_f32_ubyte2_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
7426 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x3c,0x01,0x00]
7428 v_cvt_f32_ubyte2_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
7429 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x01,0x01,0x00]
7431 v_cvt_f32_ubyte2_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
7432 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x0f,0x01,0x00]
7434 v_cvt_f32_ubyte2_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
7435 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x11,0x01,0x00]
7437 v_cvt_f32_ubyte2_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
7438 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x1f,0x01,0x00]
7440 v_cvt_f32_ubyte2_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
7441 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x21,0x01,0x00]
7443 v_cvt_f32_ubyte2_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
7444 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0x2f,0x01,0x00]
7446 v_cvt_f32_ubyte2_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
7447 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0xe4,0x00,0x10]
7449 v_cvt_f32_ubyte2_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
7450 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0xe4,0x00,0x30]
7452 v_cvt_f32_ubyte2_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
7453 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7455 v_cvt_f32_ubyte2_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
7456 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7458 v_cvt_f32_ubyte2_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
7459 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0xe4,0x00,0x01]
7461 v_cvt_f32_ubyte2_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
7462 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0xe4,0x00,0x03]
7464 v_cvt_f32_ubyte2_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
7465 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7467 v_cvt_f32_ubyte2_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
7468 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7470 v_cvt_f32_ubyte2_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
7471 // CHECK
: [0xfa,0x26,0x0a,0x7e,0x01,0xe4,0x08,0x00]
7473 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7474 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x06,0x06,0x00]
7476 v_cvt_f32_ubyte3_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7477 // CHECK
: [0xf9,0x28,0xfe,0x7f,0x01,0x06,0x06,0x00]
7479 v_cvt_f32_ubyte3_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7480 // CHECK
: [0xf9,0x28,0x0a,0x7e,0xff,0x06,0x06,0x00]
7482 v_cvt_f32_ubyte3_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7483 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x26,0x06,0x00]
7485 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7486 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x06,0x06,0x00]
7488 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7489 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x00,0x06,0x00]
7491 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7492 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x01,0x06,0x00]
7494 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7495 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x02,0x06,0x00]
7497 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7498 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x03,0x06,0x00]
7500 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7501 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x04,0x06,0x00]
7503 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7504 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x05,0x06,0x00]
7506 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
7507 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x0e,0x06,0x00]
7509 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
7510 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x16,0x06,0x00]
7512 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
7513 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x16,0x06,0x00]
7515 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
7516 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x06,0x06,0x00]
7518 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
7519 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x06,0x00,0x00]
7521 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
7522 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x06,0x01,0x00]
7524 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
7525 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x06,0x02,0x00]
7527 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
7528 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x06,0x03,0x00]
7530 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
7531 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x06,0x04,0x00]
7533 v_cvt_f32_ubyte3_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
7534 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x06,0x05,0x00]
7536 v_cvt_f32_ubyte3_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7537 // CHECK
: [0xf9,0x28,0x0a,0x7e,0x01,0x06,0x0e,0x00]
7539 v_cvt_f32_ubyte3_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7540 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0xe4,0x00,0x00]
7542 v_cvt_f32_ubyte3_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7543 // CHECK
: [0xfa,0x28,0xfe,0x7f,0x01,0xe4,0x00,0x00]
7545 v_cvt_f32_ubyte3_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7546 // CHECK
: [0xfa,0x28,0x0a,0x7e,0xff,0xe4,0x00,0x00]
7548 v_cvt_f32_ubyte3_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
7549 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x1b,0x00,0x00]
7551 v_cvt_f32_ubyte3_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
7552 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x40,0x01,0x00]
7554 v_cvt_f32_ubyte3_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
7555 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x41,0x01,0x00]
7557 v_cvt_f32_ubyte3_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
7558 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x42,0x01,0x00]
7560 v_cvt_f32_ubyte3_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
7561 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x43,0x01,0x00]
7563 v_cvt_f32_ubyte3_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
7564 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x30,0x01,0x00]
7566 v_cvt_f32_ubyte3_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
7567 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x34,0x01,0x00]
7569 v_cvt_f32_ubyte3_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
7570 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x38,0x01,0x00]
7572 v_cvt_f32_ubyte3_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
7573 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x3c,0x01,0x00]
7575 v_cvt_f32_ubyte3_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
7576 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x01,0x01,0x00]
7578 v_cvt_f32_ubyte3_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
7579 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x0f,0x01,0x00]
7581 v_cvt_f32_ubyte3_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
7582 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x11,0x01,0x00]
7584 v_cvt_f32_ubyte3_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
7585 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x1f,0x01,0x00]
7587 v_cvt_f32_ubyte3_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
7588 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x21,0x01,0x00]
7590 v_cvt_f32_ubyte3_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
7591 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0x2f,0x01,0x00]
7593 v_cvt_f32_ubyte3_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
7594 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0xe4,0x00,0x10]
7596 v_cvt_f32_ubyte3_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
7597 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0xe4,0x00,0x30]
7599 v_cvt_f32_ubyte3_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
7600 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7602 v_cvt_f32_ubyte3_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
7603 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7605 v_cvt_f32_ubyte3_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
7606 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0xe4,0x00,0x01]
7608 v_cvt_f32_ubyte3_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
7609 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0xe4,0x00,0x03]
7611 v_cvt_f32_ubyte3_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
7612 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7614 v_cvt_f32_ubyte3_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
7615 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7617 v_cvt_f32_ubyte3_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
7618 // CHECK
: [0xfa,0x28,0x0a,0x7e,0x01,0xe4,0x08,0x00]
7620 v_fract_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7621 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x06,0x06,0x00]
7623 v_fract_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7624 // CHECK
: [0xf9,0x36,0xfe,0x7f,0x01,0x06,0x06,0x00]
7626 v_fract_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7627 // CHECK
: [0xf9,0x36,0x0a,0x7e,0xff,0x06,0x06,0x00]
7629 v_fract_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7630 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x26,0x06,0x00]
7632 v_fract_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7633 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x06,0x06,0x00]
7635 v_fract_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7636 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x00,0x06,0x00]
7638 v_fract_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7639 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x01,0x06,0x00]
7641 v_fract_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7642 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x02,0x06,0x00]
7644 v_fract_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7645 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x03,0x06,0x00]
7647 v_fract_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7648 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x04,0x06,0x00]
7650 v_fract_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7651 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x05,0x06,0x00]
7653 v_fract_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
7654 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x0e,0x06,0x00]
7656 v_fract_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
7657 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x16,0x06,0x00]
7659 v_fract_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
7660 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x16,0x06,0x00]
7662 v_fract_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
7663 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x06,0x06,0x00]
7665 v_fract_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
7666 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x06,0x00,0x00]
7668 v_fract_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
7669 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x06,0x01,0x00]
7671 v_fract_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
7672 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x06,0x02,0x00]
7674 v_fract_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
7675 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x06,0x03,0x00]
7677 v_fract_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
7678 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x06,0x04,0x00]
7680 v_fract_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
7681 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x06,0x05,0x00]
7683 v_fract_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7684 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x06,0x16,0x00]
7686 v_fract_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7687 // CHECK
: [0xf9,0x36,0x0a,0x7e,0x01,0x06,0x26,0x00]
7689 v_fract_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7690 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0xe4,0x00,0x00]
7692 v_fract_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7693 // CHECK
: [0xfa,0x36,0xfe,0x7f,0x01,0xe4,0x00,0x00]
7695 v_fract_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7696 // CHECK
: [0xfa,0x36,0x0a,0x7e,0xff,0xe4,0x00,0x00]
7698 v_fract_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
7699 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x1b,0x00,0x00]
7701 v_fract_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
7702 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x40,0x01,0x00]
7704 v_fract_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
7705 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x41,0x01,0x00]
7707 v_fract_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
7708 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x42,0x01,0x00]
7710 v_fract_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
7711 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x43,0x01,0x00]
7713 v_fract_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
7714 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x30,0x01,0x00]
7716 v_fract_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
7717 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x34,0x01,0x00]
7719 v_fract_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
7720 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x38,0x01,0x00]
7722 v_fract_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
7723 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x3c,0x01,0x00]
7725 v_fract_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
7726 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x01,0x01,0x00]
7728 v_fract_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
7729 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x0f,0x01,0x00]
7731 v_fract_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
7732 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x11,0x01,0x00]
7734 v_fract_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
7735 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x1f,0x01,0x00]
7737 v_fract_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
7738 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x21,0x01,0x00]
7740 v_fract_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
7741 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0x2f,0x01,0x00]
7743 v_fract_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
7744 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0xe4,0x00,0x10]
7746 v_fract_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
7747 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0xe4,0x00,0x30]
7749 v_fract_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
7750 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7752 v_fract_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
7753 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7755 v_fract_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
7756 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0xe4,0x00,0x01]
7758 v_fract_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
7759 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0xe4,0x00,0x03]
7761 v_fract_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
7762 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7764 v_fract_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
7765 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7767 v_fract_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
7768 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0xe4,0x08,0x00]
7770 v_fract_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7771 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0xe4,0x10,0x00]
7773 v_fract_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7774 // CHECK
: [0xfa,0x36,0x0a,0x7e,0x01,0xe4,0x20,0x00]
7776 v_trunc_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7777 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x06,0x06,0x00]
7779 v_trunc_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7780 // CHECK
: [0xf9,0x38,0xfe,0x7f,0x01,0x06,0x06,0x00]
7782 v_trunc_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7783 // CHECK
: [0xf9,0x38,0x0a,0x7e,0xff,0x06,0x06,0x00]
7785 v_trunc_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7786 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x26,0x06,0x00]
7788 v_trunc_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7789 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x06,0x06,0x00]
7791 v_trunc_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7792 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x00,0x06,0x00]
7794 v_trunc_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7795 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x01,0x06,0x00]
7797 v_trunc_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7798 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x02,0x06,0x00]
7800 v_trunc_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7801 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x03,0x06,0x00]
7803 v_trunc_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7804 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x04,0x06,0x00]
7806 v_trunc_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7807 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x05,0x06,0x00]
7809 v_trunc_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
7810 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x0e,0x06,0x00]
7812 v_trunc_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
7813 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x16,0x06,0x00]
7815 v_trunc_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
7816 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x16,0x06,0x00]
7818 v_trunc_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
7819 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x06,0x06,0x00]
7821 v_trunc_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
7822 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x06,0x00,0x00]
7824 v_trunc_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
7825 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x06,0x01,0x00]
7827 v_trunc_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
7828 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x06,0x02,0x00]
7830 v_trunc_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
7831 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x06,0x03,0x00]
7833 v_trunc_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
7834 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x06,0x04,0x00]
7836 v_trunc_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
7837 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x06,0x05,0x00]
7839 v_trunc_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7840 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x06,0x16,0x00]
7842 v_trunc_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7843 // CHECK
: [0xf9,0x38,0x0a,0x7e,0x01,0x06,0x26,0x00]
7845 v_trunc_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7846 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0xe4,0x00,0x00]
7848 v_trunc_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7849 // CHECK
: [0xfa,0x38,0xfe,0x7f,0x01,0xe4,0x00,0x00]
7851 v_trunc_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7852 // CHECK
: [0xfa,0x38,0x0a,0x7e,0xff,0xe4,0x00,0x00]
7854 v_trunc_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
7855 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x1b,0x00,0x00]
7857 v_trunc_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
7858 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x40,0x01,0x00]
7860 v_trunc_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
7861 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x41,0x01,0x00]
7863 v_trunc_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
7864 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x42,0x01,0x00]
7866 v_trunc_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
7867 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x43,0x01,0x00]
7869 v_trunc_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
7870 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x30,0x01,0x00]
7872 v_trunc_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
7873 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x34,0x01,0x00]
7875 v_trunc_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
7876 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x38,0x01,0x00]
7878 v_trunc_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
7879 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x3c,0x01,0x00]
7881 v_trunc_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
7882 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x01,0x01,0x00]
7884 v_trunc_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
7885 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x0f,0x01,0x00]
7887 v_trunc_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
7888 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x11,0x01,0x00]
7890 v_trunc_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
7891 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x1f,0x01,0x00]
7893 v_trunc_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
7894 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x21,0x01,0x00]
7896 v_trunc_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
7897 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0x2f,0x01,0x00]
7899 v_trunc_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
7900 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0xe4,0x00,0x10]
7902 v_trunc_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
7903 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0xe4,0x00,0x30]
7905 v_trunc_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
7906 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7908 v_trunc_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
7909 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
7911 v_trunc_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
7912 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0xe4,0x00,0x01]
7914 v_trunc_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
7915 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0xe4,0x00,0x03]
7917 v_trunc_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
7918 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7920 v_trunc_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
7921 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
7923 v_trunc_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
7924 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0xe4,0x08,0x00]
7926 v_trunc_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7927 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0xe4,0x10,0x00]
7929 v_trunc_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
7930 // CHECK
: [0xfa,0x38,0x0a,0x7e,0x01,0xe4,0x20,0x00]
7932 v_ceil_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7933 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x06,0x06,0x00]
7935 v_ceil_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7936 // CHECK
: [0xf9,0x3a,0xfe,0x7f,0x01,0x06,0x06,0x00]
7938 v_ceil_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7939 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0xff,0x06,0x06,0x00]
7941 v_ceil_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7942 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x26,0x06,0x00]
7944 v_ceil_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7945 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x06,0x06,0x00]
7947 v_ceil_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7948 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x00,0x06,0x00]
7950 v_ceil_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7951 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x01,0x06,0x00]
7953 v_ceil_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7954 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x02,0x06,0x00]
7956 v_ceil_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7957 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x03,0x06,0x00]
7959 v_ceil_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7960 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x04,0x06,0x00]
7962 v_ceil_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
7963 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x05,0x06,0x00]
7965 v_ceil_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
7966 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x0e,0x06,0x00]
7968 v_ceil_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
7969 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x16,0x06,0x00]
7971 v_ceil_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
7972 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x16,0x06,0x00]
7974 v_ceil_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
7975 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x06,0x06,0x00]
7977 v_ceil_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
7978 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x06,0x00,0x00]
7980 v_ceil_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
7981 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x06,0x01,0x00]
7983 v_ceil_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
7984 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x06,0x02,0x00]
7986 v_ceil_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
7987 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x06,0x03,0x00]
7989 v_ceil_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
7990 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x06,0x04,0x00]
7992 v_ceil_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
7993 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x06,0x05,0x00]
7995 v_ceil_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7996 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x06,0x16,0x00]
7998 v_ceil_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
7999 // CHECK
: [0xf9,0x3a,0x0a,0x7e,0x01,0x06,0x26,0x00]
8001 v_ceil_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8002 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0xe4,0x00,0x00]
8004 v_ceil_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8005 // CHECK
: [0xfa,0x3a,0xfe,0x7f,0x01,0xe4,0x00,0x00]
8007 v_ceil_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8008 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0xff,0xe4,0x00,0x00]
8010 v_ceil_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
8011 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x1b,0x00,0x00]
8013 v_ceil_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
8014 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x40,0x01,0x00]
8016 v_ceil_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
8017 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x41,0x01,0x00]
8019 v_ceil_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
8020 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x42,0x01,0x00]
8022 v_ceil_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
8023 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x43,0x01,0x00]
8025 v_ceil_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
8026 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x30,0x01,0x00]
8028 v_ceil_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
8029 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x34,0x01,0x00]
8031 v_ceil_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
8032 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x38,0x01,0x00]
8034 v_ceil_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
8035 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x3c,0x01,0x00]
8037 v_ceil_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
8038 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x01,0x01,0x00]
8040 v_ceil_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
8041 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x0f,0x01,0x00]
8043 v_ceil_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
8044 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x11,0x01,0x00]
8046 v_ceil_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
8047 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x1f,0x01,0x00]
8049 v_ceil_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
8050 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x21,0x01,0x00]
8052 v_ceil_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
8053 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0x2f,0x01,0x00]
8055 v_ceil_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
8056 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0xe4,0x00,0x10]
8058 v_ceil_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
8059 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0xe4,0x00,0x30]
8061 v_ceil_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
8062 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
8064 v_ceil_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
8065 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
8067 v_ceil_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
8068 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0xe4,0x00,0x01]
8070 v_ceil_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
8071 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0xe4,0x00,0x03]
8073 v_ceil_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
8074 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
8076 v_ceil_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
8077 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
8079 v_ceil_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
8080 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0xe4,0x08,0x00]
8082 v_ceil_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8083 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0xe4,0x10,0x00]
8085 v_ceil_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8086 // CHECK
: [0xfa,0x3a,0x0a,0x7e,0x01,0xe4,0x20,0x00]
8088 v_rndne_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8089 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x06,0x06,0x00]
8091 v_rndne_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8092 // CHECK
: [0xf9,0x3c,0xfe,0x7f,0x01,0x06,0x06,0x00]
8094 v_rndne_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8095 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0xff,0x06,0x06,0x00]
8097 v_rndne_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8098 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x26,0x06,0x00]
8100 v_rndne_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8101 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x06,0x06,0x00]
8103 v_rndne_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8104 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x00,0x06,0x00]
8106 v_rndne_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8107 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x01,0x06,0x00]
8109 v_rndne_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8110 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x02,0x06,0x00]
8112 v_rndne_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8113 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x03,0x06,0x00]
8115 v_rndne_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8116 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x04,0x06,0x00]
8118 v_rndne_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8119 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x05,0x06,0x00]
8121 v_rndne_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
8122 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x0e,0x06,0x00]
8124 v_rndne_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
8125 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x16,0x06,0x00]
8127 v_rndne_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
8128 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x16,0x06,0x00]
8130 v_rndne_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
8131 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x06,0x06,0x00]
8133 v_rndne_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
8134 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x06,0x00,0x00]
8136 v_rndne_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
8137 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x06,0x01,0x00]
8139 v_rndne_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
8140 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x06,0x02,0x00]
8142 v_rndne_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
8143 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x06,0x03,0x00]
8145 v_rndne_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
8146 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x06,0x04,0x00]
8148 v_rndne_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
8149 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x06,0x05,0x00]
8151 v_rndne_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8152 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x06,0x16,0x00]
8154 v_rndne_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8155 // CHECK
: [0xf9,0x3c,0x0a,0x7e,0x01,0x06,0x26,0x00]
8157 v_rndne_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8158 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0xe4,0x00,0x00]
8160 v_rndne_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8161 // CHECK
: [0xfa,0x3c,0xfe,0x7f,0x01,0xe4,0x00,0x00]
8163 v_rndne_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8164 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0xff,0xe4,0x00,0x00]
8166 v_rndne_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
8167 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x1b,0x00,0x00]
8169 v_rndne_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
8170 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x40,0x01,0x00]
8172 v_rndne_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
8173 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x41,0x01,0x00]
8175 v_rndne_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
8176 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x42,0x01,0x00]
8178 v_rndne_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
8179 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x43,0x01,0x00]
8181 v_rndne_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
8182 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x30,0x01,0x00]
8184 v_rndne_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
8185 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x34,0x01,0x00]
8187 v_rndne_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
8188 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x38,0x01,0x00]
8190 v_rndne_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
8191 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x3c,0x01,0x00]
8193 v_rndne_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
8194 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x01,0x01,0x00]
8196 v_rndne_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
8197 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x0f,0x01,0x00]
8199 v_rndne_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
8200 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x11,0x01,0x00]
8202 v_rndne_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
8203 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x1f,0x01,0x00]
8205 v_rndne_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
8206 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x21,0x01,0x00]
8208 v_rndne_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
8209 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0x2f,0x01,0x00]
8211 v_rndne_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
8212 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0xe4,0x00,0x10]
8214 v_rndne_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
8215 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0xe4,0x00,0x30]
8217 v_rndne_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
8218 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
8220 v_rndne_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
8221 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
8223 v_rndne_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
8224 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0xe4,0x00,0x01]
8226 v_rndne_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
8227 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0xe4,0x00,0x03]
8229 v_rndne_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
8230 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
8232 v_rndne_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
8233 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
8235 v_rndne_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
8236 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0xe4,0x08,0x00]
8238 v_rndne_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8239 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0xe4,0x10,0x00]
8241 v_rndne_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8242 // CHECK
: [0xfa,0x3c,0x0a,0x7e,0x01,0xe4,0x20,0x00]
8244 v_floor_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8245 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x06,0x06,0x00]
8247 v_floor_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8248 // CHECK
: [0xf9,0x3e,0xfe,0x7f,0x01,0x06,0x06,0x00]
8250 v_floor_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8251 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0xff,0x06,0x06,0x00]
8253 v_floor_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8254 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x26,0x06,0x00]
8256 v_floor_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8257 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x06,0x06,0x00]
8259 v_floor_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8260 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x00,0x06,0x00]
8262 v_floor_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8263 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x01,0x06,0x00]
8265 v_floor_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8266 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x02,0x06,0x00]
8268 v_floor_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8269 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x03,0x06,0x00]
8271 v_floor_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8272 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x04,0x06,0x00]
8274 v_floor_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8275 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x05,0x06,0x00]
8277 v_floor_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
8278 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x0e,0x06,0x00]
8280 v_floor_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
8281 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x16,0x06,0x00]
8283 v_floor_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
8284 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x16,0x06,0x00]
8286 v_floor_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
8287 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x06,0x06,0x00]
8289 v_floor_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
8290 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x06,0x00,0x00]
8292 v_floor_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
8293 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x06,0x01,0x00]
8295 v_floor_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
8296 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x06,0x02,0x00]
8298 v_floor_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
8299 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x06,0x03,0x00]
8301 v_floor_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
8302 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x06,0x04,0x00]
8304 v_floor_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
8305 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x06,0x05,0x00]
8307 v_floor_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8308 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x06,0x16,0x00]
8310 v_floor_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8311 // CHECK
: [0xf9,0x3e,0x0a,0x7e,0x01,0x06,0x26,0x00]
8313 v_floor_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8314 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0xe4,0x00,0x00]
8316 v_floor_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8317 // CHECK
: [0xfa,0x3e,0xfe,0x7f,0x01,0xe4,0x00,0x00]
8319 v_floor_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8320 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0xff,0xe4,0x00,0x00]
8322 v_floor_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
8323 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x1b,0x00,0x00]
8325 v_floor_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
8326 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x40,0x01,0x00]
8328 v_floor_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
8329 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x41,0x01,0x00]
8331 v_floor_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
8332 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x42,0x01,0x00]
8334 v_floor_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
8335 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x43,0x01,0x00]
8337 v_floor_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
8338 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x30,0x01,0x00]
8340 v_floor_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
8341 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x34,0x01,0x00]
8343 v_floor_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
8344 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x38,0x01,0x00]
8346 v_floor_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
8347 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x3c,0x01,0x00]
8349 v_floor_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
8350 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x01,0x01,0x00]
8352 v_floor_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
8353 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x0f,0x01,0x00]
8355 v_floor_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
8356 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x11,0x01,0x00]
8358 v_floor_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
8359 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x1f,0x01,0x00]
8361 v_floor_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
8362 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x21,0x01,0x00]
8364 v_floor_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
8365 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0x2f,0x01,0x00]
8367 v_floor_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
8368 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0xe4,0x00,0x10]
8370 v_floor_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
8371 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0xe4,0x00,0x30]
8373 v_floor_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
8374 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
8376 v_floor_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
8377 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
8379 v_floor_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
8380 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0xe4,0x00,0x01]
8382 v_floor_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
8383 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0xe4,0x00,0x03]
8385 v_floor_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
8386 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
8388 v_floor_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
8389 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
8391 v_floor_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
8392 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0xe4,0x08,0x00]
8394 v_floor_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8395 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0xe4,0x10,0x00]
8397 v_floor_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8398 // CHECK
: [0xfa,0x3e,0x0a,0x7e,0x01,0xe4,0x20,0x00]
8400 v_exp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8401 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x06,0x06,0x00]
8403 v_exp_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8404 // CHECK
: [0xf9,0x40,0xfe,0x7f,0x01,0x06,0x06,0x00]
8406 v_exp_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8407 // CHECK
: [0xf9,0x40,0x0a,0x7e,0xff,0x06,0x06,0x00]
8409 v_exp_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8410 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x26,0x06,0x00]
8412 v_exp_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8413 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x06,0x06,0x00]
8415 v_exp_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8416 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x00,0x06,0x00]
8418 v_exp_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8419 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x01,0x06,0x00]
8421 v_exp_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8422 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x02,0x06,0x00]
8424 v_exp_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8425 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x03,0x06,0x00]
8427 v_exp_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8428 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x04,0x06,0x00]
8430 v_exp_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8431 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x05,0x06,0x00]
8433 v_exp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
8434 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x0e,0x06,0x00]
8436 v_exp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
8437 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x16,0x06,0x00]
8439 v_exp_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
8440 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x16,0x06,0x00]
8442 v_exp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
8443 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x06,0x06,0x00]
8445 v_exp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
8446 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x06,0x00,0x00]
8448 v_exp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
8449 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x06,0x01,0x00]
8451 v_exp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
8452 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x06,0x02,0x00]
8454 v_exp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
8455 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x06,0x03,0x00]
8457 v_exp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
8458 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x06,0x04,0x00]
8460 v_exp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
8461 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x06,0x05,0x00]
8463 v_exp_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8464 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x06,0x16,0x00]
8466 v_exp_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8467 // CHECK
: [0xf9,0x40,0x0a,0x7e,0x01,0x06,0x26,0x00]
8469 v_exp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8470 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0xe4,0x00,0x00]
8472 v_exp_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8473 // CHECK
: [0xfa,0x40,0xfe,0x7f,0x01,0xe4,0x00,0x00]
8475 v_exp_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8476 // CHECK
: [0xfa,0x40,0x0a,0x7e,0xff,0xe4,0x00,0x00]
8478 v_exp_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
8479 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x1b,0x00,0x00]
8481 v_exp_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
8482 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x40,0x01,0x00]
8484 v_exp_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
8485 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x41,0x01,0x00]
8487 v_exp_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
8488 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x42,0x01,0x00]
8490 v_exp_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
8491 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x43,0x01,0x00]
8493 v_exp_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
8494 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x30,0x01,0x00]
8496 v_exp_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
8497 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x34,0x01,0x00]
8499 v_exp_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
8500 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x38,0x01,0x00]
8502 v_exp_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
8503 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x3c,0x01,0x00]
8505 v_exp_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
8506 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x01,0x01,0x00]
8508 v_exp_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
8509 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x0f,0x01,0x00]
8511 v_exp_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
8512 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x11,0x01,0x00]
8514 v_exp_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
8515 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x1f,0x01,0x00]
8517 v_exp_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
8518 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x21,0x01,0x00]
8520 v_exp_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
8521 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0x2f,0x01,0x00]
8523 v_exp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
8524 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0xe4,0x00,0x10]
8526 v_exp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
8527 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0xe4,0x00,0x30]
8529 v_exp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
8530 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
8532 v_exp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
8533 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
8535 v_exp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
8536 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0xe4,0x00,0x01]
8538 v_exp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
8539 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0xe4,0x00,0x03]
8541 v_exp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
8542 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
8544 v_exp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
8545 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
8547 v_exp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
8548 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0xe4,0x08,0x00]
8550 v_exp_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8551 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0xe4,0x10,0x00]
8553 v_exp_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8554 // CHECK
: [0xfa,0x40,0x0a,0x7e,0x01,0xe4,0x20,0x00]
8556 v_log_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8557 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x06,0x06,0x00]
8559 v_log_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8560 // CHECK
: [0xf9,0x42,0xfe,0x7f,0x01,0x06,0x06,0x00]
8562 v_log_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8563 // CHECK
: [0xf9,0x42,0x0a,0x7e,0xff,0x06,0x06,0x00]
8565 v_log_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8566 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x26,0x06,0x00]
8568 v_log_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8569 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x06,0x06,0x00]
8571 v_log_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8572 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x00,0x06,0x00]
8574 v_log_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8575 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x01,0x06,0x00]
8577 v_log_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8578 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x02,0x06,0x00]
8580 v_log_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8581 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x03,0x06,0x00]
8583 v_log_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8584 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x04,0x06,0x00]
8586 v_log_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8587 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x05,0x06,0x00]
8589 v_log_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
8590 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x0e,0x06,0x00]
8592 v_log_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
8593 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x16,0x06,0x00]
8595 v_log_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
8596 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x16,0x06,0x00]
8598 v_log_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
8599 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x06,0x06,0x00]
8601 v_log_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
8602 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x06,0x00,0x00]
8604 v_log_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
8605 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x06,0x01,0x00]
8607 v_log_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
8608 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x06,0x02,0x00]
8610 v_log_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
8611 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x06,0x03,0x00]
8613 v_log_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
8614 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x06,0x04,0x00]
8616 v_log_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
8617 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x06,0x05,0x00]
8619 v_log_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8620 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x06,0x16,0x00]
8622 v_log_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8623 // CHECK
: [0xf9,0x42,0x0a,0x7e,0x01,0x06,0x26,0x00]
8625 v_log_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8626 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0xe4,0x00,0x00]
8628 v_log_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8629 // CHECK
: [0xfa,0x42,0xfe,0x7f,0x01,0xe4,0x00,0x00]
8631 v_log_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8632 // CHECK
: [0xfa,0x42,0x0a,0x7e,0xff,0xe4,0x00,0x00]
8634 v_log_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
8635 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x1b,0x00,0x00]
8637 v_log_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
8638 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x40,0x01,0x00]
8640 v_log_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
8641 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x41,0x01,0x00]
8643 v_log_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
8644 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x42,0x01,0x00]
8646 v_log_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
8647 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x43,0x01,0x00]
8649 v_log_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
8650 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x30,0x01,0x00]
8652 v_log_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
8653 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x34,0x01,0x00]
8655 v_log_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
8656 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x38,0x01,0x00]
8658 v_log_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
8659 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x3c,0x01,0x00]
8661 v_log_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
8662 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x01,0x01,0x00]
8664 v_log_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
8665 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x0f,0x01,0x00]
8667 v_log_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
8668 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x11,0x01,0x00]
8670 v_log_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
8671 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x1f,0x01,0x00]
8673 v_log_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
8674 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x21,0x01,0x00]
8676 v_log_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
8677 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0x2f,0x01,0x00]
8679 v_log_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
8680 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0xe4,0x00,0x10]
8682 v_log_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
8683 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0xe4,0x00,0x30]
8685 v_log_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
8686 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
8688 v_log_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
8689 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
8691 v_log_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
8692 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0xe4,0x00,0x01]
8694 v_log_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
8695 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0xe4,0x00,0x03]
8697 v_log_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
8698 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
8700 v_log_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
8701 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
8703 v_log_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
8704 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0xe4,0x08,0x00]
8706 v_log_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8707 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0xe4,0x10,0x00]
8709 v_log_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8710 // CHECK
: [0xfa,0x42,0x0a,0x7e,0x01,0xe4,0x20,0x00]
8712 v_rcp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8713 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x06,0x06,0x00]
8715 v_rcp_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8716 // CHECK
: [0xf9,0x44,0xfe,0x7f,0x01,0x06,0x06,0x00]
8718 v_rcp_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8719 // CHECK
: [0xf9,0x44,0x0a,0x7e,0xff,0x06,0x06,0x00]
8721 v_rcp_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8722 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x26,0x06,0x00]
8724 v_rcp_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8725 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x06,0x06,0x00]
8727 v_rcp_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8728 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x00,0x06,0x00]
8730 v_rcp_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8731 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x01,0x06,0x00]
8733 v_rcp_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8734 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x02,0x06,0x00]
8736 v_rcp_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8737 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x03,0x06,0x00]
8739 v_rcp_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8740 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x04,0x06,0x00]
8742 v_rcp_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8743 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x05,0x06,0x00]
8745 v_rcp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
8746 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x0e,0x06,0x00]
8748 v_rcp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
8749 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x16,0x06,0x00]
8751 v_rcp_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
8752 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x16,0x06,0x00]
8754 v_rcp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
8755 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x06,0x06,0x00]
8757 v_rcp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
8758 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x06,0x00,0x00]
8760 v_rcp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
8761 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x06,0x01,0x00]
8763 v_rcp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
8764 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x06,0x02,0x00]
8766 v_rcp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
8767 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x06,0x03,0x00]
8769 v_rcp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
8770 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x06,0x04,0x00]
8772 v_rcp_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
8773 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x06,0x05,0x00]
8775 v_rcp_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8776 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x06,0x16,0x00]
8778 v_rcp_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8779 // CHECK
: [0xf9,0x44,0x0a,0x7e,0x01,0x06,0x26,0x00]
8781 v_rcp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8782 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0xe4,0x00,0x00]
8784 v_rcp_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8785 // CHECK
: [0xfa,0x44,0xfe,0x7f,0x01,0xe4,0x00,0x00]
8787 v_rcp_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8788 // CHECK
: [0xfa,0x44,0x0a,0x7e,0xff,0xe4,0x00,0x00]
8790 v_rcp_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
8791 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x1b,0x00,0x00]
8793 v_rcp_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
8794 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x40,0x01,0x00]
8796 v_rcp_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
8797 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x41,0x01,0x00]
8799 v_rcp_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
8800 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x42,0x01,0x00]
8802 v_rcp_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
8803 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x43,0x01,0x00]
8805 v_rcp_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
8806 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x30,0x01,0x00]
8808 v_rcp_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
8809 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x34,0x01,0x00]
8811 v_rcp_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
8812 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x38,0x01,0x00]
8814 v_rcp_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
8815 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x3c,0x01,0x00]
8817 v_rcp_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
8818 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x01,0x01,0x00]
8820 v_rcp_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
8821 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x0f,0x01,0x00]
8823 v_rcp_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
8824 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x11,0x01,0x00]
8826 v_rcp_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
8827 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x1f,0x01,0x00]
8829 v_rcp_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
8830 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x21,0x01,0x00]
8832 v_rcp_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
8833 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0x2f,0x01,0x00]
8835 v_rcp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
8836 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0xe4,0x00,0x10]
8838 v_rcp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
8839 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0xe4,0x00,0x30]
8841 v_rcp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
8842 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
8844 v_rcp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
8845 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
8847 v_rcp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
8848 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0xe4,0x00,0x01]
8850 v_rcp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
8851 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0xe4,0x00,0x03]
8853 v_rcp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
8854 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
8856 v_rcp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
8857 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
8859 v_rcp_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
8860 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0xe4,0x08,0x00]
8862 v_rcp_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8863 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0xe4,0x10,0x00]
8865 v_rcp_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8866 // CHECK
: [0xfa,0x44,0x0a,0x7e,0x01,0xe4,0x20,0x00]
8868 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8869 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x06,0x06,0x00]
8871 v_rcp_iflag_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8872 // CHECK
: [0xf9,0x46,0xfe,0x7f,0x01,0x06,0x06,0x00]
8874 v_rcp_iflag_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8875 // CHECK
: [0xf9,0x46,0x0a,0x7e,0xff,0x06,0x06,0x00]
8877 v_rcp_iflag_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8878 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x26,0x06,0x00]
8880 v_rcp_iflag_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8881 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x06,0x06,0x00]
8883 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8884 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x00,0x06,0x00]
8886 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8887 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x01,0x06,0x00]
8889 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8890 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x02,0x06,0x00]
8892 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8893 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x03,0x06,0x00]
8895 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8896 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x04,0x06,0x00]
8898 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
8899 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x05,0x06,0x00]
8901 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
8902 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x0e,0x06,0x00]
8904 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
8905 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x16,0x06,0x00]
8907 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
8908 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x16,0x06,0x00]
8910 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
8911 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x06,0x06,0x00]
8913 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
8914 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x06,0x00,0x00]
8916 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
8917 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x06,0x01,0x00]
8919 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
8920 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x06,0x02,0x00]
8922 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
8923 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x06,0x03,0x00]
8925 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
8926 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x06,0x04,0x00]
8928 v_rcp_iflag_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
8929 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x06,0x05,0x00]
8931 v_rcp_iflag_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8932 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x06,0x16,0x00]
8934 v_rcp_iflag_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
8935 // CHECK
: [0xf9,0x46,0x0a,0x7e,0x01,0x06,0x26,0x00]
8937 v_rcp_iflag_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8938 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0xe4,0x00,0x00]
8940 v_rcp_iflag_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8941 // CHECK
: [0xfa,0x46,0xfe,0x7f,0x01,0xe4,0x00,0x00]
8943 v_rcp_iflag_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
8944 // CHECK
: [0xfa,0x46,0x0a,0x7e,0xff,0xe4,0x00,0x00]
8946 v_rcp_iflag_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
8947 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x1b,0x00,0x00]
8949 v_rcp_iflag_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
8950 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x40,0x01,0x00]
8952 v_rcp_iflag_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
8953 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x41,0x01,0x00]
8955 v_rcp_iflag_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
8956 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x42,0x01,0x00]
8958 v_rcp_iflag_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
8959 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x43,0x01,0x00]
8961 v_rcp_iflag_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
8962 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x30,0x01,0x00]
8964 v_rcp_iflag_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
8965 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x34,0x01,0x00]
8967 v_rcp_iflag_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
8968 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x38,0x01,0x00]
8970 v_rcp_iflag_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
8971 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x3c,0x01,0x00]
8973 v_rcp_iflag_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
8974 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x01,0x01,0x00]
8976 v_rcp_iflag_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
8977 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x0f,0x01,0x00]
8979 v_rcp_iflag_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
8980 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x11,0x01,0x00]
8982 v_rcp_iflag_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
8983 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x1f,0x01,0x00]
8985 v_rcp_iflag_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
8986 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x21,0x01,0x00]
8988 v_rcp_iflag_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
8989 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0x2f,0x01,0x00]
8991 v_rcp_iflag_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
8992 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0xe4,0x00,0x10]
8994 v_rcp_iflag_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
8995 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0xe4,0x00,0x30]
8997 v_rcp_iflag_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
8998 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9000 v_rcp_iflag_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
9001 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9003 v_rcp_iflag_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
9004 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0xe4,0x00,0x01]
9006 v_rcp_iflag_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
9007 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0xe4,0x00,0x03]
9009 v_rcp_iflag_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
9010 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9012 v_rcp_iflag_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
9013 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9015 v_rcp_iflag_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
9016 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0xe4,0x08,0x00]
9018 v_rcp_iflag_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9019 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0xe4,0x10,0x00]
9021 v_rcp_iflag_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9022 // CHECK
: [0xfa,0x46,0x0a,0x7e,0x01,0xe4,0x20,0x00]
9024 v_rsq_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9025 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x06,0x06,0x00]
9027 v_rsq_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9028 // CHECK
: [0xf9,0x48,0xfe,0x7f,0x01,0x06,0x06,0x00]
9030 v_rsq_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9031 // CHECK
: [0xf9,0x48,0x0a,0x7e,0xff,0x06,0x06,0x00]
9033 v_rsq_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9034 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x26,0x06,0x00]
9036 v_rsq_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9037 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x06,0x06,0x00]
9039 v_rsq_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9040 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x00,0x06,0x00]
9042 v_rsq_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9043 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x01,0x06,0x00]
9045 v_rsq_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9046 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x02,0x06,0x00]
9048 v_rsq_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9049 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x03,0x06,0x00]
9051 v_rsq_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9052 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x04,0x06,0x00]
9054 v_rsq_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9055 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x05,0x06,0x00]
9057 v_rsq_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
9058 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x0e,0x06,0x00]
9060 v_rsq_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
9061 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x16,0x06,0x00]
9063 v_rsq_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
9064 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x16,0x06,0x00]
9066 v_rsq_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
9067 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x06,0x06,0x00]
9069 v_rsq_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
9070 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x06,0x00,0x00]
9072 v_rsq_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
9073 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x06,0x01,0x00]
9075 v_rsq_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
9076 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x06,0x02,0x00]
9078 v_rsq_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
9079 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x06,0x03,0x00]
9081 v_rsq_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
9082 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x06,0x04,0x00]
9084 v_rsq_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
9085 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x06,0x05,0x00]
9087 v_rsq_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9088 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x06,0x16,0x00]
9090 v_rsq_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9091 // CHECK
: [0xf9,0x48,0x0a,0x7e,0x01,0x06,0x26,0x00]
9093 v_rsq_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9094 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0xe4,0x00,0x00]
9096 v_rsq_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9097 // CHECK
: [0xfa,0x48,0xfe,0x7f,0x01,0xe4,0x00,0x00]
9099 v_rsq_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9100 // CHECK
: [0xfa,0x48,0x0a,0x7e,0xff,0xe4,0x00,0x00]
9102 v_rsq_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
9103 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x1b,0x00,0x00]
9105 v_rsq_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
9106 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x40,0x01,0x00]
9108 v_rsq_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
9109 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x41,0x01,0x00]
9111 v_rsq_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
9112 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x42,0x01,0x00]
9114 v_rsq_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
9115 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x43,0x01,0x00]
9117 v_rsq_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
9118 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x30,0x01,0x00]
9120 v_rsq_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
9121 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x34,0x01,0x00]
9123 v_rsq_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
9124 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x38,0x01,0x00]
9126 v_rsq_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
9127 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x3c,0x01,0x00]
9129 v_rsq_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
9130 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x01,0x01,0x00]
9132 v_rsq_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
9133 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x0f,0x01,0x00]
9135 v_rsq_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
9136 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x11,0x01,0x00]
9138 v_rsq_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
9139 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x1f,0x01,0x00]
9141 v_rsq_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
9142 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x21,0x01,0x00]
9144 v_rsq_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
9145 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0x2f,0x01,0x00]
9147 v_rsq_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
9148 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0xe4,0x00,0x10]
9150 v_rsq_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
9151 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0xe4,0x00,0x30]
9153 v_rsq_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
9154 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9156 v_rsq_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
9157 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9159 v_rsq_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
9160 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0xe4,0x00,0x01]
9162 v_rsq_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
9163 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0xe4,0x00,0x03]
9165 v_rsq_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
9166 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9168 v_rsq_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
9169 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9171 v_rsq_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
9172 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0xe4,0x08,0x00]
9174 v_rsq_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9175 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0xe4,0x10,0x00]
9177 v_rsq_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9178 // CHECK
: [0xfa,0x48,0x0a,0x7e,0x01,0xe4,0x20,0x00]
9180 v_sqrt_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9181 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x06,0x06,0x00]
9183 v_sqrt_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9184 // CHECK
: [0xf9,0x4e,0xfe,0x7f,0x01,0x06,0x06,0x00]
9186 v_sqrt_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9187 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0xff,0x06,0x06,0x00]
9189 v_sqrt_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9190 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x26,0x06,0x00]
9192 v_sqrt_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9193 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x06,0x06,0x00]
9195 v_sqrt_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9196 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x00,0x06,0x00]
9198 v_sqrt_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9199 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x01,0x06,0x00]
9201 v_sqrt_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9202 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x02,0x06,0x00]
9204 v_sqrt_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9205 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x03,0x06,0x00]
9207 v_sqrt_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9208 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x04,0x06,0x00]
9210 v_sqrt_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9211 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x05,0x06,0x00]
9213 v_sqrt_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
9214 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x0e,0x06,0x00]
9216 v_sqrt_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
9217 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x16,0x06,0x00]
9219 v_sqrt_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
9220 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x16,0x06,0x00]
9222 v_sqrt_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
9223 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x06,0x06,0x00]
9225 v_sqrt_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
9226 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x06,0x00,0x00]
9228 v_sqrt_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
9229 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x06,0x01,0x00]
9231 v_sqrt_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
9232 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x06,0x02,0x00]
9234 v_sqrt_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
9235 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x06,0x03,0x00]
9237 v_sqrt_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
9238 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x06,0x04,0x00]
9240 v_sqrt_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
9241 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x06,0x05,0x00]
9243 v_sqrt_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9244 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x06,0x16,0x00]
9246 v_sqrt_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9247 // CHECK
: [0xf9,0x4e,0x0a,0x7e,0x01,0x06,0x26,0x00]
9249 v_sqrt_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9250 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0xe4,0x00,0x00]
9252 v_sqrt_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9253 // CHECK
: [0xfa,0x4e,0xfe,0x7f,0x01,0xe4,0x00,0x00]
9255 v_sqrt_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9256 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0xff,0xe4,0x00,0x00]
9258 v_sqrt_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
9259 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x1b,0x00,0x00]
9261 v_sqrt_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
9262 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x40,0x01,0x00]
9264 v_sqrt_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
9265 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x41,0x01,0x00]
9267 v_sqrt_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
9268 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x42,0x01,0x00]
9270 v_sqrt_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
9271 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x43,0x01,0x00]
9273 v_sqrt_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
9274 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x30,0x01,0x00]
9276 v_sqrt_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
9277 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x34,0x01,0x00]
9279 v_sqrt_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
9280 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x38,0x01,0x00]
9282 v_sqrt_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
9283 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x3c,0x01,0x00]
9285 v_sqrt_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
9286 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x01,0x01,0x00]
9288 v_sqrt_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
9289 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x0f,0x01,0x00]
9291 v_sqrt_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
9292 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x11,0x01,0x00]
9294 v_sqrt_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
9295 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x1f,0x01,0x00]
9297 v_sqrt_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
9298 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x21,0x01,0x00]
9300 v_sqrt_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
9301 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0x2f,0x01,0x00]
9303 v_sqrt_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
9304 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0xe4,0x00,0x10]
9306 v_sqrt_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
9307 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0xe4,0x00,0x30]
9309 v_sqrt_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
9310 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9312 v_sqrt_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
9313 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9315 v_sqrt_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
9316 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0xe4,0x00,0x01]
9318 v_sqrt_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
9319 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0xe4,0x00,0x03]
9321 v_sqrt_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
9322 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9324 v_sqrt_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
9325 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9327 v_sqrt_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
9328 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0xe4,0x08,0x00]
9330 v_sqrt_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9331 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0xe4,0x10,0x00]
9333 v_sqrt_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9334 // CHECK
: [0xfa,0x4e,0x0a,0x7e,0x01,0xe4,0x20,0x00]
9336 v_sin_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9337 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x06,0x06,0x00]
9339 v_sin_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9340 // CHECK
: [0xf9,0x52,0xfe,0x7f,0x01,0x06,0x06,0x00]
9342 v_sin_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9343 // CHECK
: [0xf9,0x52,0x0a,0x7e,0xff,0x06,0x06,0x00]
9345 v_sin_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9346 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x26,0x06,0x00]
9348 v_sin_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9349 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x06,0x06,0x00]
9351 v_sin_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9352 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x00,0x06,0x00]
9354 v_sin_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9355 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x01,0x06,0x00]
9357 v_sin_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9358 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x02,0x06,0x00]
9360 v_sin_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9361 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x03,0x06,0x00]
9363 v_sin_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9364 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x04,0x06,0x00]
9366 v_sin_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9367 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x05,0x06,0x00]
9369 v_sin_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
9370 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x0e,0x06,0x00]
9372 v_sin_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
9373 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x16,0x06,0x00]
9375 v_sin_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
9376 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x16,0x06,0x00]
9378 v_sin_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
9379 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x06,0x06,0x00]
9381 v_sin_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
9382 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x06,0x00,0x00]
9384 v_sin_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
9385 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x06,0x01,0x00]
9387 v_sin_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
9388 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x06,0x02,0x00]
9390 v_sin_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
9391 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x06,0x03,0x00]
9393 v_sin_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
9394 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x06,0x04,0x00]
9396 v_sin_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
9397 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x06,0x05,0x00]
9399 v_sin_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9400 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x06,0x16,0x00]
9402 v_sin_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9403 // CHECK
: [0xf9,0x52,0x0a,0x7e,0x01,0x06,0x26,0x00]
9405 v_sin_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9406 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0xe4,0x00,0x00]
9408 v_sin_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9409 // CHECK
: [0xfa,0x52,0xfe,0x7f,0x01,0xe4,0x00,0x00]
9411 v_sin_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9412 // CHECK
: [0xfa,0x52,0x0a,0x7e,0xff,0xe4,0x00,0x00]
9414 v_sin_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
9415 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x1b,0x00,0x00]
9417 v_sin_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
9418 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x40,0x01,0x00]
9420 v_sin_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
9421 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x41,0x01,0x00]
9423 v_sin_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
9424 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x42,0x01,0x00]
9426 v_sin_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
9427 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x43,0x01,0x00]
9429 v_sin_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
9430 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x30,0x01,0x00]
9432 v_sin_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
9433 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x34,0x01,0x00]
9435 v_sin_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
9436 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x38,0x01,0x00]
9438 v_sin_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
9439 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x3c,0x01,0x00]
9441 v_sin_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
9442 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x01,0x01,0x00]
9444 v_sin_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
9445 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x0f,0x01,0x00]
9447 v_sin_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
9448 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x11,0x01,0x00]
9450 v_sin_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
9451 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x1f,0x01,0x00]
9453 v_sin_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
9454 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x21,0x01,0x00]
9456 v_sin_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
9457 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0x2f,0x01,0x00]
9459 v_sin_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
9460 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0xe4,0x00,0x10]
9462 v_sin_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
9463 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0xe4,0x00,0x30]
9465 v_sin_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
9466 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9468 v_sin_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
9469 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9471 v_sin_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
9472 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0xe4,0x00,0x01]
9474 v_sin_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
9475 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0xe4,0x00,0x03]
9477 v_sin_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
9478 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9480 v_sin_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
9481 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9483 v_sin_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
9484 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0xe4,0x08,0x00]
9486 v_sin_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9487 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0xe4,0x10,0x00]
9489 v_sin_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9490 // CHECK
: [0xfa,0x52,0x0a,0x7e,0x01,0xe4,0x20,0x00]
9492 v_cos_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9493 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x06,0x06,0x00]
9495 v_cos_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9496 // CHECK
: [0xf9,0x54,0xfe,0x7f,0x01,0x06,0x06,0x00]
9498 v_cos_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9499 // CHECK
: [0xf9,0x54,0x0a,0x7e,0xff,0x06,0x06,0x00]
9501 v_cos_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9502 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x26,0x06,0x00]
9504 v_cos_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9505 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x06,0x06,0x00]
9507 v_cos_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9508 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x00,0x06,0x00]
9510 v_cos_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9511 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x01,0x06,0x00]
9513 v_cos_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9514 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x02,0x06,0x00]
9516 v_cos_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9517 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x03,0x06,0x00]
9519 v_cos_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9520 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x04,0x06,0x00]
9522 v_cos_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9523 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x05,0x06,0x00]
9525 v_cos_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
9526 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x0e,0x06,0x00]
9528 v_cos_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
9529 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x16,0x06,0x00]
9531 v_cos_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
9532 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x16,0x06,0x00]
9534 v_cos_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
9535 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x06,0x06,0x00]
9537 v_cos_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
9538 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x06,0x00,0x00]
9540 v_cos_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
9541 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x06,0x01,0x00]
9543 v_cos_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
9544 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x06,0x02,0x00]
9546 v_cos_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
9547 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x06,0x03,0x00]
9549 v_cos_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
9550 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x06,0x04,0x00]
9552 v_cos_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
9553 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x06,0x05,0x00]
9555 v_cos_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9556 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x06,0x16,0x00]
9558 v_cos_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9559 // CHECK
: [0xf9,0x54,0x0a,0x7e,0x01,0x06,0x26,0x00]
9561 v_cos_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9562 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0xe4,0x00,0x00]
9564 v_cos_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9565 // CHECK
: [0xfa,0x54,0xfe,0x7f,0x01,0xe4,0x00,0x00]
9567 v_cos_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9568 // CHECK
: [0xfa,0x54,0x0a,0x7e,0xff,0xe4,0x00,0x00]
9570 v_cos_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
9571 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x1b,0x00,0x00]
9573 v_cos_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
9574 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x40,0x01,0x00]
9576 v_cos_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
9577 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x41,0x01,0x00]
9579 v_cos_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
9580 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x42,0x01,0x00]
9582 v_cos_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
9583 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x43,0x01,0x00]
9585 v_cos_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
9586 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x30,0x01,0x00]
9588 v_cos_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
9589 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x34,0x01,0x00]
9591 v_cos_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
9592 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x38,0x01,0x00]
9594 v_cos_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
9595 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x3c,0x01,0x00]
9597 v_cos_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
9598 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x01,0x01,0x00]
9600 v_cos_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
9601 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x0f,0x01,0x00]
9603 v_cos_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
9604 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x11,0x01,0x00]
9606 v_cos_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
9607 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x1f,0x01,0x00]
9609 v_cos_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
9610 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x21,0x01,0x00]
9612 v_cos_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
9613 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0x2f,0x01,0x00]
9615 v_cos_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
9616 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0xe4,0x00,0x10]
9618 v_cos_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
9619 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0xe4,0x00,0x30]
9621 v_cos_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
9622 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9624 v_cos_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
9625 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9627 v_cos_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
9628 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0xe4,0x00,0x01]
9630 v_cos_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
9631 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0xe4,0x00,0x03]
9633 v_cos_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
9634 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9636 v_cos_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
9637 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9639 v_cos_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
9640 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0xe4,0x08,0x00]
9642 v_cos_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9643 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0xe4,0x10,0x00]
9645 v_cos_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9646 // CHECK
: [0xfa,0x54,0x0a,0x7e,0x01,0xe4,0x20,0x00]
9648 v_not_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9649 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x06,0x06,0x00]
9651 v_not_b32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9652 // CHECK
: [0xf9,0x56,0xfe,0x7f,0x01,0x06,0x06,0x00]
9654 v_not_b32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9655 // CHECK
: [0xf9,0x56,0x0a,0x7e,0xff,0x06,0x06,0x00]
9657 v_not_b32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9658 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x06,0x06,0x00]
9660 v_not_b32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9661 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x00,0x06,0x00]
9663 v_not_b32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9664 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x01,0x06,0x00]
9666 v_not_b32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9667 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x02,0x06,0x00]
9669 v_not_b32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9670 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x03,0x06,0x00]
9672 v_not_b32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9673 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x04,0x06,0x00]
9675 v_not_b32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9676 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x05,0x06,0x00]
9678 v_not_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
9679 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x0e,0x06,0x00]
9681 v_not_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
9682 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x16,0x06,0x00]
9684 v_not_b32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
9685 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x16,0x06,0x00]
9687 v_not_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
9688 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x06,0x06,0x00]
9690 v_not_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
9691 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x06,0x00,0x00]
9693 v_not_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
9694 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x06,0x01,0x00]
9696 v_not_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
9697 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x06,0x02,0x00]
9699 v_not_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
9700 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x06,0x03,0x00]
9702 v_not_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
9703 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x06,0x04,0x00]
9705 v_not_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
9706 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x06,0x05,0x00]
9708 v_not_b32_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9709 // CHECK
: [0xf9,0x56,0x0a,0x7e,0x01,0x06,0x0e,0x00]
9711 v_not_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9712 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0xe4,0x00,0x00]
9714 v_not_b32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9715 // CHECK
: [0xfa,0x56,0xfe,0x7f,0x01,0xe4,0x00,0x00]
9717 v_not_b32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9718 // CHECK
: [0xfa,0x56,0x0a,0x7e,0xff,0xe4,0x00,0x00]
9720 v_not_b32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
9721 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x1b,0x00,0x00]
9723 v_not_b32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
9724 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x40,0x01,0x00]
9726 v_not_b32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
9727 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x41,0x01,0x00]
9729 v_not_b32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
9730 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x42,0x01,0x00]
9732 v_not_b32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
9733 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x43,0x01,0x00]
9735 v_not_b32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
9736 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x30,0x01,0x00]
9738 v_not_b32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
9739 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x34,0x01,0x00]
9741 v_not_b32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
9742 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x38,0x01,0x00]
9744 v_not_b32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
9745 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x3c,0x01,0x00]
9747 v_not_b32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
9748 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x01,0x01,0x00]
9750 v_not_b32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
9751 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x0f,0x01,0x00]
9753 v_not_b32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
9754 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x11,0x01,0x00]
9756 v_not_b32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
9757 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x1f,0x01,0x00]
9759 v_not_b32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
9760 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x21,0x01,0x00]
9762 v_not_b32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
9763 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0x2f,0x01,0x00]
9765 v_not_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
9766 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0xe4,0x00,0x10]
9768 v_not_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
9769 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0xe4,0x00,0x30]
9771 v_not_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
9772 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9774 v_not_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
9775 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9777 v_not_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
9778 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0xe4,0x00,0x01]
9780 v_not_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
9781 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0xe4,0x00,0x03]
9783 v_not_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
9784 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9786 v_not_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
9787 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9789 v_not_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
9790 // CHECK
: [0xfa,0x56,0x0a,0x7e,0x01,0xe4,0x08,0x00]
9792 v_bfrev_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9793 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x06,0x06,0x00]
9795 v_bfrev_b32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9796 // CHECK
: [0xf9,0x58,0xfe,0x7f,0x01,0x06,0x06,0x00]
9798 v_bfrev_b32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9799 // CHECK
: [0xf9,0x58,0x0a,0x7e,0xff,0x06,0x06,0x00]
9801 v_bfrev_b32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9802 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x06,0x06,0x00]
9804 v_bfrev_b32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9805 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x00,0x06,0x00]
9807 v_bfrev_b32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9808 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x01,0x06,0x00]
9810 v_bfrev_b32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9811 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x02,0x06,0x00]
9813 v_bfrev_b32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9814 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x03,0x06,0x00]
9816 v_bfrev_b32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9817 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x04,0x06,0x00]
9819 v_bfrev_b32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9820 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x05,0x06,0x00]
9822 v_bfrev_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
9823 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x0e,0x06,0x00]
9825 v_bfrev_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
9826 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x16,0x06,0x00]
9828 v_bfrev_b32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
9829 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x16,0x06,0x00]
9831 v_bfrev_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
9832 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x06,0x06,0x00]
9834 v_bfrev_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
9835 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x06,0x00,0x00]
9837 v_bfrev_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
9838 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x06,0x01,0x00]
9840 v_bfrev_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
9841 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x06,0x02,0x00]
9843 v_bfrev_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
9844 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x06,0x03,0x00]
9846 v_bfrev_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
9847 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x06,0x04,0x00]
9849 v_bfrev_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
9850 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x06,0x05,0x00]
9852 v_bfrev_b32_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9853 // CHECK
: [0xf9,0x58,0x0a,0x7e,0x01,0x06,0x0e,0x00]
9855 v_bfrev_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9856 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0xe4,0x00,0x00]
9858 v_bfrev_b32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9859 // CHECK
: [0xfa,0x58,0xfe,0x7f,0x01,0xe4,0x00,0x00]
9861 v_bfrev_b32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
9862 // CHECK
: [0xfa,0x58,0x0a,0x7e,0xff,0xe4,0x00,0x00]
9864 v_bfrev_b32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
9865 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x1b,0x00,0x00]
9867 v_bfrev_b32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
9868 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x40,0x01,0x00]
9870 v_bfrev_b32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
9871 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x41,0x01,0x00]
9873 v_bfrev_b32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
9874 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x42,0x01,0x00]
9876 v_bfrev_b32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
9877 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x43,0x01,0x00]
9879 v_bfrev_b32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
9880 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x30,0x01,0x00]
9882 v_bfrev_b32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
9883 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x34,0x01,0x00]
9885 v_bfrev_b32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
9886 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x38,0x01,0x00]
9888 v_bfrev_b32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
9889 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x3c,0x01,0x00]
9891 v_bfrev_b32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
9892 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x01,0x01,0x00]
9894 v_bfrev_b32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
9895 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x0f,0x01,0x00]
9897 v_bfrev_b32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
9898 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x11,0x01,0x00]
9900 v_bfrev_b32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
9901 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x1f,0x01,0x00]
9903 v_bfrev_b32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
9904 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x21,0x01,0x00]
9906 v_bfrev_b32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
9907 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0x2f,0x01,0x00]
9909 v_bfrev_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
9910 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0xe4,0x00,0x10]
9912 v_bfrev_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
9913 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0xe4,0x00,0x30]
9915 v_bfrev_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
9916 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9918 v_bfrev_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
9919 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
9921 v_bfrev_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
9922 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0xe4,0x00,0x01]
9924 v_bfrev_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
9925 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0xe4,0x00,0x03]
9927 v_bfrev_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
9928 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9930 v_bfrev_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
9931 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
9933 v_bfrev_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
9934 // CHECK
: [0xfa,0x58,0x0a,0x7e,0x01,0xe4,0x08,0x00]
9936 v_ffbh_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9937 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x06,0x06,0x00]
9939 v_ffbh_u32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9940 // CHECK
: [0xf9,0x5a,0xfe,0x7f,0x01,0x06,0x06,0x00]
9942 v_ffbh_u32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9943 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0xff,0x06,0x06,0x00]
9945 v_ffbh_u32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9946 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x06,0x06,0x00]
9948 v_ffbh_u32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9949 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x00,0x06,0x00]
9951 v_ffbh_u32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9952 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x01,0x06,0x00]
9954 v_ffbh_u32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9955 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x02,0x06,0x00]
9957 v_ffbh_u32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9958 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x03,0x06,0x00]
9960 v_ffbh_u32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9961 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x04,0x06,0x00]
9963 v_ffbh_u32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
9964 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x05,0x06,0x00]
9966 v_ffbh_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
9967 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x0e,0x06,0x00]
9969 v_ffbh_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
9970 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x16,0x06,0x00]
9972 v_ffbh_u32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
9973 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x16,0x06,0x00]
9975 v_ffbh_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
9976 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x06,0x06,0x00]
9978 v_ffbh_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
9979 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x06,0x00,0x00]
9981 v_ffbh_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
9982 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x06,0x01,0x00]
9984 v_ffbh_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
9985 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x06,0x02,0x00]
9987 v_ffbh_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
9988 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x06,0x03,0x00]
9990 v_ffbh_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
9991 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x06,0x04,0x00]
9993 v_ffbh_u32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
9994 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x06,0x05,0x00]
9996 v_ffbh_u32_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
9997 // CHECK
: [0xf9,0x5a,0x0a,0x7e,0x01,0x06,0x0e,0x00]
9999 v_ffbh_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10000 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0xe4,0x00,0x00]
10002 v_ffbh_u32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10003 // CHECK
: [0xfa,0x5a,0xfe,0x7f,0x01,0xe4,0x00,0x00]
10005 v_ffbh_u32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10006 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0xff,0xe4,0x00,0x00]
10008 v_ffbh_u32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
10009 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x1b,0x00,0x00]
10011 v_ffbh_u32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
10012 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x40,0x01,0x00]
10014 v_ffbh_u32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
10015 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x41,0x01,0x00]
10017 v_ffbh_u32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
10018 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x42,0x01,0x00]
10020 v_ffbh_u32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
10021 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x43,0x01,0x00]
10023 v_ffbh_u32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
10024 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x30,0x01,0x00]
10026 v_ffbh_u32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
10027 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x34,0x01,0x00]
10029 v_ffbh_u32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
10030 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x38,0x01,0x00]
10032 v_ffbh_u32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
10033 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x3c,0x01,0x00]
10035 v_ffbh_u32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
10036 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x01,0x01,0x00]
10038 v_ffbh_u32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
10039 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x0f,0x01,0x00]
10041 v_ffbh_u32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
10042 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x11,0x01,0x00]
10044 v_ffbh_u32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
10045 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x1f,0x01,0x00]
10047 v_ffbh_u32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
10048 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x21,0x01,0x00]
10050 v_ffbh_u32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
10051 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0x2f,0x01,0x00]
10053 v_ffbh_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
10054 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0xe4,0x00,0x10]
10056 v_ffbh_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
10057 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0xe4,0x00,0x30]
10059 v_ffbh_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
10060 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10062 v_ffbh_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
10063 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10065 v_ffbh_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
10066 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0xe4,0x00,0x01]
10068 v_ffbh_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
10069 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0xe4,0x00,0x03]
10071 v_ffbh_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
10072 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10074 v_ffbh_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
10075 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10077 v_ffbh_u32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
10078 // CHECK
: [0xfa,0x5a,0x0a,0x7e,0x01,0xe4,0x08,0x00]
10080 v_ffbl_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10081 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x06,0x06,0x00]
10083 v_ffbl_b32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10084 // CHECK
: [0xf9,0x5c,0xfe,0x7f,0x01,0x06,0x06,0x00]
10086 v_ffbl_b32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10087 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0xff,0x06,0x06,0x00]
10089 v_ffbl_b32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10090 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x06,0x06,0x00]
10092 v_ffbl_b32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10093 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x00,0x06,0x00]
10095 v_ffbl_b32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10096 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x01,0x06,0x00]
10098 v_ffbl_b32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10099 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x02,0x06,0x00]
10101 v_ffbl_b32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10102 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x03,0x06,0x00]
10104 v_ffbl_b32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10105 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x04,0x06,0x00]
10107 v_ffbl_b32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10108 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x05,0x06,0x00]
10110 v_ffbl_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
10111 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x0e,0x06,0x00]
10113 v_ffbl_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
10114 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x16,0x06,0x00]
10116 v_ffbl_b32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
10117 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x16,0x06,0x00]
10119 v_ffbl_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
10120 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x06,0x06,0x00]
10122 v_ffbl_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
10123 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x06,0x00,0x00]
10125 v_ffbl_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
10126 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x06,0x01,0x00]
10128 v_ffbl_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
10129 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x06,0x02,0x00]
10131 v_ffbl_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
10132 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x06,0x03,0x00]
10134 v_ffbl_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
10135 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x06,0x04,0x00]
10137 v_ffbl_b32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
10138 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x06,0x05,0x00]
10140 v_ffbl_b32_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10141 // CHECK
: [0xf9,0x5c,0x0a,0x7e,0x01,0x06,0x0e,0x00]
10143 v_ffbl_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10144 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0xe4,0x00,0x00]
10146 v_ffbl_b32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10147 // CHECK
: [0xfa,0x5c,0xfe,0x7f,0x01,0xe4,0x00,0x00]
10149 v_ffbl_b32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10150 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0xff,0xe4,0x00,0x00]
10152 v_ffbl_b32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
10153 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x1b,0x00,0x00]
10155 v_ffbl_b32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
10156 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x40,0x01,0x00]
10158 v_ffbl_b32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
10159 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x41,0x01,0x00]
10161 v_ffbl_b32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
10162 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x42,0x01,0x00]
10164 v_ffbl_b32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
10165 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x43,0x01,0x00]
10167 v_ffbl_b32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
10168 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x30,0x01,0x00]
10170 v_ffbl_b32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
10171 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x34,0x01,0x00]
10173 v_ffbl_b32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
10174 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x38,0x01,0x00]
10176 v_ffbl_b32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
10177 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x3c,0x01,0x00]
10179 v_ffbl_b32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
10180 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x01,0x01,0x00]
10182 v_ffbl_b32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
10183 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x0f,0x01,0x00]
10185 v_ffbl_b32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
10186 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x11,0x01,0x00]
10188 v_ffbl_b32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
10189 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x1f,0x01,0x00]
10191 v_ffbl_b32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
10192 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x21,0x01,0x00]
10194 v_ffbl_b32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
10195 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0x2f,0x01,0x00]
10197 v_ffbl_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
10198 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0xe4,0x00,0x10]
10200 v_ffbl_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
10201 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0xe4,0x00,0x30]
10203 v_ffbl_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
10204 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10206 v_ffbl_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
10207 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10209 v_ffbl_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
10210 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0xe4,0x00,0x01]
10212 v_ffbl_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
10213 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0xe4,0x00,0x03]
10215 v_ffbl_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
10216 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10218 v_ffbl_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
10219 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10221 v_ffbl_b32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
10222 // CHECK
: [0xfa,0x5c,0x0a,0x7e,0x01,0xe4,0x08,0x00]
10224 v_ffbh_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10225 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x06,0x06,0x00]
10227 v_ffbh_i32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10228 // CHECK
: [0xf9,0x5e,0xfe,0x7f,0x01,0x06,0x06,0x00]
10230 v_ffbh_i32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10231 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0xff,0x06,0x06,0x00]
10233 v_ffbh_i32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10234 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x06,0x06,0x00]
10236 v_ffbh_i32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10237 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x00,0x06,0x00]
10239 v_ffbh_i32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10240 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x01,0x06,0x00]
10242 v_ffbh_i32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10243 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x02,0x06,0x00]
10245 v_ffbh_i32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10246 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x03,0x06,0x00]
10248 v_ffbh_i32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10249 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x04,0x06,0x00]
10251 v_ffbh_i32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10252 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x05,0x06,0x00]
10254 v_ffbh_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
10255 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x0e,0x06,0x00]
10257 v_ffbh_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
10258 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x16,0x06,0x00]
10260 v_ffbh_i32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
10261 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x16,0x06,0x00]
10263 v_ffbh_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
10264 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x06,0x06,0x00]
10266 v_ffbh_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
10267 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x06,0x00,0x00]
10269 v_ffbh_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
10270 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x06,0x01,0x00]
10272 v_ffbh_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
10273 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x06,0x02,0x00]
10275 v_ffbh_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
10276 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x06,0x03,0x00]
10278 v_ffbh_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
10279 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x06,0x04,0x00]
10281 v_ffbh_i32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
10282 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x06,0x05,0x00]
10284 v_ffbh_i32_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10285 // CHECK
: [0xf9,0x5e,0x0a,0x7e,0x01,0x06,0x0e,0x00]
10287 v_ffbh_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10288 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0xe4,0x00,0x00]
10290 v_ffbh_i32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10291 // CHECK
: [0xfa,0x5e,0xfe,0x7f,0x01,0xe4,0x00,0x00]
10293 v_ffbh_i32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10294 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0xff,0xe4,0x00,0x00]
10296 v_ffbh_i32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
10297 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x1b,0x00,0x00]
10299 v_ffbh_i32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
10300 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x40,0x01,0x00]
10302 v_ffbh_i32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
10303 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x41,0x01,0x00]
10305 v_ffbh_i32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
10306 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x42,0x01,0x00]
10308 v_ffbh_i32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
10309 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x43,0x01,0x00]
10311 v_ffbh_i32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
10312 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x30,0x01,0x00]
10314 v_ffbh_i32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
10315 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x34,0x01,0x00]
10317 v_ffbh_i32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
10318 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x38,0x01,0x00]
10320 v_ffbh_i32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
10321 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x3c,0x01,0x00]
10323 v_ffbh_i32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
10324 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x01,0x01,0x00]
10326 v_ffbh_i32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
10327 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x0f,0x01,0x00]
10329 v_ffbh_i32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
10330 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x11,0x01,0x00]
10332 v_ffbh_i32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
10333 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x1f,0x01,0x00]
10335 v_ffbh_i32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
10336 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x21,0x01,0x00]
10338 v_ffbh_i32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
10339 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0x2f,0x01,0x00]
10341 v_ffbh_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
10342 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0xe4,0x00,0x10]
10344 v_ffbh_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
10345 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0xe4,0x00,0x30]
10347 v_ffbh_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
10348 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10350 v_ffbh_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
10351 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10353 v_ffbh_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
10354 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0xe4,0x00,0x01]
10356 v_ffbh_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
10357 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0xe4,0x00,0x03]
10359 v_ffbh_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
10360 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10362 v_ffbh_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
10363 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10365 v_ffbh_i32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
10366 // CHECK
: [0xfa,0x5e,0x0a,0x7e,0x01,0xe4,0x08,0x00]
10368 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10369 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x06,0x06,0x00]
10371 v_frexp_exp_i32_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10372 // CHECK
: [0xf9,0x66,0xfe,0x7f,0x01,0x06,0x06,0x00]
10374 v_frexp_exp_i32_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10375 // CHECK
: [0xf9,0x66,0x0a,0x7e,0xff,0x06,0x06,0x00]
10377 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10378 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x06,0x06,0x00]
10380 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10381 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x00,0x06,0x00]
10383 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10384 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x01,0x06,0x00]
10386 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10387 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x02,0x06,0x00]
10389 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10390 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x03,0x06,0x00]
10392 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10393 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x04,0x06,0x00]
10395 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10396 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x05,0x06,0x00]
10398 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
10399 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x0e,0x06,0x00]
10401 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
10402 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x16,0x06,0x00]
10404 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
10405 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x16,0x06,0x00]
10407 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
10408 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x06,0x06,0x00]
10410 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
10411 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x06,0x00,0x00]
10413 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
10414 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x06,0x01,0x00]
10416 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
10417 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x06,0x02,0x00]
10419 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
10420 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x06,0x03,0x00]
10422 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
10423 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x06,0x04,0x00]
10425 v_frexp_exp_i32_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
10426 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x06,0x05,0x00]
10428 v_frexp_exp_i32_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10429 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x06,0x16,0x00]
10431 v_frexp_exp_i32_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10432 // CHECK
: [0xf9,0x66,0x0a,0x7e,0x01,0x06,0x26,0x00]
10434 v_frexp_exp_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10435 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0xe4,0x00,0x00]
10437 v_frexp_exp_i32_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10438 // CHECK
: [0xfa,0x66,0xfe,0x7f,0x01,0xe4,0x00,0x00]
10440 v_frexp_exp_i32_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10441 // CHECK
: [0xfa,0x66,0x0a,0x7e,0xff,0xe4,0x00,0x00]
10443 v_frexp_exp_i32_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
10444 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x1b,0x00,0x00]
10446 v_frexp_exp_i32_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
10447 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x40,0x01,0x00]
10449 v_frexp_exp_i32_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
10450 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x41,0x01,0x00]
10452 v_frexp_exp_i32_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
10453 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x42,0x01,0x00]
10455 v_frexp_exp_i32_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
10456 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x43,0x01,0x00]
10458 v_frexp_exp_i32_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
10459 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x30,0x01,0x00]
10461 v_frexp_exp_i32_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
10462 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x34,0x01,0x00]
10464 v_frexp_exp_i32_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
10465 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x38,0x01,0x00]
10467 v_frexp_exp_i32_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
10468 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x3c,0x01,0x00]
10470 v_frexp_exp_i32_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
10471 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x01,0x01,0x00]
10473 v_frexp_exp_i32_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
10474 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x0f,0x01,0x00]
10476 v_frexp_exp_i32_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
10477 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x11,0x01,0x00]
10479 v_frexp_exp_i32_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
10480 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x1f,0x01,0x00]
10482 v_frexp_exp_i32_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
10483 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x21,0x01,0x00]
10485 v_frexp_exp_i32_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
10486 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0x2f,0x01,0x00]
10488 v_frexp_exp_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
10489 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0xe4,0x00,0x10]
10491 v_frexp_exp_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
10492 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0xe4,0x00,0x30]
10494 v_frexp_exp_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
10495 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10497 v_frexp_exp_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
10498 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10500 v_frexp_exp_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
10501 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0xe4,0x00,0x01]
10503 v_frexp_exp_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
10504 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0xe4,0x00,0x03]
10506 v_frexp_exp_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
10507 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10509 v_frexp_exp_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
10510 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10512 v_frexp_exp_i32_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
10513 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0xe4,0x08,0x00]
10515 v_frexp_exp_i32_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10516 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0xe4,0x10,0x00]
10518 v_frexp_exp_i32_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10519 // CHECK
: [0xfa,0x66,0x0a,0x7e,0x01,0xe4,0x20,0x00]
10521 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10522 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x06,0x06,0x00]
10524 v_frexp_mant_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10525 // CHECK
: [0xf9,0x68,0xfe,0x7f,0x01,0x06,0x06,0x00]
10527 v_frexp_mant_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10528 // CHECK
: [0xf9,0x68,0x0a,0x7e,0xff,0x06,0x06,0x00]
10530 v_frexp_mant_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10531 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x26,0x06,0x00]
10533 v_frexp_mant_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10534 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x06,0x06,0x00]
10536 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10537 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x00,0x06,0x00]
10539 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10540 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x01,0x06,0x00]
10542 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10543 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x02,0x06,0x00]
10545 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10546 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x03,0x06,0x00]
10548 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10549 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x04,0x06,0x00]
10551 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10552 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x05,0x06,0x00]
10554 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
10555 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x0e,0x06,0x00]
10557 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
10558 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x16,0x06,0x00]
10560 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
10561 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x16,0x06,0x00]
10563 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
10564 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x06,0x06,0x00]
10566 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
10567 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x06,0x00,0x00]
10569 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
10570 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x06,0x01,0x00]
10572 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
10573 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x06,0x02,0x00]
10575 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
10576 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x06,0x03,0x00]
10578 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
10579 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x06,0x04,0x00]
10581 v_frexp_mant_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
10582 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x06,0x05,0x00]
10584 v_frexp_mant_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10585 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x06,0x16,0x00]
10587 v_frexp_mant_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10588 // CHECK
: [0xf9,0x68,0x0a,0x7e,0x01,0x06,0x26,0x00]
10590 v_frexp_mant_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10591 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0xe4,0x00,0x00]
10593 v_frexp_mant_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10594 // CHECK
: [0xfa,0x68,0xfe,0x7f,0x01,0xe4,0x00,0x00]
10596 v_frexp_mant_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10597 // CHECK
: [0xfa,0x68,0x0a,0x7e,0xff,0xe4,0x00,0x00]
10599 v_frexp_mant_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
10600 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x1b,0x00,0x00]
10602 v_frexp_mant_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
10603 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x40,0x01,0x00]
10605 v_frexp_mant_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
10606 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x41,0x01,0x00]
10608 v_frexp_mant_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
10609 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x42,0x01,0x00]
10611 v_frexp_mant_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
10612 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x43,0x01,0x00]
10614 v_frexp_mant_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
10615 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x30,0x01,0x00]
10617 v_frexp_mant_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
10618 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x34,0x01,0x00]
10620 v_frexp_mant_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
10621 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x38,0x01,0x00]
10623 v_frexp_mant_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
10624 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x3c,0x01,0x00]
10626 v_frexp_mant_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
10627 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x01,0x01,0x00]
10629 v_frexp_mant_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
10630 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x0f,0x01,0x00]
10632 v_frexp_mant_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
10633 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x11,0x01,0x00]
10635 v_frexp_mant_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
10636 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x1f,0x01,0x00]
10638 v_frexp_mant_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
10639 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x21,0x01,0x00]
10641 v_frexp_mant_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
10642 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0x2f,0x01,0x00]
10644 v_frexp_mant_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
10645 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0xe4,0x00,0x10]
10647 v_frexp_mant_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
10648 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0xe4,0x00,0x30]
10650 v_frexp_mant_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
10651 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10653 v_frexp_mant_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
10654 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10656 v_frexp_mant_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
10657 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0xe4,0x00,0x01]
10659 v_frexp_mant_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
10660 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0xe4,0x00,0x03]
10662 v_frexp_mant_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
10663 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10665 v_frexp_mant_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
10666 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10668 v_frexp_mant_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
10669 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0xe4,0x08,0x00]
10671 v_frexp_mant_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10672 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0xe4,0x10,0x00]
10674 v_frexp_mant_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10675 // CHECK
: [0xfa,0x68,0x0a,0x7e,0x01,0xe4,0x20,0x00]
10677 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10678 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x06,0x06,0x00]
10680 v_cvt_f16_u16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10681 // CHECK
: [0xf9,0x72,0xfe,0x7f,0x01,0x06,0x06,0x00]
10683 v_cvt_f16_u16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10684 // CHECK
: [0xf9,0x72,0x0a,0x7e,0xff,0x06,0x06,0x00]
10686 v_cvt_f16_u16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10687 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x26,0x06,0x00]
10689 v_cvt_f16_u16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10690 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x06,0x06,0x00]
10692 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10693 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x00,0x06,0x00]
10695 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10696 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x01,0x06,0x00]
10698 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10699 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x02,0x06,0x00]
10701 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10702 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x03,0x06,0x00]
10704 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10705 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x04,0x06,0x00]
10707 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10708 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x05,0x06,0x00]
10710 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
10711 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x0e,0x06,0x00]
10713 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
10714 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x16,0x06,0x00]
10716 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
10717 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x16,0x06,0x00]
10719 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
10720 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x06,0x06,0x00]
10722 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
10723 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x06,0x00,0x00]
10725 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
10726 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x06,0x01,0x00]
10728 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
10729 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x06,0x02,0x00]
10731 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
10732 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x06,0x03,0x00]
10734 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
10735 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x06,0x04,0x00]
10737 v_cvt_f16_u16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
10738 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x06,0x05,0x00]
10740 v_cvt_f16_u16_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10741 // CHECK
: [0xf9,0x72,0x0a,0x7e,0x01,0x06,0x0e,0x00]
10743 v_cvt_f16_u16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10744 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0xe4,0x00,0x00]
10746 v_cvt_f16_u16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10747 // CHECK
: [0xfa,0x72,0xfe,0x7f,0x01,0xe4,0x00,0x00]
10749 v_cvt_f16_u16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10750 // CHECK
: [0xfa,0x72,0x0a,0x7e,0xff,0xe4,0x00,0x00]
10752 v_cvt_f16_u16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
10753 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x1b,0x00,0x00]
10755 v_cvt_f16_u16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
10756 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x40,0x01,0x00]
10758 v_cvt_f16_u16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
10759 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x41,0x01,0x00]
10761 v_cvt_f16_u16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
10762 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x42,0x01,0x00]
10764 v_cvt_f16_u16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
10765 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x43,0x01,0x00]
10767 v_cvt_f16_u16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
10768 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x30,0x01,0x00]
10770 v_cvt_f16_u16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
10771 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x34,0x01,0x00]
10773 v_cvt_f16_u16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
10774 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x38,0x01,0x00]
10776 v_cvt_f16_u16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
10777 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x3c,0x01,0x00]
10779 v_cvt_f16_u16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
10780 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x01,0x01,0x00]
10782 v_cvt_f16_u16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
10783 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x0f,0x01,0x00]
10785 v_cvt_f16_u16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
10786 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x11,0x01,0x00]
10788 v_cvt_f16_u16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
10789 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x1f,0x01,0x00]
10791 v_cvt_f16_u16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
10792 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x21,0x01,0x00]
10794 v_cvt_f16_u16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
10795 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0x2f,0x01,0x00]
10797 v_cvt_f16_u16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
10798 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0xe4,0x00,0x10]
10800 v_cvt_f16_u16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
10801 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0xe4,0x00,0x30]
10803 v_cvt_f16_u16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
10804 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10806 v_cvt_f16_u16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
10807 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10809 v_cvt_f16_u16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
10810 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0xe4,0x00,0x01]
10812 v_cvt_f16_u16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
10813 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0xe4,0x00,0x03]
10815 v_cvt_f16_u16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
10816 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10818 v_cvt_f16_u16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
10819 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10821 v_cvt_f16_u16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
10822 // CHECK
: [0xfa,0x72,0x0a,0x7e,0x01,0xe4,0x08,0x00]
10824 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10825 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x06,0x06,0x00]
10827 v_cvt_f16_i16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10828 // CHECK
: [0xf9,0x74,0xfe,0x7f,0x01,0x06,0x06,0x00]
10830 v_cvt_f16_i16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10831 // CHECK
: [0xf9,0x74,0x0a,0x7e,0xff,0x06,0x06,0x00]
10833 v_cvt_f16_i16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10834 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x26,0x06,0x00]
10836 v_cvt_f16_i16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10837 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x06,0x06,0x00]
10839 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10840 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x00,0x06,0x00]
10842 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10843 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x01,0x06,0x00]
10845 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10846 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x02,0x06,0x00]
10848 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10849 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x03,0x06,0x00]
10851 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10852 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x04,0x06,0x00]
10854 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10855 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x05,0x06,0x00]
10857 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
10858 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x0e,0x06,0x00]
10860 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
10861 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x16,0x06,0x00]
10863 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
10864 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x16,0x06,0x00]
10866 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
10867 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x06,0x06,0x00]
10869 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
10870 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x06,0x00,0x00]
10872 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
10873 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x06,0x01,0x00]
10875 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
10876 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x06,0x02,0x00]
10878 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
10879 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x06,0x03,0x00]
10881 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
10882 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x06,0x04,0x00]
10884 v_cvt_f16_i16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
10885 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x06,0x05,0x00]
10887 v_cvt_f16_i16_sdwa v5
, sext
(v1
) dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10888 // CHECK
: [0xf9,0x74,0x0a,0x7e,0x01,0x06,0x0e,0x00]
10890 v_cvt_f16_i16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10891 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0xe4,0x00,0x00]
10893 v_cvt_f16_i16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10894 // CHECK
: [0xfa,0x74,0xfe,0x7f,0x01,0xe4,0x00,0x00]
10896 v_cvt_f16_i16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
10897 // CHECK
: [0xfa,0x74,0x0a,0x7e,0xff,0xe4,0x00,0x00]
10899 v_cvt_f16_i16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
10900 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x1b,0x00,0x00]
10902 v_cvt_f16_i16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
10903 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x40,0x01,0x00]
10905 v_cvt_f16_i16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
10906 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x41,0x01,0x00]
10908 v_cvt_f16_i16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
10909 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x42,0x01,0x00]
10911 v_cvt_f16_i16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
10912 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x43,0x01,0x00]
10914 v_cvt_f16_i16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
10915 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x30,0x01,0x00]
10917 v_cvt_f16_i16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
10918 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x34,0x01,0x00]
10920 v_cvt_f16_i16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
10921 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x38,0x01,0x00]
10923 v_cvt_f16_i16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
10924 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x3c,0x01,0x00]
10926 v_cvt_f16_i16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
10927 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x01,0x01,0x00]
10929 v_cvt_f16_i16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
10930 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x0f,0x01,0x00]
10932 v_cvt_f16_i16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
10933 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x11,0x01,0x00]
10935 v_cvt_f16_i16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
10936 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x1f,0x01,0x00]
10938 v_cvt_f16_i16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
10939 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x21,0x01,0x00]
10941 v_cvt_f16_i16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
10942 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0x2f,0x01,0x00]
10944 v_cvt_f16_i16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
10945 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0xe4,0x00,0x10]
10947 v_cvt_f16_i16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
10948 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0xe4,0x00,0x30]
10950 v_cvt_f16_i16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
10951 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10953 v_cvt_f16_i16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
10954 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
10956 v_cvt_f16_i16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
10957 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0xe4,0x00,0x01]
10959 v_cvt_f16_i16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
10960 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0xe4,0x00,0x03]
10962 v_cvt_f16_i16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
10963 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10965 v_cvt_f16_i16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
10966 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
10968 v_cvt_f16_i16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
10969 // CHECK
: [0xfa,0x74,0x0a,0x7e,0x01,0xe4,0x08,0x00]
10971 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10972 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x06,0x06,0x00]
10974 v_cvt_u16_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10975 // CHECK
: [0xf9,0x76,0xfe,0x7f,0x01,0x06,0x06,0x00]
10977 v_cvt_u16_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
10978 // CHECK
: [0xf9,0x76,0x0a,0x7e,0xff,0x06,0x06,0x00]
10980 v_cvt_u16_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10981 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x06,0x06,0x00]
10983 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10984 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x00,0x06,0x00]
10986 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10987 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x01,0x06,0x00]
10989 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10990 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x02,0x06,0x00]
10992 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10993 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x03,0x06,0x00]
10995 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10996 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x04,0x06,0x00]
10998 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
10999 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x05,0x06,0x00]
11001 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
11002 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x0e,0x06,0x00]
11004 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
11005 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x16,0x06,0x00]
11007 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
11008 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x16,0x06,0x00]
11010 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
11011 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x06,0x06,0x00]
11013 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
11014 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x06,0x00,0x00]
11016 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
11017 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x06,0x01,0x00]
11019 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
11020 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x06,0x02,0x00]
11022 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
11023 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x06,0x03,0x00]
11025 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
11026 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x06,0x04,0x00]
11028 v_cvt_u16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
11029 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x06,0x05,0x00]
11031 v_cvt_u16_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11032 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x06,0x16,0x00]
11034 v_cvt_u16_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11035 // CHECK
: [0xf9,0x76,0x0a,0x7e,0x01,0x06,0x26,0x00]
11037 v_cvt_u16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11038 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0xe4,0x00,0x00]
11040 v_cvt_u16_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11041 // CHECK
: [0xfa,0x76,0xfe,0x7f,0x01,0xe4,0x00,0x00]
11043 v_cvt_u16_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11044 // CHECK
: [0xfa,0x76,0x0a,0x7e,0xff,0xe4,0x00,0x00]
11046 v_cvt_u16_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
11047 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x1b,0x00,0x00]
11049 v_cvt_u16_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
11050 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x40,0x01,0x00]
11052 v_cvt_u16_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
11053 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x41,0x01,0x00]
11055 v_cvt_u16_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
11056 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x42,0x01,0x00]
11058 v_cvt_u16_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
11059 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x43,0x01,0x00]
11061 v_cvt_u16_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
11062 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x30,0x01,0x00]
11064 v_cvt_u16_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
11065 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x34,0x01,0x00]
11067 v_cvt_u16_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
11068 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x38,0x01,0x00]
11070 v_cvt_u16_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
11071 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x3c,0x01,0x00]
11073 v_cvt_u16_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
11074 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x01,0x01,0x00]
11076 v_cvt_u16_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
11077 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x0f,0x01,0x00]
11079 v_cvt_u16_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
11080 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x11,0x01,0x00]
11082 v_cvt_u16_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
11083 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x1f,0x01,0x00]
11085 v_cvt_u16_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
11086 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x21,0x01,0x00]
11088 v_cvt_u16_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
11089 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0x2f,0x01,0x00]
11091 v_cvt_u16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
11092 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0xe4,0x00,0x10]
11094 v_cvt_u16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
11095 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0xe4,0x00,0x30]
11097 v_cvt_u16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
11098 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
11100 v_cvt_u16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
11101 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
11103 v_cvt_u16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
11104 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0xe4,0x00,0x01]
11106 v_cvt_u16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
11107 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0xe4,0x00,0x03]
11109 v_cvt_u16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
11110 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
11112 v_cvt_u16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
11113 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
11115 v_cvt_u16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
11116 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0xe4,0x08,0x00]
11118 v_cvt_u16_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11119 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0xe4,0x10,0x00]
11121 v_cvt_u16_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11122 // CHECK
: [0xfa,0x76,0x0a,0x7e,0x01,0xe4,0x20,0x00]
11124 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11125 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x06,0x06,0x00]
11127 v_cvt_i16_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11128 // CHECK
: [0xf9,0x78,0xfe,0x7f,0x01,0x06,0x06,0x00]
11130 v_cvt_i16_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11131 // CHECK
: [0xf9,0x78,0x0a,0x7e,0xff,0x06,0x06,0x00]
11133 v_cvt_i16_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11134 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x06,0x06,0x00]
11136 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11137 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x00,0x06,0x00]
11139 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11140 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x01,0x06,0x00]
11142 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11143 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x02,0x06,0x00]
11145 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11146 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x03,0x06,0x00]
11148 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11149 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x04,0x06,0x00]
11151 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11152 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x05,0x06,0x00]
11154 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
11155 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x0e,0x06,0x00]
11157 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
11158 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x16,0x06,0x00]
11160 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
11161 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x16,0x06,0x00]
11163 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
11164 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x06,0x06,0x00]
11166 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
11167 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x06,0x00,0x00]
11169 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
11170 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x06,0x01,0x00]
11172 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
11173 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x06,0x02,0x00]
11175 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
11176 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x06,0x03,0x00]
11178 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
11179 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x06,0x04,0x00]
11181 v_cvt_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
11182 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x06,0x05,0x00]
11184 v_cvt_i16_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11185 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x06,0x16,0x00]
11187 v_cvt_i16_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11188 // CHECK
: [0xf9,0x78,0x0a,0x7e,0x01,0x06,0x26,0x00]
11190 v_cvt_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11191 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0xe4,0x00,0x00]
11193 v_cvt_i16_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11194 // CHECK
: [0xfa,0x78,0xfe,0x7f,0x01,0xe4,0x00,0x00]
11196 v_cvt_i16_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11197 // CHECK
: [0xfa,0x78,0x0a,0x7e,0xff,0xe4,0x00,0x00]
11199 v_cvt_i16_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
11200 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x1b,0x00,0x00]
11202 v_cvt_i16_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
11203 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x40,0x01,0x00]
11205 v_cvt_i16_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
11206 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x41,0x01,0x00]
11208 v_cvt_i16_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
11209 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x42,0x01,0x00]
11211 v_cvt_i16_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
11212 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x43,0x01,0x00]
11214 v_cvt_i16_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
11215 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x30,0x01,0x00]
11217 v_cvt_i16_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
11218 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x34,0x01,0x00]
11220 v_cvt_i16_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
11221 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x38,0x01,0x00]
11223 v_cvt_i16_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
11224 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x3c,0x01,0x00]
11226 v_cvt_i16_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
11227 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x01,0x01,0x00]
11229 v_cvt_i16_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
11230 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x0f,0x01,0x00]
11232 v_cvt_i16_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
11233 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x11,0x01,0x00]
11235 v_cvt_i16_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
11236 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x1f,0x01,0x00]
11238 v_cvt_i16_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
11239 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x21,0x01,0x00]
11241 v_cvt_i16_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
11242 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0x2f,0x01,0x00]
11244 v_cvt_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
11245 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0xe4,0x00,0x10]
11247 v_cvt_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
11248 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0xe4,0x00,0x30]
11250 v_cvt_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
11251 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
11253 v_cvt_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
11254 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
11256 v_cvt_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
11257 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0xe4,0x00,0x01]
11259 v_cvt_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
11260 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0xe4,0x00,0x03]
11262 v_cvt_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
11263 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
11265 v_cvt_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
11266 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
11268 v_cvt_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
11269 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0xe4,0x08,0x00]
11271 v_cvt_i16_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11272 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0xe4,0x10,0x00]
11274 v_cvt_i16_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11275 // CHECK
: [0xfa,0x78,0x0a,0x7e,0x01,0xe4,0x20,0x00]
11277 v_rcp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11278 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x06,0x06,0x00]
11280 v_rcp_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11281 // CHECK
: [0xf9,0x7a,0xfe,0x7f,0x01,0x06,0x06,0x00]
11283 v_rcp_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11284 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0xff,0x06,0x06,0x00]
11286 v_rcp_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11287 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x26,0x06,0x00]
11289 v_rcp_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11290 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x06,0x06,0x00]
11292 v_rcp_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11293 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x00,0x06,0x00]
11295 v_rcp_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11296 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x01,0x06,0x00]
11298 v_rcp_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11299 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x02,0x06,0x00]
11301 v_rcp_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11302 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x03,0x06,0x00]
11304 v_rcp_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11305 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x04,0x06,0x00]
11307 v_rcp_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11308 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x05,0x06,0x00]
11310 v_rcp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
11311 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x0e,0x06,0x00]
11313 v_rcp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
11314 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x16,0x06,0x00]
11316 v_rcp_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
11317 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x16,0x06,0x00]
11319 v_rcp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
11320 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x06,0x06,0x00]
11322 v_rcp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
11323 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x06,0x00,0x00]
11325 v_rcp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
11326 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x06,0x01,0x00]
11328 v_rcp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
11329 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x06,0x02,0x00]
11331 v_rcp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
11332 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x06,0x03,0x00]
11334 v_rcp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
11335 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x06,0x04,0x00]
11337 v_rcp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
11338 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x06,0x05,0x00]
11340 v_rcp_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11341 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x06,0x16,0x00]
11343 v_rcp_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11344 // CHECK
: [0xf9,0x7a,0x0a,0x7e,0x01,0x06,0x26,0x00]
11346 v_rcp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11347 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0xe4,0x00,0x00]
11349 v_rcp_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11350 // CHECK
: [0xfa,0x7a,0xfe,0x7f,0x01,0xe4,0x00,0x00]
11352 v_rcp_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11353 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0xff,0xe4,0x00,0x00]
11355 v_rcp_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
11356 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x1b,0x00,0x00]
11358 v_rcp_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
11359 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x40,0x01,0x00]
11361 v_rcp_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
11362 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x41,0x01,0x00]
11364 v_rcp_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
11365 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x42,0x01,0x00]
11367 v_rcp_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
11368 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x43,0x01,0x00]
11370 v_rcp_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
11371 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x30,0x01,0x00]
11373 v_rcp_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
11374 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x34,0x01,0x00]
11376 v_rcp_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
11377 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x38,0x01,0x00]
11379 v_rcp_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
11380 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x3c,0x01,0x00]
11382 v_rcp_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
11383 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x01,0x01,0x00]
11385 v_rcp_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
11386 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x0f,0x01,0x00]
11388 v_rcp_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
11389 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x11,0x01,0x00]
11391 v_rcp_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
11392 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x1f,0x01,0x00]
11394 v_rcp_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
11395 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x21,0x01,0x00]
11397 v_rcp_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
11398 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0x2f,0x01,0x00]
11400 v_rcp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
11401 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0xe4,0x00,0x10]
11403 v_rcp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
11404 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0xe4,0x00,0x30]
11406 v_rcp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
11407 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
11409 v_rcp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
11410 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
11412 v_rcp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
11413 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0xe4,0x00,0x01]
11415 v_rcp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
11416 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0xe4,0x00,0x03]
11418 v_rcp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
11419 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
11421 v_rcp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
11422 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
11424 v_rcp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
11425 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0xe4,0x08,0x00]
11427 v_rcp_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11428 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0xe4,0x10,0x00]
11430 v_rcp_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11431 // CHECK
: [0xfa,0x7a,0x0a,0x7e,0x01,0xe4,0x20,0x00]
11433 v_sqrt_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11434 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x06,0x06,0x00]
11436 v_sqrt_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11437 // CHECK
: [0xf9,0x7c,0xfe,0x7f,0x01,0x06,0x06,0x00]
11439 v_sqrt_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11440 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0xff,0x06,0x06,0x00]
11442 v_sqrt_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11443 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x26,0x06,0x00]
11445 v_sqrt_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11446 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x06,0x06,0x00]
11448 v_sqrt_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11449 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x00,0x06,0x00]
11451 v_sqrt_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11452 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x01,0x06,0x00]
11454 v_sqrt_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11455 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x02,0x06,0x00]
11457 v_sqrt_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11458 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x03,0x06,0x00]
11460 v_sqrt_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11461 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x04,0x06,0x00]
11463 v_sqrt_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11464 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x05,0x06,0x00]
11466 v_sqrt_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
11467 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x0e,0x06,0x00]
11469 v_sqrt_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
11470 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x16,0x06,0x00]
11472 v_sqrt_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
11473 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x16,0x06,0x00]
11475 v_sqrt_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
11476 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x06,0x06,0x00]
11478 v_sqrt_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
11479 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x06,0x00,0x00]
11481 v_sqrt_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
11482 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x06,0x01,0x00]
11484 v_sqrt_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
11485 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x06,0x02,0x00]
11487 v_sqrt_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
11488 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x06,0x03,0x00]
11490 v_sqrt_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
11491 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x06,0x04,0x00]
11493 v_sqrt_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
11494 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x06,0x05,0x00]
11496 v_sqrt_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11497 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x06,0x16,0x00]
11499 v_sqrt_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11500 // CHECK
: [0xf9,0x7c,0x0a,0x7e,0x01,0x06,0x26,0x00]
11502 v_sqrt_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11503 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0xe4,0x00,0x00]
11505 v_sqrt_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11506 // CHECK
: [0xfa,0x7c,0xfe,0x7f,0x01,0xe4,0x00,0x00]
11508 v_sqrt_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11509 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0xff,0xe4,0x00,0x00]
11511 v_sqrt_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
11512 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x1b,0x00,0x00]
11514 v_sqrt_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
11515 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x40,0x01,0x00]
11517 v_sqrt_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
11518 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x41,0x01,0x00]
11520 v_sqrt_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
11521 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x42,0x01,0x00]
11523 v_sqrt_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
11524 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x43,0x01,0x00]
11526 v_sqrt_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
11527 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x30,0x01,0x00]
11529 v_sqrt_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
11530 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x34,0x01,0x00]
11532 v_sqrt_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
11533 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x38,0x01,0x00]
11535 v_sqrt_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
11536 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x3c,0x01,0x00]
11538 v_sqrt_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
11539 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x01,0x01,0x00]
11541 v_sqrt_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
11542 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x0f,0x01,0x00]
11544 v_sqrt_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
11545 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x11,0x01,0x00]
11547 v_sqrt_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
11548 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x1f,0x01,0x00]
11550 v_sqrt_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
11551 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x21,0x01,0x00]
11553 v_sqrt_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
11554 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0x2f,0x01,0x00]
11556 v_sqrt_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
11557 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0xe4,0x00,0x10]
11559 v_sqrt_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
11560 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0xe4,0x00,0x30]
11562 v_sqrt_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
11563 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
11565 v_sqrt_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
11566 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
11568 v_sqrt_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
11569 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0xe4,0x00,0x01]
11571 v_sqrt_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
11572 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0xe4,0x00,0x03]
11574 v_sqrt_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
11575 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
11577 v_sqrt_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
11578 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
11580 v_sqrt_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
11581 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0xe4,0x08,0x00]
11583 v_sqrt_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11584 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0xe4,0x10,0x00]
11586 v_sqrt_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11587 // CHECK
: [0xfa,0x7c,0x0a,0x7e,0x01,0xe4,0x20,0x00]
11589 v_rsq_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11590 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x06,0x06,0x00]
11592 v_rsq_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11593 // CHECK
: [0xf9,0x7e,0xfe,0x7f,0x01,0x06,0x06,0x00]
11595 v_rsq_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11596 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0xff,0x06,0x06,0x00]
11598 v_rsq_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11599 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x26,0x06,0x00]
11601 v_rsq_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11602 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x06,0x06,0x00]
11604 v_rsq_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11605 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x00,0x06,0x00]
11607 v_rsq_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11608 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x01,0x06,0x00]
11610 v_rsq_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11611 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x02,0x06,0x00]
11613 v_rsq_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11614 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x03,0x06,0x00]
11616 v_rsq_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11617 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x04,0x06,0x00]
11619 v_rsq_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11620 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x05,0x06,0x00]
11622 v_rsq_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
11623 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x0e,0x06,0x00]
11625 v_rsq_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
11626 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x16,0x06,0x00]
11628 v_rsq_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
11629 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x16,0x06,0x00]
11631 v_rsq_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
11632 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x06,0x06,0x00]
11634 v_rsq_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
11635 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x06,0x00,0x00]
11637 v_rsq_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
11638 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x06,0x01,0x00]
11640 v_rsq_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
11641 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x06,0x02,0x00]
11643 v_rsq_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
11644 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x06,0x03,0x00]
11646 v_rsq_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
11647 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x06,0x04,0x00]
11649 v_rsq_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
11650 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x06,0x05,0x00]
11652 v_rsq_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11653 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x06,0x16,0x00]
11655 v_rsq_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11656 // CHECK
: [0xf9,0x7e,0x0a,0x7e,0x01,0x06,0x26,0x00]
11658 v_rsq_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11659 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0xe4,0x00,0x00]
11661 v_rsq_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11662 // CHECK
: [0xfa,0x7e,0xfe,0x7f,0x01,0xe4,0x00,0x00]
11664 v_rsq_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11665 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0xff,0xe4,0x00,0x00]
11667 v_rsq_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
11668 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x1b,0x00,0x00]
11670 v_rsq_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
11671 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x40,0x01,0x00]
11673 v_rsq_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
11674 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x41,0x01,0x00]
11676 v_rsq_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
11677 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x42,0x01,0x00]
11679 v_rsq_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
11680 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x43,0x01,0x00]
11682 v_rsq_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
11683 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x30,0x01,0x00]
11685 v_rsq_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
11686 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x34,0x01,0x00]
11688 v_rsq_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
11689 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x38,0x01,0x00]
11691 v_rsq_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
11692 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x3c,0x01,0x00]
11694 v_rsq_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
11695 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x01,0x01,0x00]
11697 v_rsq_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
11698 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x0f,0x01,0x00]
11700 v_rsq_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
11701 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x11,0x01,0x00]
11703 v_rsq_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
11704 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x1f,0x01,0x00]
11706 v_rsq_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
11707 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x21,0x01,0x00]
11709 v_rsq_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
11710 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0x2f,0x01,0x00]
11712 v_rsq_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
11713 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0xe4,0x00,0x10]
11715 v_rsq_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
11716 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0xe4,0x00,0x30]
11718 v_rsq_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
11719 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
11721 v_rsq_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
11722 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
11724 v_rsq_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
11725 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0xe4,0x00,0x01]
11727 v_rsq_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
11728 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0xe4,0x00,0x03]
11730 v_rsq_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
11731 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
11733 v_rsq_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
11734 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
11736 v_rsq_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
11737 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0xe4,0x08,0x00]
11739 v_rsq_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11740 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0xe4,0x10,0x00]
11742 v_rsq_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11743 // CHECK
: [0xfa,0x7e,0x0a,0x7e,0x01,0xe4,0x20,0x00]
11745 v_log_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11746 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x06,0x06,0x00]
11748 v_log_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11749 // CHECK
: [0xf9,0x80,0xfe,0x7f,0x01,0x06,0x06,0x00]
11751 v_log_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11752 // CHECK
: [0xf9,0x80,0x0a,0x7e,0xff,0x06,0x06,0x00]
11754 v_log_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11755 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x26,0x06,0x00]
11757 v_log_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11758 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x06,0x06,0x00]
11760 v_log_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11761 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x00,0x06,0x00]
11763 v_log_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11764 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x01,0x06,0x00]
11766 v_log_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11767 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x02,0x06,0x00]
11769 v_log_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11770 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x03,0x06,0x00]
11772 v_log_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11773 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x04,0x06,0x00]
11775 v_log_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11776 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x05,0x06,0x00]
11778 v_log_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
11779 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x0e,0x06,0x00]
11781 v_log_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
11782 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x16,0x06,0x00]
11784 v_log_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
11785 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x16,0x06,0x00]
11787 v_log_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
11788 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x06,0x06,0x00]
11790 v_log_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
11791 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x06,0x00,0x00]
11793 v_log_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
11794 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x06,0x01,0x00]
11796 v_log_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
11797 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x06,0x02,0x00]
11799 v_log_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
11800 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x06,0x03,0x00]
11802 v_log_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
11803 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x06,0x04,0x00]
11805 v_log_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
11806 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x06,0x05,0x00]
11808 v_log_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11809 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x06,0x16,0x00]
11811 v_log_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11812 // CHECK
: [0xf9,0x80,0x0a,0x7e,0x01,0x06,0x26,0x00]
11814 v_log_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11815 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0xe4,0x00,0x00]
11817 v_log_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11818 // CHECK
: [0xfa,0x80,0xfe,0x7f,0x01,0xe4,0x00,0x00]
11820 v_log_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11821 // CHECK
: [0xfa,0x80,0x0a,0x7e,0xff,0xe4,0x00,0x00]
11823 v_log_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
11824 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x1b,0x00,0x00]
11826 v_log_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
11827 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x40,0x01,0x00]
11829 v_log_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
11830 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x41,0x01,0x00]
11832 v_log_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
11833 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x42,0x01,0x00]
11835 v_log_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
11836 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x43,0x01,0x00]
11838 v_log_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
11839 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x30,0x01,0x00]
11841 v_log_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
11842 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x34,0x01,0x00]
11844 v_log_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
11845 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x38,0x01,0x00]
11847 v_log_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
11848 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x3c,0x01,0x00]
11850 v_log_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
11851 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x01,0x01,0x00]
11853 v_log_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
11854 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x0f,0x01,0x00]
11856 v_log_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
11857 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x11,0x01,0x00]
11859 v_log_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
11860 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x1f,0x01,0x00]
11862 v_log_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
11863 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x21,0x01,0x00]
11865 v_log_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
11866 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0x2f,0x01,0x00]
11868 v_log_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
11869 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0xe4,0x00,0x10]
11871 v_log_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
11872 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0xe4,0x00,0x30]
11874 v_log_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
11875 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
11877 v_log_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
11878 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
11880 v_log_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
11881 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0xe4,0x00,0x01]
11883 v_log_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
11884 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0xe4,0x00,0x03]
11886 v_log_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
11887 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
11889 v_log_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
11890 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
11892 v_log_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
11893 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0xe4,0x08,0x00]
11895 v_log_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11896 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0xe4,0x10,0x00]
11898 v_log_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11899 // CHECK
: [0xfa,0x80,0x0a,0x7e,0x01,0xe4,0x20,0x00]
11901 v_exp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11902 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x06,0x06,0x00]
11904 v_exp_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11905 // CHECK
: [0xf9,0x82,0xfe,0x7f,0x01,0x06,0x06,0x00]
11907 v_exp_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11908 // CHECK
: [0xf9,0x82,0x0a,0x7e,0xff,0x06,0x06,0x00]
11910 v_exp_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11911 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x26,0x06,0x00]
11913 v_exp_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11914 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x06,0x06,0x00]
11916 v_exp_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11917 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x00,0x06,0x00]
11919 v_exp_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11920 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x01,0x06,0x00]
11922 v_exp_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11923 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x02,0x06,0x00]
11925 v_exp_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11926 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x03,0x06,0x00]
11928 v_exp_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11929 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x04,0x06,0x00]
11931 v_exp_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
11932 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x05,0x06,0x00]
11934 v_exp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
11935 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x0e,0x06,0x00]
11937 v_exp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
11938 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x16,0x06,0x00]
11940 v_exp_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
11941 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x16,0x06,0x00]
11943 v_exp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
11944 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x06,0x06,0x00]
11946 v_exp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
11947 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x06,0x00,0x00]
11949 v_exp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
11950 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x06,0x01,0x00]
11952 v_exp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
11953 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x06,0x02,0x00]
11955 v_exp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
11956 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x06,0x03,0x00]
11958 v_exp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
11959 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x06,0x04,0x00]
11961 v_exp_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
11962 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x06,0x05,0x00]
11964 v_exp_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11965 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x06,0x16,0x00]
11967 v_exp_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
11968 // CHECK
: [0xf9,0x82,0x0a,0x7e,0x01,0x06,0x26,0x00]
11970 v_exp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11971 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0xe4,0x00,0x00]
11973 v_exp_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11974 // CHECK
: [0xfa,0x82,0xfe,0x7f,0x01,0xe4,0x00,0x00]
11976 v_exp_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
11977 // CHECK
: [0xfa,0x82,0x0a,0x7e,0xff,0xe4,0x00,0x00]
11979 v_exp_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
11980 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x1b,0x00,0x00]
11982 v_exp_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
11983 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x40,0x01,0x00]
11985 v_exp_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
11986 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x41,0x01,0x00]
11988 v_exp_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
11989 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x42,0x01,0x00]
11991 v_exp_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
11992 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x43,0x01,0x00]
11994 v_exp_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
11995 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x30,0x01,0x00]
11997 v_exp_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
11998 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x34,0x01,0x00]
12000 v_exp_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
12001 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x38,0x01,0x00]
12003 v_exp_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
12004 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x3c,0x01,0x00]
12006 v_exp_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
12007 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x01,0x01,0x00]
12009 v_exp_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
12010 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x0f,0x01,0x00]
12012 v_exp_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
12013 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x11,0x01,0x00]
12015 v_exp_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
12016 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x1f,0x01,0x00]
12018 v_exp_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
12019 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x21,0x01,0x00]
12021 v_exp_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
12022 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0x2f,0x01,0x00]
12024 v_exp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
12025 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0xe4,0x00,0x10]
12027 v_exp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
12028 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0xe4,0x00,0x30]
12030 v_exp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
12031 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12033 v_exp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
12034 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12036 v_exp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
12037 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0xe4,0x00,0x01]
12039 v_exp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
12040 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0xe4,0x00,0x03]
12042 v_exp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
12043 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12045 v_exp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
12046 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12048 v_exp_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
12049 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0xe4,0x08,0x00]
12051 v_exp_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12052 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0xe4,0x10,0x00]
12054 v_exp_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12055 // CHECK
: [0xfa,0x82,0x0a,0x7e,0x01,0xe4,0x20,0x00]
12057 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12058 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x06,0x06,0x00]
12060 v_frexp_mant_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12061 // CHECK
: [0xf9,0x84,0xfe,0x7f,0x01,0x06,0x06,0x00]
12063 v_frexp_mant_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12064 // CHECK
: [0xf9,0x84,0x0a,0x7e,0xff,0x06,0x06,0x00]
12066 v_frexp_mant_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12067 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x26,0x06,0x00]
12069 v_frexp_mant_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12070 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x06,0x06,0x00]
12072 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12073 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x00,0x06,0x00]
12075 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12076 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x01,0x06,0x00]
12078 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12079 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x02,0x06,0x00]
12081 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12082 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x03,0x06,0x00]
12084 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12085 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x04,0x06,0x00]
12087 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12088 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x05,0x06,0x00]
12090 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
12091 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x0e,0x06,0x00]
12093 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
12094 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x16,0x06,0x00]
12096 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
12097 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x16,0x06,0x00]
12099 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
12100 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x06,0x06,0x00]
12102 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
12103 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x06,0x00,0x00]
12105 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
12106 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x06,0x01,0x00]
12108 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
12109 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x06,0x02,0x00]
12111 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
12112 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x06,0x03,0x00]
12114 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
12115 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x06,0x04,0x00]
12117 v_frexp_mant_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
12118 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x06,0x05,0x00]
12120 v_frexp_mant_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12121 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x06,0x16,0x00]
12123 v_frexp_mant_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12124 // CHECK
: [0xf9,0x84,0x0a,0x7e,0x01,0x06,0x26,0x00]
12126 v_frexp_mant_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12127 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0xe4,0x00,0x00]
12129 v_frexp_mant_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12130 // CHECK
: [0xfa,0x84,0xfe,0x7f,0x01,0xe4,0x00,0x00]
12132 v_frexp_mant_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12133 // CHECK
: [0xfa,0x84,0x0a,0x7e,0xff,0xe4,0x00,0x00]
12135 v_frexp_mant_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
12136 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x1b,0x00,0x00]
12138 v_frexp_mant_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
12139 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x40,0x01,0x00]
12141 v_frexp_mant_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
12142 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x41,0x01,0x00]
12144 v_frexp_mant_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
12145 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x42,0x01,0x00]
12147 v_frexp_mant_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
12148 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x43,0x01,0x00]
12150 v_frexp_mant_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
12151 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x30,0x01,0x00]
12153 v_frexp_mant_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
12154 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x34,0x01,0x00]
12156 v_frexp_mant_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
12157 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x38,0x01,0x00]
12159 v_frexp_mant_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
12160 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x3c,0x01,0x00]
12162 v_frexp_mant_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
12163 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x01,0x01,0x00]
12165 v_frexp_mant_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
12166 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x0f,0x01,0x00]
12168 v_frexp_mant_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
12169 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x11,0x01,0x00]
12171 v_frexp_mant_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
12172 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x1f,0x01,0x00]
12174 v_frexp_mant_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
12175 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x21,0x01,0x00]
12177 v_frexp_mant_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
12178 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0x2f,0x01,0x00]
12180 v_frexp_mant_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
12181 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0xe4,0x00,0x10]
12183 v_frexp_mant_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
12184 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0xe4,0x00,0x30]
12186 v_frexp_mant_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
12187 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12189 v_frexp_mant_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
12190 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12192 v_frexp_mant_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
12193 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0xe4,0x00,0x01]
12195 v_frexp_mant_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
12196 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0xe4,0x00,0x03]
12198 v_frexp_mant_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
12199 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12201 v_frexp_mant_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
12202 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12204 v_frexp_mant_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
12205 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0xe4,0x08,0x00]
12207 v_frexp_mant_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12208 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0xe4,0x10,0x00]
12210 v_frexp_mant_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12211 // CHECK
: [0xfa,0x84,0x0a,0x7e,0x01,0xe4,0x20,0x00]
12213 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12214 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x06,0x06,0x00]
12216 v_frexp_exp_i16_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12217 // CHECK
: [0xf9,0x86,0xfe,0x7f,0x01,0x06,0x06,0x00]
12219 v_frexp_exp_i16_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12220 // CHECK
: [0xf9,0x86,0x0a,0x7e,0xff,0x06,0x06,0x00]
12222 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12223 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x06,0x06,0x00]
12225 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12226 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x00,0x06,0x00]
12228 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12229 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x01,0x06,0x00]
12231 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12232 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x02,0x06,0x00]
12234 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12235 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x03,0x06,0x00]
12237 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12238 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x04,0x06,0x00]
12240 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12241 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x05,0x06,0x00]
12243 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
12244 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x0e,0x06,0x00]
12246 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
12247 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x16,0x06,0x00]
12249 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
12250 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x16,0x06,0x00]
12252 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
12253 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x06,0x06,0x00]
12255 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
12256 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x06,0x00,0x00]
12258 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
12259 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x06,0x01,0x00]
12261 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
12262 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x06,0x02,0x00]
12264 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
12265 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x06,0x03,0x00]
12267 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
12268 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x06,0x04,0x00]
12270 v_frexp_exp_i16_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
12271 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x06,0x05,0x00]
12273 v_frexp_exp_i16_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12274 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x06,0x16,0x00]
12276 v_frexp_exp_i16_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12277 // CHECK
: [0xf9,0x86,0x0a,0x7e,0x01,0x06,0x26,0x00]
12279 v_frexp_exp_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12280 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0xe4,0x00,0x00]
12282 v_frexp_exp_i16_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12283 // CHECK
: [0xfa,0x86,0xfe,0x7f,0x01,0xe4,0x00,0x00]
12285 v_frexp_exp_i16_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12286 // CHECK
: [0xfa,0x86,0x0a,0x7e,0xff,0xe4,0x00,0x00]
12288 v_frexp_exp_i16_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
12289 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x1b,0x00,0x00]
12291 v_frexp_exp_i16_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
12292 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x40,0x01,0x00]
12294 v_frexp_exp_i16_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
12295 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x41,0x01,0x00]
12297 v_frexp_exp_i16_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
12298 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x42,0x01,0x00]
12300 v_frexp_exp_i16_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
12301 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x43,0x01,0x00]
12303 v_frexp_exp_i16_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
12304 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x30,0x01,0x00]
12306 v_frexp_exp_i16_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
12307 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x34,0x01,0x00]
12309 v_frexp_exp_i16_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
12310 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x38,0x01,0x00]
12312 v_frexp_exp_i16_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
12313 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x3c,0x01,0x00]
12315 v_frexp_exp_i16_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
12316 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x01,0x01,0x00]
12318 v_frexp_exp_i16_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
12319 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x0f,0x01,0x00]
12321 v_frexp_exp_i16_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
12322 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x11,0x01,0x00]
12324 v_frexp_exp_i16_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
12325 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x1f,0x01,0x00]
12327 v_frexp_exp_i16_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
12328 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x21,0x01,0x00]
12330 v_frexp_exp_i16_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
12331 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0x2f,0x01,0x00]
12333 v_frexp_exp_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
12334 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0xe4,0x00,0x10]
12336 v_frexp_exp_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
12337 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0xe4,0x00,0x30]
12339 v_frexp_exp_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
12340 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12342 v_frexp_exp_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
12343 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12345 v_frexp_exp_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
12346 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0xe4,0x00,0x01]
12348 v_frexp_exp_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
12349 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0xe4,0x00,0x03]
12351 v_frexp_exp_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
12352 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12354 v_frexp_exp_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
12355 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12357 v_frexp_exp_i16_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
12358 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0xe4,0x08,0x00]
12360 v_frexp_exp_i16_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12361 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0xe4,0x10,0x00]
12363 v_frexp_exp_i16_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12364 // CHECK
: [0xfa,0x86,0x0a,0x7e,0x01,0xe4,0x20,0x00]
12366 v_floor_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12367 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x06,0x06,0x00]
12369 v_floor_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12370 // CHECK
: [0xf9,0x88,0xfe,0x7f,0x01,0x06,0x06,0x00]
12372 v_floor_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12373 // CHECK
: [0xf9,0x88,0x0a,0x7e,0xff,0x06,0x06,0x00]
12375 v_floor_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12376 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x26,0x06,0x00]
12378 v_floor_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12379 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x06,0x06,0x00]
12381 v_floor_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12382 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x00,0x06,0x00]
12384 v_floor_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12385 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x01,0x06,0x00]
12387 v_floor_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12388 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x02,0x06,0x00]
12390 v_floor_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12391 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x03,0x06,0x00]
12393 v_floor_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12394 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x04,0x06,0x00]
12396 v_floor_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12397 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x05,0x06,0x00]
12399 v_floor_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
12400 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x0e,0x06,0x00]
12402 v_floor_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
12403 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x16,0x06,0x00]
12405 v_floor_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
12406 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x16,0x06,0x00]
12408 v_floor_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
12409 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x06,0x06,0x00]
12411 v_floor_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
12412 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x06,0x00,0x00]
12414 v_floor_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
12415 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x06,0x01,0x00]
12417 v_floor_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
12418 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x06,0x02,0x00]
12420 v_floor_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
12421 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x06,0x03,0x00]
12423 v_floor_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
12424 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x06,0x04,0x00]
12426 v_floor_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
12427 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x06,0x05,0x00]
12429 v_floor_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12430 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x06,0x16,0x00]
12432 v_floor_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12433 // CHECK
: [0xf9,0x88,0x0a,0x7e,0x01,0x06,0x26,0x00]
12435 v_floor_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12436 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0xe4,0x00,0x00]
12438 v_floor_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12439 // CHECK
: [0xfa,0x88,0xfe,0x7f,0x01,0xe4,0x00,0x00]
12441 v_floor_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12442 // CHECK
: [0xfa,0x88,0x0a,0x7e,0xff,0xe4,0x00,0x00]
12444 v_floor_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
12445 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x1b,0x00,0x00]
12447 v_floor_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
12448 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x40,0x01,0x00]
12450 v_floor_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
12451 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x41,0x01,0x00]
12453 v_floor_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
12454 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x42,0x01,0x00]
12456 v_floor_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
12457 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x43,0x01,0x00]
12459 v_floor_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
12460 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x30,0x01,0x00]
12462 v_floor_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
12463 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x34,0x01,0x00]
12465 v_floor_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
12466 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x38,0x01,0x00]
12468 v_floor_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
12469 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x3c,0x01,0x00]
12471 v_floor_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
12472 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x01,0x01,0x00]
12474 v_floor_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
12475 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x0f,0x01,0x00]
12477 v_floor_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
12478 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x11,0x01,0x00]
12480 v_floor_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
12481 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x1f,0x01,0x00]
12483 v_floor_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
12484 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x21,0x01,0x00]
12486 v_floor_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
12487 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0x2f,0x01,0x00]
12489 v_floor_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
12490 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0xe4,0x00,0x10]
12492 v_floor_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
12493 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0xe4,0x00,0x30]
12495 v_floor_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
12496 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12498 v_floor_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
12499 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12501 v_floor_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
12502 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0xe4,0x00,0x01]
12504 v_floor_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
12505 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0xe4,0x00,0x03]
12507 v_floor_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
12508 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12510 v_floor_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
12511 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12513 v_floor_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
12514 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0xe4,0x08,0x00]
12516 v_floor_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12517 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0xe4,0x10,0x00]
12519 v_floor_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12520 // CHECK
: [0xfa,0x88,0x0a,0x7e,0x01,0xe4,0x20,0x00]
12522 v_ceil_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12523 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x06,0x06,0x00]
12525 v_ceil_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12526 // CHECK
: [0xf9,0x8a,0xfe,0x7f,0x01,0x06,0x06,0x00]
12528 v_ceil_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12529 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0xff,0x06,0x06,0x00]
12531 v_ceil_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12532 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x26,0x06,0x00]
12534 v_ceil_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12535 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x06,0x06,0x00]
12537 v_ceil_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12538 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x00,0x06,0x00]
12540 v_ceil_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12541 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x01,0x06,0x00]
12543 v_ceil_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12544 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x02,0x06,0x00]
12546 v_ceil_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12547 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x03,0x06,0x00]
12549 v_ceil_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12550 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x04,0x06,0x00]
12552 v_ceil_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12553 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x05,0x06,0x00]
12555 v_ceil_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
12556 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x0e,0x06,0x00]
12558 v_ceil_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
12559 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x16,0x06,0x00]
12561 v_ceil_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
12562 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x16,0x06,0x00]
12564 v_ceil_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
12565 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x06,0x06,0x00]
12567 v_ceil_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
12568 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x06,0x00,0x00]
12570 v_ceil_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
12571 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x06,0x01,0x00]
12573 v_ceil_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
12574 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x06,0x02,0x00]
12576 v_ceil_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
12577 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x06,0x03,0x00]
12579 v_ceil_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
12580 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x06,0x04,0x00]
12582 v_ceil_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
12583 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x06,0x05,0x00]
12585 v_ceil_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12586 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x06,0x16,0x00]
12588 v_ceil_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12589 // CHECK
: [0xf9,0x8a,0x0a,0x7e,0x01,0x06,0x26,0x00]
12591 v_ceil_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12592 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0xe4,0x00,0x00]
12594 v_ceil_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12595 // CHECK
: [0xfa,0x8a,0xfe,0x7f,0x01,0xe4,0x00,0x00]
12597 v_ceil_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12598 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0xff,0xe4,0x00,0x00]
12600 v_ceil_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
12601 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x1b,0x00,0x00]
12603 v_ceil_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
12604 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x40,0x01,0x00]
12606 v_ceil_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
12607 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x41,0x01,0x00]
12609 v_ceil_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
12610 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x42,0x01,0x00]
12612 v_ceil_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
12613 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x43,0x01,0x00]
12615 v_ceil_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
12616 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x30,0x01,0x00]
12618 v_ceil_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
12619 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x34,0x01,0x00]
12621 v_ceil_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
12622 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x38,0x01,0x00]
12624 v_ceil_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
12625 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x3c,0x01,0x00]
12627 v_ceil_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
12628 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x01,0x01,0x00]
12630 v_ceil_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
12631 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x0f,0x01,0x00]
12633 v_ceil_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
12634 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x11,0x01,0x00]
12636 v_ceil_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
12637 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x1f,0x01,0x00]
12639 v_ceil_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
12640 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x21,0x01,0x00]
12642 v_ceil_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
12643 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0x2f,0x01,0x00]
12645 v_ceil_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
12646 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0xe4,0x00,0x10]
12648 v_ceil_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
12649 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0xe4,0x00,0x30]
12651 v_ceil_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
12652 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12654 v_ceil_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
12655 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12657 v_ceil_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
12658 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0xe4,0x00,0x01]
12660 v_ceil_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
12661 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0xe4,0x00,0x03]
12663 v_ceil_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
12664 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12666 v_ceil_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
12667 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12669 v_ceil_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
12670 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0xe4,0x08,0x00]
12672 v_ceil_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12673 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0xe4,0x10,0x00]
12675 v_ceil_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12676 // CHECK
: [0xfa,0x8a,0x0a,0x7e,0x01,0xe4,0x20,0x00]
12678 v_trunc_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12679 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x06,0x06,0x00]
12681 v_trunc_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12682 // CHECK
: [0xf9,0x8c,0xfe,0x7f,0x01,0x06,0x06,0x00]
12684 v_trunc_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12685 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0xff,0x06,0x06,0x00]
12687 v_trunc_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12688 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x26,0x06,0x00]
12690 v_trunc_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12691 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x06,0x06,0x00]
12693 v_trunc_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12694 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x00,0x06,0x00]
12696 v_trunc_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12697 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x01,0x06,0x00]
12699 v_trunc_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12700 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x02,0x06,0x00]
12702 v_trunc_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12703 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x03,0x06,0x00]
12705 v_trunc_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12706 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x04,0x06,0x00]
12708 v_trunc_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12709 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x05,0x06,0x00]
12711 v_trunc_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
12712 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x0e,0x06,0x00]
12714 v_trunc_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
12715 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x16,0x06,0x00]
12717 v_trunc_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
12718 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x16,0x06,0x00]
12720 v_trunc_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
12721 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x06,0x06,0x00]
12723 v_trunc_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
12724 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x06,0x00,0x00]
12726 v_trunc_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
12727 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x06,0x01,0x00]
12729 v_trunc_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
12730 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x06,0x02,0x00]
12732 v_trunc_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
12733 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x06,0x03,0x00]
12735 v_trunc_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
12736 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x06,0x04,0x00]
12738 v_trunc_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
12739 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x06,0x05,0x00]
12741 v_trunc_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12742 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x06,0x16,0x00]
12744 v_trunc_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12745 // CHECK
: [0xf9,0x8c,0x0a,0x7e,0x01,0x06,0x26,0x00]
12747 v_trunc_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12748 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0xe4,0x00,0x00]
12750 v_trunc_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12751 // CHECK
: [0xfa,0x8c,0xfe,0x7f,0x01,0xe4,0x00,0x00]
12753 v_trunc_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12754 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0xff,0xe4,0x00,0x00]
12756 v_trunc_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
12757 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x1b,0x00,0x00]
12759 v_trunc_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
12760 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x40,0x01,0x00]
12762 v_trunc_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
12763 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x41,0x01,0x00]
12765 v_trunc_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
12766 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x42,0x01,0x00]
12768 v_trunc_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
12769 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x43,0x01,0x00]
12771 v_trunc_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
12772 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x30,0x01,0x00]
12774 v_trunc_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
12775 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x34,0x01,0x00]
12777 v_trunc_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
12778 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x38,0x01,0x00]
12780 v_trunc_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
12781 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x3c,0x01,0x00]
12783 v_trunc_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
12784 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x01,0x01,0x00]
12786 v_trunc_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
12787 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x0f,0x01,0x00]
12789 v_trunc_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
12790 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x11,0x01,0x00]
12792 v_trunc_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
12793 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x1f,0x01,0x00]
12795 v_trunc_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
12796 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x21,0x01,0x00]
12798 v_trunc_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
12799 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0x2f,0x01,0x00]
12801 v_trunc_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
12802 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0xe4,0x00,0x10]
12804 v_trunc_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
12805 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0xe4,0x00,0x30]
12807 v_trunc_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
12808 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12810 v_trunc_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
12811 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12813 v_trunc_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
12814 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0xe4,0x00,0x01]
12816 v_trunc_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
12817 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0xe4,0x00,0x03]
12819 v_trunc_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
12820 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12822 v_trunc_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
12823 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12825 v_trunc_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
12826 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0xe4,0x08,0x00]
12828 v_trunc_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12829 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0xe4,0x10,0x00]
12831 v_trunc_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12832 // CHECK
: [0xfa,0x8c,0x0a,0x7e,0x01,0xe4,0x20,0x00]
12834 v_rndne_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12835 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x06,0x06,0x00]
12837 v_rndne_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12838 // CHECK
: [0xf9,0x8e,0xfe,0x7f,0x01,0x06,0x06,0x00]
12840 v_rndne_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12841 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0xff,0x06,0x06,0x00]
12843 v_rndne_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12844 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x26,0x06,0x00]
12846 v_rndne_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12847 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x06,0x06,0x00]
12849 v_rndne_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12850 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x00,0x06,0x00]
12852 v_rndne_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12853 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x01,0x06,0x00]
12855 v_rndne_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12856 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x02,0x06,0x00]
12858 v_rndne_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12859 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x03,0x06,0x00]
12861 v_rndne_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12862 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x04,0x06,0x00]
12864 v_rndne_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
12865 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x05,0x06,0x00]
12867 v_rndne_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
12868 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x0e,0x06,0x00]
12870 v_rndne_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
12871 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x16,0x06,0x00]
12873 v_rndne_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
12874 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x16,0x06,0x00]
12876 v_rndne_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
12877 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x06,0x06,0x00]
12879 v_rndne_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
12880 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x06,0x00,0x00]
12882 v_rndne_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
12883 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x06,0x01,0x00]
12885 v_rndne_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
12886 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x06,0x02,0x00]
12888 v_rndne_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
12889 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x06,0x03,0x00]
12891 v_rndne_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
12892 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x06,0x04,0x00]
12894 v_rndne_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
12895 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x06,0x05,0x00]
12897 v_rndne_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12898 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x06,0x16,0x00]
12900 v_rndne_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12901 // CHECK
: [0xf9,0x8e,0x0a,0x7e,0x01,0x06,0x26,0x00]
12903 v_rndne_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12904 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0xe4,0x00,0x00]
12906 v_rndne_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12907 // CHECK
: [0xfa,0x8e,0xfe,0x7f,0x01,0xe4,0x00,0x00]
12909 v_rndne_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12910 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0xff,0xe4,0x00,0x00]
12912 v_rndne_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
12913 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x1b,0x00,0x00]
12915 v_rndne_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
12916 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x40,0x01,0x00]
12918 v_rndne_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
12919 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x41,0x01,0x00]
12921 v_rndne_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
12922 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x42,0x01,0x00]
12924 v_rndne_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
12925 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x43,0x01,0x00]
12927 v_rndne_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
12928 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x30,0x01,0x00]
12930 v_rndne_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
12931 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x34,0x01,0x00]
12933 v_rndne_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
12934 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x38,0x01,0x00]
12936 v_rndne_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
12937 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x3c,0x01,0x00]
12939 v_rndne_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
12940 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x01,0x01,0x00]
12942 v_rndne_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
12943 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x0f,0x01,0x00]
12945 v_rndne_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
12946 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x11,0x01,0x00]
12948 v_rndne_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
12949 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x1f,0x01,0x00]
12951 v_rndne_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
12952 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x21,0x01,0x00]
12954 v_rndne_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
12955 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0x2f,0x01,0x00]
12957 v_rndne_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
12958 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0xe4,0x00,0x10]
12960 v_rndne_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
12961 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0xe4,0x00,0x30]
12963 v_rndne_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
12964 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12966 v_rndne_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
12967 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
12969 v_rndne_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
12970 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0xe4,0x00,0x01]
12972 v_rndne_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
12973 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0xe4,0x00,0x03]
12975 v_rndne_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
12976 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12978 v_rndne_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
12979 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
12981 v_rndne_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
12982 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0xe4,0x08,0x00]
12984 v_rndne_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12985 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0xe4,0x10,0x00]
12987 v_rndne_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
12988 // CHECK
: [0xfa,0x8e,0x0a,0x7e,0x01,0xe4,0x20,0x00]
12990 v_fract_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12991 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x06,0x06,0x00]
12993 v_fract_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12994 // CHECK
: [0xf9,0x90,0xfe,0x7f,0x01,0x06,0x06,0x00]
12996 v_fract_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
12997 // CHECK
: [0xf9,0x90,0x0a,0x7e,0xff,0x06,0x06,0x00]
12999 v_fract_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13000 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x26,0x06,0x00]
13002 v_fract_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13003 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x06,0x06,0x00]
13005 v_fract_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13006 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x00,0x06,0x00]
13008 v_fract_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13009 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x01,0x06,0x00]
13011 v_fract_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13012 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x02,0x06,0x00]
13014 v_fract_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13015 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x03,0x06,0x00]
13017 v_fract_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13018 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x04,0x06,0x00]
13020 v_fract_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13021 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x05,0x06,0x00]
13023 v_fract_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
13024 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x0e,0x06,0x00]
13026 v_fract_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
13027 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x16,0x06,0x00]
13029 v_fract_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
13030 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x16,0x06,0x00]
13032 v_fract_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
13033 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x06,0x06,0x00]
13035 v_fract_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
13036 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x06,0x00,0x00]
13038 v_fract_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
13039 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x06,0x01,0x00]
13041 v_fract_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
13042 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x06,0x02,0x00]
13044 v_fract_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
13045 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x06,0x03,0x00]
13047 v_fract_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
13048 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x06,0x04,0x00]
13050 v_fract_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
13051 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x06,0x05,0x00]
13053 v_fract_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13054 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x06,0x16,0x00]
13056 v_fract_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13057 // CHECK
: [0xf9,0x90,0x0a,0x7e,0x01,0x06,0x26,0x00]
13059 v_fract_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13060 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0xe4,0x00,0x00]
13062 v_fract_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13063 // CHECK
: [0xfa,0x90,0xfe,0x7f,0x01,0xe4,0x00,0x00]
13065 v_fract_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13066 // CHECK
: [0xfa,0x90,0x0a,0x7e,0xff,0xe4,0x00,0x00]
13068 v_fract_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
13069 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x1b,0x00,0x00]
13071 v_fract_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
13072 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x40,0x01,0x00]
13074 v_fract_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
13075 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x41,0x01,0x00]
13077 v_fract_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
13078 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x42,0x01,0x00]
13080 v_fract_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
13081 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x43,0x01,0x00]
13083 v_fract_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
13084 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x30,0x01,0x00]
13086 v_fract_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
13087 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x34,0x01,0x00]
13089 v_fract_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
13090 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x38,0x01,0x00]
13092 v_fract_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
13093 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x3c,0x01,0x00]
13095 v_fract_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
13096 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x01,0x01,0x00]
13098 v_fract_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
13099 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x0f,0x01,0x00]
13101 v_fract_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
13102 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x11,0x01,0x00]
13104 v_fract_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
13105 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x1f,0x01,0x00]
13107 v_fract_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
13108 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x21,0x01,0x00]
13110 v_fract_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
13111 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0x2f,0x01,0x00]
13113 v_fract_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
13114 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0xe4,0x00,0x10]
13116 v_fract_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
13117 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0xe4,0x00,0x30]
13119 v_fract_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
13120 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
13122 v_fract_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
13123 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
13125 v_fract_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
13126 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0xe4,0x00,0x01]
13128 v_fract_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
13129 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0xe4,0x00,0x03]
13131 v_fract_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
13132 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
13134 v_fract_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
13135 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
13137 v_fract_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
13138 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0xe4,0x08,0x00]
13140 v_fract_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13141 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0xe4,0x10,0x00]
13143 v_fract_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13144 // CHECK
: [0xfa,0x90,0x0a,0x7e,0x01,0xe4,0x20,0x00]
13146 v_sin_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13147 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x06,0x06,0x00]
13149 v_sin_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13150 // CHECK
: [0xf9,0x92,0xfe,0x7f,0x01,0x06,0x06,0x00]
13152 v_sin_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13153 // CHECK
: [0xf9,0x92,0x0a,0x7e,0xff,0x06,0x06,0x00]
13155 v_sin_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13156 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x26,0x06,0x00]
13158 v_sin_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13159 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x06,0x06,0x00]
13161 v_sin_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13162 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x00,0x06,0x00]
13164 v_sin_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13165 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x01,0x06,0x00]
13167 v_sin_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13168 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x02,0x06,0x00]
13170 v_sin_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13171 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x03,0x06,0x00]
13173 v_sin_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13174 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x04,0x06,0x00]
13176 v_sin_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13177 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x05,0x06,0x00]
13179 v_sin_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
13180 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x0e,0x06,0x00]
13182 v_sin_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
13183 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x16,0x06,0x00]
13185 v_sin_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
13186 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x16,0x06,0x00]
13188 v_sin_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
13189 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x06,0x06,0x00]
13191 v_sin_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
13192 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x06,0x00,0x00]
13194 v_sin_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
13195 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x06,0x01,0x00]
13197 v_sin_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
13198 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x06,0x02,0x00]
13200 v_sin_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
13201 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x06,0x03,0x00]
13203 v_sin_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
13204 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x06,0x04,0x00]
13206 v_sin_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
13207 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x06,0x05,0x00]
13209 v_sin_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13210 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x06,0x16,0x00]
13212 v_sin_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13213 // CHECK
: [0xf9,0x92,0x0a,0x7e,0x01,0x06,0x26,0x00]
13215 v_sin_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13216 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0xe4,0x00,0x00]
13218 v_sin_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13219 // CHECK
: [0xfa,0x92,0xfe,0x7f,0x01,0xe4,0x00,0x00]
13221 v_sin_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13222 // CHECK
: [0xfa,0x92,0x0a,0x7e,0xff,0xe4,0x00,0x00]
13224 v_sin_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
13225 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x1b,0x00,0x00]
13227 v_sin_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
13228 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x40,0x01,0x00]
13230 v_sin_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
13231 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x41,0x01,0x00]
13233 v_sin_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
13234 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x42,0x01,0x00]
13236 v_sin_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
13237 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x43,0x01,0x00]
13239 v_sin_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
13240 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x30,0x01,0x00]
13242 v_sin_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
13243 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x34,0x01,0x00]
13245 v_sin_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
13246 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x38,0x01,0x00]
13248 v_sin_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
13249 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x3c,0x01,0x00]
13251 v_sin_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
13252 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x01,0x01,0x00]
13254 v_sin_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
13255 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x0f,0x01,0x00]
13257 v_sin_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
13258 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x11,0x01,0x00]
13260 v_sin_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
13261 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x1f,0x01,0x00]
13263 v_sin_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
13264 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x21,0x01,0x00]
13266 v_sin_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
13267 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0x2f,0x01,0x00]
13269 v_sin_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
13270 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0xe4,0x00,0x10]
13272 v_sin_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
13273 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0xe4,0x00,0x30]
13275 v_sin_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
13276 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
13278 v_sin_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
13279 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
13281 v_sin_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
13282 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0xe4,0x00,0x01]
13284 v_sin_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
13285 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0xe4,0x00,0x03]
13287 v_sin_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
13288 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
13290 v_sin_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
13291 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
13293 v_sin_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
13294 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0xe4,0x08,0x00]
13296 v_sin_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13297 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0xe4,0x10,0x00]
13299 v_sin_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13300 // CHECK
: [0xfa,0x92,0x0a,0x7e,0x01,0xe4,0x20,0x00]
13302 v_cos_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13303 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x06,0x06,0x00]
13305 v_cos_f16_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13306 // CHECK
: [0xf9,0x94,0xfe,0x7f,0x01,0x06,0x06,0x00]
13308 v_cos_f16_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13309 // CHECK
: [0xf9,0x94,0x0a,0x7e,0xff,0x06,0x06,0x00]
13311 v_cos_f16_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13312 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x26,0x06,0x00]
13314 v_cos_f16_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13315 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x06,0x06,0x00]
13317 v_cos_f16_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13318 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x00,0x06,0x00]
13320 v_cos_f16_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13321 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x01,0x06,0x00]
13323 v_cos_f16_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13324 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x02,0x06,0x00]
13326 v_cos_f16_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13327 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x03,0x06,0x00]
13329 v_cos_f16_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13330 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x04,0x06,0x00]
13332 v_cos_f16_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13333 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x05,0x06,0x00]
13335 v_cos_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
13336 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x0e,0x06,0x00]
13338 v_cos_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
13339 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x16,0x06,0x00]
13341 v_cos_f16_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
13342 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x16,0x06,0x00]
13344 v_cos_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
13345 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x06,0x06,0x00]
13347 v_cos_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
13348 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x06,0x00,0x00]
13350 v_cos_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
13351 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x06,0x01,0x00]
13353 v_cos_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
13354 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x06,0x02,0x00]
13356 v_cos_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
13357 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x06,0x03,0x00]
13359 v_cos_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
13360 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x06,0x04,0x00]
13362 v_cos_f16_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
13363 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x06,0x05,0x00]
13365 v_cos_f16_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13366 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x06,0x16,0x00]
13368 v_cos_f16_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13369 // CHECK
: [0xf9,0x94,0x0a,0x7e,0x01,0x06,0x26,0x00]
13371 v_cos_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13372 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0xe4,0x00,0x00]
13374 v_cos_f16_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13375 // CHECK
: [0xfa,0x94,0xfe,0x7f,0x01,0xe4,0x00,0x00]
13377 v_cos_f16_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13378 // CHECK
: [0xfa,0x94,0x0a,0x7e,0xff,0xe4,0x00,0x00]
13380 v_cos_f16_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
13381 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x1b,0x00,0x00]
13383 v_cos_f16_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
13384 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x40,0x01,0x00]
13386 v_cos_f16_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
13387 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x41,0x01,0x00]
13389 v_cos_f16_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
13390 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x42,0x01,0x00]
13392 v_cos_f16_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
13393 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x43,0x01,0x00]
13395 v_cos_f16_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
13396 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x30,0x01,0x00]
13398 v_cos_f16_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
13399 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x34,0x01,0x00]
13401 v_cos_f16_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
13402 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x38,0x01,0x00]
13404 v_cos_f16_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
13405 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x3c,0x01,0x00]
13407 v_cos_f16_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
13408 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x01,0x01,0x00]
13410 v_cos_f16_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
13411 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x0f,0x01,0x00]
13413 v_cos_f16_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
13414 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x11,0x01,0x00]
13416 v_cos_f16_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
13417 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x1f,0x01,0x00]
13419 v_cos_f16_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
13420 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x21,0x01,0x00]
13422 v_cos_f16_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
13423 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0x2f,0x01,0x00]
13425 v_cos_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
13426 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0xe4,0x00,0x10]
13428 v_cos_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
13429 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0xe4,0x00,0x30]
13431 v_cos_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
13432 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
13434 v_cos_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
13435 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
13437 v_cos_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
13438 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0xe4,0x00,0x01]
13440 v_cos_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
13441 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0xe4,0x00,0x03]
13443 v_cos_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
13444 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
13446 v_cos_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
13447 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
13449 v_cos_f16_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
13450 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0xe4,0x08,0x00]
13452 v_cos_f16_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13453 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0xe4,0x10,0x00]
13455 v_cos_f16_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13456 // CHECK
: [0xfa,0x94,0x0a,0x7e,0x01,0xe4,0x20,0x00]
13458 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13459 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x06,0x06,0x00]
13461 v_exp_legacy_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13462 // CHECK
: [0xf9,0x96,0xfe,0x7f,0x01,0x06,0x06,0x00]
13464 v_exp_legacy_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13465 // CHECK
: [0xf9,0x96,0x0a,0x7e,0xff,0x06,0x06,0x00]
13467 v_exp_legacy_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13468 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x26,0x06,0x00]
13470 v_exp_legacy_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13471 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x06,0x06,0x00]
13473 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13474 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x00,0x06,0x00]
13476 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13477 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x01,0x06,0x00]
13479 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13480 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x02,0x06,0x00]
13482 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13483 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x03,0x06,0x00]
13485 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13486 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x04,0x06,0x00]
13488 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13489 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x05,0x06,0x00]
13491 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
13492 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x0e,0x06,0x00]
13494 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
13495 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x16,0x06,0x00]
13497 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
13498 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x16,0x06,0x00]
13500 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
13501 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x06,0x06,0x00]
13503 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
13504 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x06,0x00,0x00]
13506 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
13507 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x06,0x01,0x00]
13509 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
13510 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x06,0x02,0x00]
13512 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
13513 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x06,0x03,0x00]
13515 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
13516 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x06,0x04,0x00]
13518 v_exp_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
13519 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x06,0x05,0x00]
13521 v_exp_legacy_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13522 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x06,0x16,0x00]
13524 v_exp_legacy_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13525 // CHECK
: [0xf9,0x96,0x0a,0x7e,0x01,0x06,0x26,0x00]
13527 v_exp_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13528 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0xe4,0x00,0x00]
13530 v_exp_legacy_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13531 // CHECK
: [0xfa,0x96,0xfe,0x7f,0x01,0xe4,0x00,0x00]
13533 v_exp_legacy_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13534 // CHECK
: [0xfa,0x96,0x0a,0x7e,0xff,0xe4,0x00,0x00]
13536 v_exp_legacy_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
13537 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x1b,0x00,0x00]
13539 v_exp_legacy_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
13540 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x40,0x01,0x00]
13542 v_exp_legacy_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
13543 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x41,0x01,0x00]
13545 v_exp_legacy_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
13546 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x42,0x01,0x00]
13548 v_exp_legacy_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
13549 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x43,0x01,0x00]
13551 v_exp_legacy_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
13552 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x30,0x01,0x00]
13554 v_exp_legacy_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
13555 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x34,0x01,0x00]
13557 v_exp_legacy_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
13558 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x38,0x01,0x00]
13560 v_exp_legacy_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
13561 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x3c,0x01,0x00]
13563 v_exp_legacy_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
13564 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x01,0x01,0x00]
13566 v_exp_legacy_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
13567 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x0f,0x01,0x00]
13569 v_exp_legacy_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
13570 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x11,0x01,0x00]
13572 v_exp_legacy_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
13573 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x1f,0x01,0x00]
13575 v_exp_legacy_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
13576 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x21,0x01,0x00]
13578 v_exp_legacy_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
13579 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0x2f,0x01,0x00]
13581 v_exp_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
13582 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0xe4,0x00,0x10]
13584 v_exp_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
13585 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0xe4,0x00,0x30]
13587 v_exp_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
13588 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
13590 v_exp_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
13591 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
13593 v_exp_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
13594 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0xe4,0x00,0x01]
13596 v_exp_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
13597 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0xe4,0x00,0x03]
13599 v_exp_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
13600 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
13602 v_exp_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
13603 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
13605 v_exp_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
13606 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0xe4,0x08,0x00]
13608 v_exp_legacy_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13609 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0xe4,0x10,0x00]
13611 v_exp_legacy_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13612 // CHECK
: [0xfa,0x96,0x0a,0x7e,0x01,0xe4,0x20,0x00]
13614 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13615 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x06,0x06,0x00]
13617 v_log_legacy_f32_sdwa v255
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13618 // CHECK
: [0xf9,0x98,0xfe,0x7f,0x01,0x06,0x06,0x00]
13620 v_log_legacy_f32_sdwa v5
, v255 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13621 // CHECK
: [0xf9,0x98,0x0a,0x7e,0xff,0x06,0x06,0x00]
13623 v_log_legacy_f32_sdwa v5
, v1 clamp dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13624 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x26,0x06,0x00]
13626 v_log_legacy_f32_sdwa v5
, v1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13627 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x06,0x06,0x00]
13629 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:BYTE_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13630 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x00,0x06,0x00]
13632 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:BYTE_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13633 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x01,0x06,0x00]
13635 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:BYTE_2 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13636 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x02,0x06,0x00]
13638 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:BYTE_3 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13639 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x03,0x06,0x00]
13641 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:WORD_0 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13642 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x04,0x06,0x00]
13644 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:WORD_1 dst_unused
:UNUSED_PAD src0_sel
:DWORD
13645 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x05,0x06,0x00]
13647 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_SEXT src0_sel
:DWORD
13648 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x0e,0x06,0x00]
13650 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PRESERVE src0_sel
:DWORD
13651 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x16,0x06,0x00]
13653 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD src0_sel
:DWORD
13654 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x16,0x06,0x00]
13656 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD
13657 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x06,0x06,0x00]
13659 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_0
13660 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x06,0x00,0x00]
13662 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_1
13663 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x06,0x01,0x00]
13665 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_2
13666 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x06,0x02,0x00]
13668 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:BYTE_3
13669 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x06,0x03,0x00]
13671 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_0
13672 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x06,0x04,0x00]
13674 v_log_legacy_f32_sdwa v5
, v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:WORD_1
13675 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x06,0x05,0x00]
13677 v_log_legacy_f32_sdwa v5
, -v1 dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13678 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x06,0x16,0x00]
13680 v_log_legacy_f32_sdwa v5
, |v1| dst_sel
:DWORD dst_unused
:UNUSED_PAD src0_sel
:DWORD
13681 // CHECK
: [0xf9,0x98,0x0a,0x7e,0x01,0x06,0x26,0x00]
13683 v_log_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13684 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0xe4,0x00,0x00]
13686 v_log_legacy_f32_dpp v255
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13687 // CHECK
: [0xfa,0x98,0xfe,0x7f,0x01,0xe4,0x00,0x00]
13689 v_log_legacy_f32_dpp v5
, v255 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13690 // CHECK
: [0xfa,0x98,0x0a,0x7e,0xff,0xe4,0x00,0x00]
13692 v_log_legacy_f32_dpp v5
, v1 quad_perm
:[3,2,1,0] row_mask
:0x0 bank_mask
:0x0
13693 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x1b,0x00,0x00]
13695 v_log_legacy_f32_dpp v5
, v1 row_mirror row_mask
:0x0 bank_mask
:0x0
13696 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x40,0x01,0x00]
13698 v_log_legacy_f32_dpp v5
, v1 row_half_mirror row_mask
:0x0 bank_mask
:0x0
13699 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x41,0x01,0x00]
13701 v_log_legacy_f32_dpp v5
, v1 row_bcast
:15 row_mask
:0x0 bank_mask
:0x0
13702 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x42,0x01,0x00]
13704 v_log_legacy_f32_dpp v5
, v1 row_bcast
:31 row_mask
:0x0 bank_mask
:0x0
13705 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x43,0x01,0x00]
13707 v_log_legacy_f32_dpp v5
, v1 wave_shl
:1 row_mask
:0x0 bank_mask
:0x0
13708 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x30,0x01,0x00]
13710 v_log_legacy_f32_dpp v5
, v1 wave_rol
:1 row_mask
:0x0 bank_mask
:0x0
13711 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x34,0x01,0x00]
13713 v_log_legacy_f32_dpp v5
, v1 wave_shr
:1 row_mask
:0x0 bank_mask
:0x0
13714 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x38,0x01,0x00]
13716 v_log_legacy_f32_dpp v5
, v1 wave_ror
:1 row_mask
:0x0 bank_mask
:0x0
13717 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x3c,0x01,0x00]
13719 v_log_legacy_f32_dpp v5
, v1 row_shl
:1 row_mask
:0x0 bank_mask
:0x0
13720 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x01,0x01,0x00]
13722 v_log_legacy_f32_dpp v5
, v1 row_shl
:15 row_mask
:0x0 bank_mask
:0x0
13723 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x0f,0x01,0x00]
13725 v_log_legacy_f32_dpp v5
, v1 row_shr
:1 row_mask
:0x0 bank_mask
:0x0
13726 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x11,0x01,0x00]
13728 v_log_legacy_f32_dpp v5
, v1 row_shr
:15 row_mask
:0x0 bank_mask
:0x0
13729 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x1f,0x01,0x00]
13731 v_log_legacy_f32_dpp v5
, v1 row_ror
:1 row_mask
:0x0 bank_mask
:0x0
13732 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x21,0x01,0x00]
13734 v_log_legacy_f32_dpp v5
, v1 row_ror
:15 row_mask
:0x0 bank_mask
:0x0
13735 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0x2f,0x01,0x00]
13737 v_log_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x1 bank_mask
:0x0
13738 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0xe4,0x00,0x10]
13740 v_log_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x3 bank_mask
:0x0
13741 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0xe4,0x00,0x30]
13743 v_log_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0xf bank_mask
:0x0
13744 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
13746 v_log_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] bank_mask
:0x0
13747 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0xe4,0x00,0xf0]
13749 v_log_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x1
13750 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0xe4,0x00,0x01]
13752 v_log_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x3
13753 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0xe4,0x00,0x03]
13755 v_log_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0xf
13756 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
13758 v_log_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0
13759 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0xe4,0x00,0x0f]
13761 v_log_legacy_f32_dpp v5
, v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0 bound_ctrl
:0
13762 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0xe4,0x08,0x00]
13764 v_log_legacy_f32_dpp v5
, -v1 quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13765 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0xe4,0x10,0x00]
13767 v_log_legacy_f32_dpp v5
, |v1| quad_perm
:[0,1,2,3] row_mask
:0x0 bank_mask
:0x0
13768 // CHECK
: [0xfa,0x98,0x0a,0x7e,0x01,0xe4,0x20,0x00]