1 # RUN: llvm-mc -triple=aarch64 -mattr=+fp-armv8 -disassemble < %s 2>&1 | FileCheck %s
2 # RUN: llvm-mc -triple=arm64 -mattr=+fp-armv8 -disassemble < %s 2>&1 | FileCheck %s
4 # None of these instructions should be classified as unpredictable:
6 # CHECK-NOT: potentially undefined instruction encoding
8 # Stores from duplicated registers should be fine.
10 # CHECK: stp x3, x3, [sp, #0]!
12 # d5 != x5 so "ldp d5, d6, [x5, #24]!" is fine.
14 # CHECK: ldp d5, d6, [x5, #24]!
16 # xzr != sp so "stp xzr, xzr, [sp, #8]!" is fine.
18 # CHECK: stp xzr, xzr, [sp, #8]!