1 ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2 ; RUN: llc --mtriple=loongarch64 --mattr=+lasx < %s | FileCheck %s
4 declare <32 x i8> @llvm.loongarch.lasx.xvssrani.b.h(<32 x i8>, <32 x i8>, i32)
6 define <32 x i8> @lasx_xvssrani_b_h(<32 x i8> %va, <32 x i8> %vb) nounwind {
7 ; CHECK-LABEL: lasx_xvssrani_b_h:
8 ; CHECK: # %bb.0: # %entry
9 ; CHECK-NEXT: xvssrani.b.h $xr0, $xr1, 1
12 %res = call <32 x i8> @llvm.loongarch.lasx.xvssrani.b.h(<32 x i8> %va, <32 x i8> %vb, i32 1)
16 declare <16 x i16> @llvm.loongarch.lasx.xvssrani.h.w(<16 x i16>, <16 x i16>, i32)
18 define <16 x i16> @lasx_xvssrani_h_w(<16 x i16> %va, <16 x i16> %vb) nounwind {
19 ; CHECK-LABEL: lasx_xvssrani_h_w:
20 ; CHECK: # %bb.0: # %entry
21 ; CHECK-NEXT: xvssrani.h.w $xr0, $xr1, 1
24 %res = call <16 x i16> @llvm.loongarch.lasx.xvssrani.h.w(<16 x i16> %va, <16 x i16> %vb, i32 1)
28 declare <8 x i32> @llvm.loongarch.lasx.xvssrani.w.d(<8 x i32>, <8 x i32>, i32)
30 define <8 x i32> @lasx_xvssrani_w_d(<8 x i32> %va, <8 x i32> %vb) nounwind {
31 ; CHECK-LABEL: lasx_xvssrani_w_d:
32 ; CHECK: # %bb.0: # %entry
33 ; CHECK-NEXT: xvssrani.w.d $xr0, $xr1, 1
36 %res = call <8 x i32> @llvm.loongarch.lasx.xvssrani.w.d(<8 x i32> %va, <8 x i32> %vb, i32 1)
40 declare <4 x i64> @llvm.loongarch.lasx.xvssrani.d.q(<4 x i64>, <4 x i64>, i32)
42 define <4 x i64> @lasx_xvssrani_d_q(<4 x i64> %va, <4 x i64> %vb) nounwind {
43 ; CHECK-LABEL: lasx_xvssrani_d_q:
44 ; CHECK: # %bb.0: # %entry
45 ; CHECK-NEXT: xvssrani.d.q $xr0, $xr1, 1
48 %res = call <4 x i64> @llvm.loongarch.lasx.xvssrani.d.q(<4 x i64> %va, <4 x i64> %vb, i32 1)
52 declare <32 x i8> @llvm.loongarch.lasx.xvssrani.bu.h(<32 x i8>, <32 x i8>, i32)
54 define <32 x i8> @lasx_xvssrani_bu_h(<32 x i8> %va, <32 x i8> %vb) nounwind {
55 ; CHECK-LABEL: lasx_xvssrani_bu_h:
56 ; CHECK: # %bb.0: # %entry
57 ; CHECK-NEXT: xvssrani.bu.h $xr0, $xr1, 1
60 %res = call <32 x i8> @llvm.loongarch.lasx.xvssrani.bu.h(<32 x i8> %va, <32 x i8> %vb, i32 1)
64 declare <16 x i16> @llvm.loongarch.lasx.xvssrani.hu.w(<16 x i16>, <16 x i16>, i32)
66 define <16 x i16> @lasx_xvssrani_hu_w(<16 x i16> %va, <16 x i16> %vb) nounwind {
67 ; CHECK-LABEL: lasx_xvssrani_hu_w:
68 ; CHECK: # %bb.0: # %entry
69 ; CHECK-NEXT: xvssrani.hu.w $xr0, $xr1, 1
72 %res = call <16 x i16> @llvm.loongarch.lasx.xvssrani.hu.w(<16 x i16> %va, <16 x i16> %vb, i32 1)
76 declare <8 x i32> @llvm.loongarch.lasx.xvssrani.wu.d(<8 x i32>, <8 x i32>, i32)
78 define <8 x i32> @lasx_xvssrani_wu_d(<8 x i32> %va, <8 x i32> %vb) nounwind {
79 ; CHECK-LABEL: lasx_xvssrani_wu_d:
80 ; CHECK: # %bb.0: # %entry
81 ; CHECK-NEXT: xvssrani.wu.d $xr0, $xr1, 1
84 %res = call <8 x i32> @llvm.loongarch.lasx.xvssrani.wu.d(<8 x i32> %va, <8 x i32> %vb, i32 1)
88 declare <4 x i64> @llvm.loongarch.lasx.xvssrani.du.q(<4 x i64>, <4 x i64>, i32)
90 define <4 x i64> @lasx_xvssrani_du_q(<4 x i64> %va, <4 x i64> %vb) nounwind {
91 ; CHECK-LABEL: lasx_xvssrani_du_q:
92 ; CHECK: # %bb.0: # %entry
93 ; CHECK-NEXT: xvssrani.du.q $xr0, $xr1, 1
96 %res = call <4 x i64> @llvm.loongarch.lasx.xvssrani.du.q(<4 x i64> %va, <4 x i64> %vb, i32 1)