1 ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2 ; RUN: llc -mtriple=riscv64 -mattr=+zbb -verify-machineinstrs < %s \
3 ; RUN: | FileCheck %s -check-prefix=RV64ZBB
5 declare i32 @llvm.riscv.orc.b.i32(i32)
7 define signext i32 @orcb32(i32 signext %a) nounwind {
8 ; RV64ZBB-LABEL: orcb32:
10 ; RV64ZBB-NEXT: orc.b a0, a0
11 ; RV64ZBB-NEXT: sext.w a0, a0
13 %tmp = call i32 @llvm.riscv.orc.b.i32(i32 %a)
17 define zeroext i32 @orcb32_zext(i32 zeroext %a) nounwind {
18 ; RV64ZBB-LABEL: orcb32_zext:
20 ; RV64ZBB-NEXT: orc.b a0, a0
22 %tmp = call i32 @llvm.riscv.orc.b.i32(i32 %a)
26 ; Second and+or is redundant with the first, make sure we remove them.
27 define signext i32 @orcb32_knownbits(i32 signext %a) nounwind {
28 ; RV64ZBB-LABEL: orcb32_knownbits:
30 ; RV64ZBB-NEXT: lui a1, 1044480
31 ; RV64ZBB-NEXT: and a0, a0, a1
32 ; RV64ZBB-NEXT: lui a1, 2048
33 ; RV64ZBB-NEXT: addi a1, a1, 1
34 ; RV64ZBB-NEXT: or a0, a0, a1
35 ; RV64ZBB-NEXT: orc.b a0, a0
36 ; RV64ZBB-NEXT: sext.w a0, a0
38 %tmp = and i32 %a, 4278190080 ; 0xFF000000
39 %tmp2 = or i32 %tmp, 8388609 ; 0x800001
40 %tmp3 = call i32 @llvm.riscv.orc.b.i32(i32 %tmp2)
41 %tmp4 = and i32 %tmp3, 4278190080 ; 0xFF000000
42 %tmp5 = or i32 %tmp4, 16711935 ; 0xFF00FF
46 declare i64 @llvm.riscv.orc.b.i64(i64)
48 define i64 @orcb64(i64 %a) nounwind {
49 ; RV64ZBB-LABEL: orcb64:
51 ; RV64ZBB-NEXT: orc.b a0, a0
53 %tmp = call i64 @llvm.riscv.orc.b.i64(i64 %a)
57 ; Second and+or is redundant with the first, make sure we remove them.
58 define i64 @orcb64_knownbits(i64 %a) nounwind {
59 ; RV64ZBB-LABEL: orcb64_knownbits:
61 ; RV64ZBB-NEXT: lui a1, 65535
62 ; RV64ZBB-NEXT: lui a2, 256
63 ; RV64ZBB-NEXT: slli a1, a1, 12
64 ; RV64ZBB-NEXT: addiw a2, a2, 8
65 ; RV64ZBB-NEXT: and a0, a0, a1
66 ; RV64ZBB-NEXT: slli a1, a2, 42
67 ; RV64ZBB-NEXT: add a1, a2, a1
68 ; RV64ZBB-NEXT: or a0, a0, a1
69 ; RV64ZBB-NEXT: orc.b a0, a0
71 %tmp = and i64 %a, 1099494850560 ; 0x000000ffff000000
72 %tmp2 = or i64 %tmp, 4611721202800525320 ; 0x4000200000100008
73 %tmp3 = call i64 @llvm.riscv.orc.b.i64(i64 %tmp2)
74 %tmp4 = and i64 %tmp3, 1099494850560 ; 0x000000ffff000000
75 %tmp5 = or i64 %tmp4, 18374966855153418495 ; 0xff00ff0000ff00ff