1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --version 2
2 // REQUIRES: riscv-registered-target
3 // RUN: %clang_cc1 -triple riscv64 -target-feature +v -target-feature +zfh \
4 // RUN: -target-feature +zvfh -disable-O0-optnone \
5 // RUN: -emit-llvm %s -o - | opt -S -passes=mem2reg | \
6 // RUN: FileCheck --check-prefix=CHECK-RV64 %s
8 #include <riscv_vector.h>
10 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vfncvt_rtz_x_f_w_i8mf8_tu
11 // CHECK-RV64-SAME: (<vscale x 1 x i8> [[MASKEDOFF:%.*]], <vscale x 1 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0:[0-9]+]] {
12 // CHECK-RV64-NEXT: entry:
13 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.nxv1i8.nxv1f16.i64(<vscale x 1 x i8> [[MASKEDOFF]], <vscale x 1 x half> [[SRC]], i64 [[VL]])
14 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
16 vint8mf8_t
test_vfncvt_rtz_x_f_w_i8mf8_tu(vint8mf8_t maskedoff
, vfloat16mf4_t src
, size_t vl
) {
17 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
20 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vfncvt_rtz_x_f_w_i8mf4_tu
21 // CHECK-RV64-SAME: (<vscale x 2 x i8> [[MASKEDOFF:%.*]], <vscale x 2 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
22 // CHECK-RV64-NEXT: entry:
23 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.nxv2i8.nxv2f16.i64(<vscale x 2 x i8> [[MASKEDOFF]], <vscale x 2 x half> [[SRC]], i64 [[VL]])
24 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
26 vint8mf4_t
test_vfncvt_rtz_x_f_w_i8mf4_tu(vint8mf4_t maskedoff
, vfloat16mf2_t src
, size_t vl
) {
27 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
30 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vfncvt_rtz_x_f_w_i8mf2_tu
31 // CHECK-RV64-SAME: (<vscale x 4 x i8> [[MASKEDOFF:%.*]], <vscale x 4 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
32 // CHECK-RV64-NEXT: entry:
33 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.nxv4i8.nxv4f16.i64(<vscale x 4 x i8> [[MASKEDOFF]], <vscale x 4 x half> [[SRC]], i64 [[VL]])
34 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
36 vint8mf2_t
test_vfncvt_rtz_x_f_w_i8mf2_tu(vint8mf2_t maskedoff
, vfloat16m1_t src
, size_t vl
) {
37 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
40 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vfncvt_rtz_x_f_w_i8m1_tu
41 // CHECK-RV64-SAME: (<vscale x 8 x i8> [[MASKEDOFF:%.*]], <vscale x 8 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
42 // CHECK-RV64-NEXT: entry:
43 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.nxv8i8.nxv8f16.i64(<vscale x 8 x i8> [[MASKEDOFF]], <vscale x 8 x half> [[SRC]], i64 [[VL]])
44 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
46 vint8m1_t
test_vfncvt_rtz_x_f_w_i8m1_tu(vint8m1_t maskedoff
, vfloat16m2_t src
, size_t vl
) {
47 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
50 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vfncvt_rtz_x_f_w_i8m2_tu
51 // CHECK-RV64-SAME: (<vscale x 16 x i8> [[MASKEDOFF:%.*]], <vscale x 16 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
52 // CHECK-RV64-NEXT: entry:
53 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.nxv16i8.nxv16f16.i64(<vscale x 16 x i8> [[MASKEDOFF]], <vscale x 16 x half> [[SRC]], i64 [[VL]])
54 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
56 vint8m2_t
test_vfncvt_rtz_x_f_w_i8m2_tu(vint8m2_t maskedoff
, vfloat16m4_t src
, size_t vl
) {
57 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
60 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vfncvt_rtz_x_f_w_i8m4_tu
61 // CHECK-RV64-SAME: (<vscale x 32 x i8> [[MASKEDOFF:%.*]], <vscale x 32 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
62 // CHECK-RV64-NEXT: entry:
63 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.nxv32i8.nxv32f16.i64(<vscale x 32 x i8> [[MASKEDOFF]], <vscale x 32 x half> [[SRC]], i64 [[VL]])
64 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
66 vint8m4_t
test_vfncvt_rtz_x_f_w_i8m4_tu(vint8m4_t maskedoff
, vfloat16m8_t src
, size_t vl
) {
67 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
70 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vfncvt_rtz_xu_f_w_u8mf8_tu
71 // CHECK-RV64-SAME: (<vscale x 1 x i8> [[MASKEDOFF:%.*]], <vscale x 1 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
72 // CHECK-RV64-NEXT: entry:
73 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv1i8.nxv1f16.i64(<vscale x 1 x i8> [[MASKEDOFF]], <vscale x 1 x half> [[SRC]], i64 [[VL]])
74 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
76 vuint8mf8_t
test_vfncvt_rtz_xu_f_w_u8mf8_tu(vuint8mf8_t maskedoff
, vfloat16mf4_t src
, size_t vl
) {
77 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
80 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vfncvt_rtz_xu_f_w_u8mf4_tu
81 // CHECK-RV64-SAME: (<vscale x 2 x i8> [[MASKEDOFF:%.*]], <vscale x 2 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
82 // CHECK-RV64-NEXT: entry:
83 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv2i8.nxv2f16.i64(<vscale x 2 x i8> [[MASKEDOFF]], <vscale x 2 x half> [[SRC]], i64 [[VL]])
84 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
86 vuint8mf4_t
test_vfncvt_rtz_xu_f_w_u8mf4_tu(vuint8mf4_t maskedoff
, vfloat16mf2_t src
, size_t vl
) {
87 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
90 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vfncvt_rtz_xu_f_w_u8mf2_tu
91 // CHECK-RV64-SAME: (<vscale x 4 x i8> [[MASKEDOFF:%.*]], <vscale x 4 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
92 // CHECK-RV64-NEXT: entry:
93 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv4i8.nxv4f16.i64(<vscale x 4 x i8> [[MASKEDOFF]], <vscale x 4 x half> [[SRC]], i64 [[VL]])
94 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
96 vuint8mf2_t
test_vfncvt_rtz_xu_f_w_u8mf2_tu(vuint8mf2_t maskedoff
, vfloat16m1_t src
, size_t vl
) {
97 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
100 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vfncvt_rtz_xu_f_w_u8m1_tu
101 // CHECK-RV64-SAME: (<vscale x 8 x i8> [[MASKEDOFF:%.*]], <vscale x 8 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
102 // CHECK-RV64-NEXT: entry:
103 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv8i8.nxv8f16.i64(<vscale x 8 x i8> [[MASKEDOFF]], <vscale x 8 x half> [[SRC]], i64 [[VL]])
104 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
106 vuint8m1_t
test_vfncvt_rtz_xu_f_w_u8m1_tu(vuint8m1_t maskedoff
, vfloat16m2_t src
, size_t vl
) {
107 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
110 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vfncvt_rtz_xu_f_w_u8m2_tu
111 // CHECK-RV64-SAME: (<vscale x 16 x i8> [[MASKEDOFF:%.*]], <vscale x 16 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
112 // CHECK-RV64-NEXT: entry:
113 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv16i8.nxv16f16.i64(<vscale x 16 x i8> [[MASKEDOFF]], <vscale x 16 x half> [[SRC]], i64 [[VL]])
114 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
116 vuint8m2_t
test_vfncvt_rtz_xu_f_w_u8m2_tu(vuint8m2_t maskedoff
, vfloat16m4_t src
, size_t vl
) {
117 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
120 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vfncvt_rtz_xu_f_w_u8m4_tu
121 // CHECK-RV64-SAME: (<vscale x 32 x i8> [[MASKEDOFF:%.*]], <vscale x 32 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
122 // CHECK-RV64-NEXT: entry:
123 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv32i8.nxv32f16.i64(<vscale x 32 x i8> [[MASKEDOFF]], <vscale x 32 x half> [[SRC]], i64 [[VL]])
124 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
126 vuint8m4_t
test_vfncvt_rtz_xu_f_w_u8m4_tu(vuint8m4_t maskedoff
, vfloat16m8_t src
, size_t vl
) {
127 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
130 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vfncvt_rtz_x_f_w_i16mf4_tu
131 // CHECK-RV64-SAME: (<vscale x 1 x i16> [[MASKEDOFF:%.*]], <vscale x 1 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
132 // CHECK-RV64-NEXT: entry:
133 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.nxv1i16.nxv1f32.i64(<vscale x 1 x i16> [[MASKEDOFF]], <vscale x 1 x float> [[SRC]], i64 [[VL]])
134 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
136 vint16mf4_t
test_vfncvt_rtz_x_f_w_i16mf4_tu(vint16mf4_t maskedoff
, vfloat32mf2_t src
, size_t vl
) {
137 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
140 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vfncvt_rtz_x_f_w_i16mf2_tu
141 // CHECK-RV64-SAME: (<vscale x 2 x i16> [[MASKEDOFF:%.*]], <vscale x 2 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
142 // CHECK-RV64-NEXT: entry:
143 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.nxv2i16.nxv2f32.i64(<vscale x 2 x i16> [[MASKEDOFF]], <vscale x 2 x float> [[SRC]], i64 [[VL]])
144 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
146 vint16mf2_t
test_vfncvt_rtz_x_f_w_i16mf2_tu(vint16mf2_t maskedoff
, vfloat32m1_t src
, size_t vl
) {
147 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
150 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vfncvt_rtz_x_f_w_i16m1_tu
151 // CHECK-RV64-SAME: (<vscale x 4 x i16> [[MASKEDOFF:%.*]], <vscale x 4 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
152 // CHECK-RV64-NEXT: entry:
153 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.nxv4i16.nxv4f32.i64(<vscale x 4 x i16> [[MASKEDOFF]], <vscale x 4 x float> [[SRC]], i64 [[VL]])
154 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
156 vint16m1_t
test_vfncvt_rtz_x_f_w_i16m1_tu(vint16m1_t maskedoff
, vfloat32m2_t src
, size_t vl
) {
157 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
160 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vfncvt_rtz_x_f_w_i16m2_tu
161 // CHECK-RV64-SAME: (<vscale x 8 x i16> [[MASKEDOFF:%.*]], <vscale x 8 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
162 // CHECK-RV64-NEXT: entry:
163 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.nxv8i16.nxv8f32.i64(<vscale x 8 x i16> [[MASKEDOFF]], <vscale x 8 x float> [[SRC]], i64 [[VL]])
164 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
166 vint16m2_t
test_vfncvt_rtz_x_f_w_i16m2_tu(vint16m2_t maskedoff
, vfloat32m4_t src
, size_t vl
) {
167 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
170 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vfncvt_rtz_x_f_w_i16m4_tu
171 // CHECK-RV64-SAME: (<vscale x 16 x i16> [[MASKEDOFF:%.*]], <vscale x 16 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
172 // CHECK-RV64-NEXT: entry:
173 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.nxv16i16.nxv16f32.i64(<vscale x 16 x i16> [[MASKEDOFF]], <vscale x 16 x float> [[SRC]], i64 [[VL]])
174 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
176 vint16m4_t
test_vfncvt_rtz_x_f_w_i16m4_tu(vint16m4_t maskedoff
, vfloat32m8_t src
, size_t vl
) {
177 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
180 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vfncvt_rtz_xu_f_w_u16mf4_tu
181 // CHECK-RV64-SAME: (<vscale x 1 x i16> [[MASKEDOFF:%.*]], <vscale x 1 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
182 // CHECK-RV64-NEXT: entry:
183 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv1i16.nxv1f32.i64(<vscale x 1 x i16> [[MASKEDOFF]], <vscale x 1 x float> [[SRC]], i64 [[VL]])
184 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
186 vuint16mf4_t
test_vfncvt_rtz_xu_f_w_u16mf4_tu(vuint16mf4_t maskedoff
, vfloat32mf2_t src
, size_t vl
) {
187 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
190 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vfncvt_rtz_xu_f_w_u16mf2_tu
191 // CHECK-RV64-SAME: (<vscale x 2 x i16> [[MASKEDOFF:%.*]], <vscale x 2 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
192 // CHECK-RV64-NEXT: entry:
193 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv2i16.nxv2f32.i64(<vscale x 2 x i16> [[MASKEDOFF]], <vscale x 2 x float> [[SRC]], i64 [[VL]])
194 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
196 vuint16mf2_t
test_vfncvt_rtz_xu_f_w_u16mf2_tu(vuint16mf2_t maskedoff
, vfloat32m1_t src
, size_t vl
) {
197 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
200 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vfncvt_rtz_xu_f_w_u16m1_tu
201 // CHECK-RV64-SAME: (<vscale x 4 x i16> [[MASKEDOFF:%.*]], <vscale x 4 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
202 // CHECK-RV64-NEXT: entry:
203 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv4i16.nxv4f32.i64(<vscale x 4 x i16> [[MASKEDOFF]], <vscale x 4 x float> [[SRC]], i64 [[VL]])
204 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
206 vuint16m1_t
test_vfncvt_rtz_xu_f_w_u16m1_tu(vuint16m1_t maskedoff
, vfloat32m2_t src
, size_t vl
) {
207 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
210 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vfncvt_rtz_xu_f_w_u16m2_tu
211 // CHECK-RV64-SAME: (<vscale x 8 x i16> [[MASKEDOFF:%.*]], <vscale x 8 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
212 // CHECK-RV64-NEXT: entry:
213 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv8i16.nxv8f32.i64(<vscale x 8 x i16> [[MASKEDOFF]], <vscale x 8 x float> [[SRC]], i64 [[VL]])
214 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
216 vuint16m2_t
test_vfncvt_rtz_xu_f_w_u16m2_tu(vuint16m2_t maskedoff
, vfloat32m4_t src
, size_t vl
) {
217 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
220 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vfncvt_rtz_xu_f_w_u16m4_tu
221 // CHECK-RV64-SAME: (<vscale x 16 x i16> [[MASKEDOFF:%.*]], <vscale x 16 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
222 // CHECK-RV64-NEXT: entry:
223 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv16i16.nxv16f32.i64(<vscale x 16 x i16> [[MASKEDOFF]], <vscale x 16 x float> [[SRC]], i64 [[VL]])
224 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
226 vuint16m4_t
test_vfncvt_rtz_xu_f_w_u16m4_tu(vuint16m4_t maskedoff
, vfloat32m8_t src
, size_t vl
) {
227 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
230 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vfncvt_rtz_x_f_w_i32mf2_tu
231 // CHECK-RV64-SAME: (<vscale x 1 x i32> [[MASKEDOFF:%.*]], <vscale x 1 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
232 // CHECK-RV64-NEXT: entry:
233 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.nxv1i32.nxv1f64.i64(<vscale x 1 x i32> [[MASKEDOFF]], <vscale x 1 x double> [[SRC]], i64 [[VL]])
234 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
236 vint32mf2_t
test_vfncvt_rtz_x_f_w_i32mf2_tu(vint32mf2_t maskedoff
, vfloat64m1_t src
, size_t vl
) {
237 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
240 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vfncvt_rtz_x_f_w_i32m1_tu
241 // CHECK-RV64-SAME: (<vscale x 2 x i32> [[MASKEDOFF:%.*]], <vscale x 2 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
242 // CHECK-RV64-NEXT: entry:
243 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.nxv2i32.nxv2f64.i64(<vscale x 2 x i32> [[MASKEDOFF]], <vscale x 2 x double> [[SRC]], i64 [[VL]])
244 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
246 vint32m1_t
test_vfncvt_rtz_x_f_w_i32m1_tu(vint32m1_t maskedoff
, vfloat64m2_t src
, size_t vl
) {
247 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
250 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vfncvt_rtz_x_f_w_i32m2_tu
251 // CHECK-RV64-SAME: (<vscale x 4 x i32> [[MASKEDOFF:%.*]], <vscale x 4 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
252 // CHECK-RV64-NEXT: entry:
253 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.nxv4i32.nxv4f64.i64(<vscale x 4 x i32> [[MASKEDOFF]], <vscale x 4 x double> [[SRC]], i64 [[VL]])
254 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
256 vint32m2_t
test_vfncvt_rtz_x_f_w_i32m2_tu(vint32m2_t maskedoff
, vfloat64m4_t src
, size_t vl
) {
257 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
260 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vfncvt_rtz_x_f_w_i32m4_tu
261 // CHECK-RV64-SAME: (<vscale x 8 x i32> [[MASKEDOFF:%.*]], <vscale x 8 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
262 // CHECK-RV64-NEXT: entry:
263 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.nxv8i32.nxv8f64.i64(<vscale x 8 x i32> [[MASKEDOFF]], <vscale x 8 x double> [[SRC]], i64 [[VL]])
264 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
266 vint32m4_t
test_vfncvt_rtz_x_f_w_i32m4_tu(vint32m4_t maskedoff
, vfloat64m8_t src
, size_t vl
) {
267 return __riscv_vfncvt_rtz_x_tu(maskedoff
, src
, vl
);
270 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vfncvt_rtz_xu_f_w_u32mf2_tu
271 // CHECK-RV64-SAME: (<vscale x 1 x i32> [[MASKEDOFF:%.*]], <vscale x 1 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
272 // CHECK-RV64-NEXT: entry:
273 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv1i32.nxv1f64.i64(<vscale x 1 x i32> [[MASKEDOFF]], <vscale x 1 x double> [[SRC]], i64 [[VL]])
274 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
276 vuint32mf2_t
test_vfncvt_rtz_xu_f_w_u32mf2_tu(vuint32mf2_t maskedoff
, vfloat64m1_t src
, size_t vl
) {
277 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
280 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vfncvt_rtz_xu_f_w_u32m1_tu
281 // CHECK-RV64-SAME: (<vscale x 2 x i32> [[MASKEDOFF:%.*]], <vscale x 2 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
282 // CHECK-RV64-NEXT: entry:
283 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv2i32.nxv2f64.i64(<vscale x 2 x i32> [[MASKEDOFF]], <vscale x 2 x double> [[SRC]], i64 [[VL]])
284 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
286 vuint32m1_t
test_vfncvt_rtz_xu_f_w_u32m1_tu(vuint32m1_t maskedoff
, vfloat64m2_t src
, size_t vl
) {
287 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
290 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vfncvt_rtz_xu_f_w_u32m2_tu
291 // CHECK-RV64-SAME: (<vscale x 4 x i32> [[MASKEDOFF:%.*]], <vscale x 4 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
292 // CHECK-RV64-NEXT: entry:
293 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv4i32.nxv4f64.i64(<vscale x 4 x i32> [[MASKEDOFF]], <vscale x 4 x double> [[SRC]], i64 [[VL]])
294 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
296 vuint32m2_t
test_vfncvt_rtz_xu_f_w_u32m2_tu(vuint32m2_t maskedoff
, vfloat64m4_t src
, size_t vl
) {
297 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
300 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vfncvt_rtz_xu_f_w_u32m4_tu
301 // CHECK-RV64-SAME: (<vscale x 8 x i32> [[MASKEDOFF:%.*]], <vscale x 8 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
302 // CHECK-RV64-NEXT: entry:
303 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.nxv8i32.nxv8f64.i64(<vscale x 8 x i32> [[MASKEDOFF]], <vscale x 8 x double> [[SRC]], i64 [[VL]])
304 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
306 vuint32m4_t
test_vfncvt_rtz_xu_f_w_u32m4_tu(vuint32m4_t maskedoff
, vfloat64m8_t src
, size_t vl
) {
307 return __riscv_vfncvt_rtz_xu_tu(maskedoff
, src
, vl
);
310 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vfncvt_rtz_x_f_w_i8mf8_tum
311 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i8> [[MASKEDOFF:%.*]], <vscale x 1 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
312 // CHECK-RV64-NEXT: entry:
313 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv1i8.nxv1f16.i64(<vscale x 1 x i8> [[MASKEDOFF]], <vscale x 1 x half> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 2)
314 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
316 vint8mf8_t
test_vfncvt_rtz_x_f_w_i8mf8_tum(vbool64_t mask
, vint8mf8_t maskedoff
, vfloat16mf4_t src
, size_t vl
) {
317 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
320 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vfncvt_rtz_x_f_w_i8mf4_tum
321 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i8> [[MASKEDOFF:%.*]], <vscale x 2 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
322 // CHECK-RV64-NEXT: entry:
323 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv2i8.nxv2f16.i64(<vscale x 2 x i8> [[MASKEDOFF]], <vscale x 2 x half> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 2)
324 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
326 vint8mf4_t
test_vfncvt_rtz_x_f_w_i8mf4_tum(vbool32_t mask
, vint8mf4_t maskedoff
, vfloat16mf2_t src
, size_t vl
) {
327 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
330 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vfncvt_rtz_x_f_w_i8mf2_tum
331 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i8> [[MASKEDOFF:%.*]], <vscale x 4 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
332 // CHECK-RV64-NEXT: entry:
333 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv4i8.nxv4f16.i64(<vscale x 4 x i8> [[MASKEDOFF]], <vscale x 4 x half> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 2)
334 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
336 vint8mf2_t
test_vfncvt_rtz_x_f_w_i8mf2_tum(vbool16_t mask
, vint8mf2_t maskedoff
, vfloat16m1_t src
, size_t vl
) {
337 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
340 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vfncvt_rtz_x_f_w_i8m1_tum
341 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i8> [[MASKEDOFF:%.*]], <vscale x 8 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
342 // CHECK-RV64-NEXT: entry:
343 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv8i8.nxv8f16.i64(<vscale x 8 x i8> [[MASKEDOFF]], <vscale x 8 x half> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 2)
344 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
346 vint8m1_t
test_vfncvt_rtz_x_f_w_i8m1_tum(vbool8_t mask
, vint8m1_t maskedoff
, vfloat16m2_t src
, size_t vl
) {
347 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
350 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vfncvt_rtz_x_f_w_i8m2_tum
351 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i8> [[MASKEDOFF:%.*]], <vscale x 16 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
352 // CHECK-RV64-NEXT: entry:
353 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv16i8.nxv16f16.i64(<vscale x 16 x i8> [[MASKEDOFF]], <vscale x 16 x half> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 2)
354 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
356 vint8m2_t
test_vfncvt_rtz_x_f_w_i8m2_tum(vbool4_t mask
, vint8m2_t maskedoff
, vfloat16m4_t src
, size_t vl
) {
357 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
360 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vfncvt_rtz_x_f_w_i8m4_tum
361 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i8> [[MASKEDOFF:%.*]], <vscale x 32 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
362 // CHECK-RV64-NEXT: entry:
363 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv32i8.nxv32f16.i64(<vscale x 32 x i8> [[MASKEDOFF]], <vscale x 32 x half> [[SRC]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 2)
364 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
366 vint8m4_t
test_vfncvt_rtz_x_f_w_i8m4_tum(vbool2_t mask
, vint8m4_t maskedoff
, vfloat16m8_t src
, size_t vl
) {
367 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
370 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vfncvt_rtz_xu_f_w_u8mf8_tum
371 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i8> [[MASKEDOFF:%.*]], <vscale x 1 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
372 // CHECK-RV64-NEXT: entry:
373 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv1i8.nxv1f16.i64(<vscale x 1 x i8> [[MASKEDOFF]], <vscale x 1 x half> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 2)
374 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
376 vuint8mf8_t
test_vfncvt_rtz_xu_f_w_u8mf8_tum(vbool64_t mask
, vuint8mf8_t maskedoff
, vfloat16mf4_t src
, size_t vl
) {
377 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
380 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vfncvt_rtz_xu_f_w_u8mf4_tum
381 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i8> [[MASKEDOFF:%.*]], <vscale x 2 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
382 // CHECK-RV64-NEXT: entry:
383 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv2i8.nxv2f16.i64(<vscale x 2 x i8> [[MASKEDOFF]], <vscale x 2 x half> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 2)
384 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
386 vuint8mf4_t
test_vfncvt_rtz_xu_f_w_u8mf4_tum(vbool32_t mask
, vuint8mf4_t maskedoff
, vfloat16mf2_t src
, size_t vl
) {
387 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
390 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vfncvt_rtz_xu_f_w_u8mf2_tum
391 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i8> [[MASKEDOFF:%.*]], <vscale x 4 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
392 // CHECK-RV64-NEXT: entry:
393 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv4i8.nxv4f16.i64(<vscale x 4 x i8> [[MASKEDOFF]], <vscale x 4 x half> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 2)
394 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
396 vuint8mf2_t
test_vfncvt_rtz_xu_f_w_u8mf2_tum(vbool16_t mask
, vuint8mf2_t maskedoff
, vfloat16m1_t src
, size_t vl
) {
397 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
400 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vfncvt_rtz_xu_f_w_u8m1_tum
401 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i8> [[MASKEDOFF:%.*]], <vscale x 8 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
402 // CHECK-RV64-NEXT: entry:
403 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv8i8.nxv8f16.i64(<vscale x 8 x i8> [[MASKEDOFF]], <vscale x 8 x half> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 2)
404 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
406 vuint8m1_t
test_vfncvt_rtz_xu_f_w_u8m1_tum(vbool8_t mask
, vuint8m1_t maskedoff
, vfloat16m2_t src
, size_t vl
) {
407 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
410 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vfncvt_rtz_xu_f_w_u8m2_tum
411 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i8> [[MASKEDOFF:%.*]], <vscale x 16 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
412 // CHECK-RV64-NEXT: entry:
413 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv16i8.nxv16f16.i64(<vscale x 16 x i8> [[MASKEDOFF]], <vscale x 16 x half> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 2)
414 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
416 vuint8m2_t
test_vfncvt_rtz_xu_f_w_u8m2_tum(vbool4_t mask
, vuint8m2_t maskedoff
, vfloat16m4_t src
, size_t vl
) {
417 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
420 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vfncvt_rtz_xu_f_w_u8m4_tum
421 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i8> [[MASKEDOFF:%.*]], <vscale x 32 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
422 // CHECK-RV64-NEXT: entry:
423 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv32i8.nxv32f16.i64(<vscale x 32 x i8> [[MASKEDOFF]], <vscale x 32 x half> [[SRC]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 2)
424 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
426 vuint8m4_t
test_vfncvt_rtz_xu_f_w_u8m4_tum(vbool2_t mask
, vuint8m4_t maskedoff
, vfloat16m8_t src
, size_t vl
) {
427 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
430 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vfncvt_rtz_x_f_w_i16mf4_tum
431 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i16> [[MASKEDOFF:%.*]], <vscale x 1 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
432 // CHECK-RV64-NEXT: entry:
433 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv1i16.nxv1f32.i64(<vscale x 1 x i16> [[MASKEDOFF]], <vscale x 1 x float> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 2)
434 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
436 vint16mf4_t
test_vfncvt_rtz_x_f_w_i16mf4_tum(vbool64_t mask
, vint16mf4_t maskedoff
, vfloat32mf2_t src
, size_t vl
) {
437 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
440 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vfncvt_rtz_x_f_w_i16mf2_tum
441 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i16> [[MASKEDOFF:%.*]], <vscale x 2 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
442 // CHECK-RV64-NEXT: entry:
443 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv2i16.nxv2f32.i64(<vscale x 2 x i16> [[MASKEDOFF]], <vscale x 2 x float> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 2)
444 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
446 vint16mf2_t
test_vfncvt_rtz_x_f_w_i16mf2_tum(vbool32_t mask
, vint16mf2_t maskedoff
, vfloat32m1_t src
, size_t vl
) {
447 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
450 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vfncvt_rtz_x_f_w_i16m1_tum
451 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i16> [[MASKEDOFF:%.*]], <vscale x 4 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
452 // CHECK-RV64-NEXT: entry:
453 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv4i16.nxv4f32.i64(<vscale x 4 x i16> [[MASKEDOFF]], <vscale x 4 x float> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 2)
454 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
456 vint16m1_t
test_vfncvt_rtz_x_f_w_i16m1_tum(vbool16_t mask
, vint16m1_t maskedoff
, vfloat32m2_t src
, size_t vl
) {
457 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
460 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vfncvt_rtz_x_f_w_i16m2_tum
461 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i16> [[MASKEDOFF:%.*]], <vscale x 8 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
462 // CHECK-RV64-NEXT: entry:
463 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv8i16.nxv8f32.i64(<vscale x 8 x i16> [[MASKEDOFF]], <vscale x 8 x float> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 2)
464 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
466 vint16m2_t
test_vfncvt_rtz_x_f_w_i16m2_tum(vbool8_t mask
, vint16m2_t maskedoff
, vfloat32m4_t src
, size_t vl
) {
467 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
470 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vfncvt_rtz_x_f_w_i16m4_tum
471 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i16> [[MASKEDOFF:%.*]], <vscale x 16 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
472 // CHECK-RV64-NEXT: entry:
473 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv16i16.nxv16f32.i64(<vscale x 16 x i16> [[MASKEDOFF]], <vscale x 16 x float> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 2)
474 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
476 vint16m4_t
test_vfncvt_rtz_x_f_w_i16m4_tum(vbool4_t mask
, vint16m4_t maskedoff
, vfloat32m8_t src
, size_t vl
) {
477 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
480 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vfncvt_rtz_xu_f_w_u16mf4_tum
481 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i16> [[MASKEDOFF:%.*]], <vscale x 1 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
482 // CHECK-RV64-NEXT: entry:
483 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv1i16.nxv1f32.i64(<vscale x 1 x i16> [[MASKEDOFF]], <vscale x 1 x float> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 2)
484 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
486 vuint16mf4_t
test_vfncvt_rtz_xu_f_w_u16mf4_tum(vbool64_t mask
, vuint16mf4_t maskedoff
, vfloat32mf2_t src
, size_t vl
) {
487 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
490 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vfncvt_rtz_xu_f_w_u16mf2_tum
491 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i16> [[MASKEDOFF:%.*]], <vscale x 2 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
492 // CHECK-RV64-NEXT: entry:
493 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv2i16.nxv2f32.i64(<vscale x 2 x i16> [[MASKEDOFF]], <vscale x 2 x float> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 2)
494 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
496 vuint16mf2_t
test_vfncvt_rtz_xu_f_w_u16mf2_tum(vbool32_t mask
, vuint16mf2_t maskedoff
, vfloat32m1_t src
, size_t vl
) {
497 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
500 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vfncvt_rtz_xu_f_w_u16m1_tum
501 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i16> [[MASKEDOFF:%.*]], <vscale x 4 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
502 // CHECK-RV64-NEXT: entry:
503 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv4i16.nxv4f32.i64(<vscale x 4 x i16> [[MASKEDOFF]], <vscale x 4 x float> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 2)
504 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
506 vuint16m1_t
test_vfncvt_rtz_xu_f_w_u16m1_tum(vbool16_t mask
, vuint16m1_t maskedoff
, vfloat32m2_t src
, size_t vl
) {
507 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
510 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vfncvt_rtz_xu_f_w_u16m2_tum
511 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i16> [[MASKEDOFF:%.*]], <vscale x 8 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
512 // CHECK-RV64-NEXT: entry:
513 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv8i16.nxv8f32.i64(<vscale x 8 x i16> [[MASKEDOFF]], <vscale x 8 x float> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 2)
514 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
516 vuint16m2_t
test_vfncvt_rtz_xu_f_w_u16m2_tum(vbool8_t mask
, vuint16m2_t maskedoff
, vfloat32m4_t src
, size_t vl
) {
517 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
520 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vfncvt_rtz_xu_f_w_u16m4_tum
521 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i16> [[MASKEDOFF:%.*]], <vscale x 16 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
522 // CHECK-RV64-NEXT: entry:
523 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv16i16.nxv16f32.i64(<vscale x 16 x i16> [[MASKEDOFF]], <vscale x 16 x float> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 2)
524 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
526 vuint16m4_t
test_vfncvt_rtz_xu_f_w_u16m4_tum(vbool4_t mask
, vuint16m4_t maskedoff
, vfloat32m8_t src
, size_t vl
) {
527 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
530 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vfncvt_rtz_x_f_w_i32mf2_tum
531 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i32> [[MASKEDOFF:%.*]], <vscale x 1 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
532 // CHECK-RV64-NEXT: entry:
533 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv1i32.nxv1f64.i64(<vscale x 1 x i32> [[MASKEDOFF]], <vscale x 1 x double> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 2)
534 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
536 vint32mf2_t
test_vfncvt_rtz_x_f_w_i32mf2_tum(vbool64_t mask
, vint32mf2_t maskedoff
, vfloat64m1_t src
, size_t vl
) {
537 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
540 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vfncvt_rtz_x_f_w_i32m1_tum
541 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i32> [[MASKEDOFF:%.*]], <vscale x 2 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
542 // CHECK-RV64-NEXT: entry:
543 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv2i32.nxv2f64.i64(<vscale x 2 x i32> [[MASKEDOFF]], <vscale x 2 x double> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 2)
544 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
546 vint32m1_t
test_vfncvt_rtz_x_f_w_i32m1_tum(vbool32_t mask
, vint32m1_t maskedoff
, vfloat64m2_t src
, size_t vl
) {
547 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
550 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vfncvt_rtz_x_f_w_i32m2_tum
551 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i32> [[MASKEDOFF:%.*]], <vscale x 4 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
552 // CHECK-RV64-NEXT: entry:
553 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv4i32.nxv4f64.i64(<vscale x 4 x i32> [[MASKEDOFF]], <vscale x 4 x double> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 2)
554 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
556 vint32m2_t
test_vfncvt_rtz_x_f_w_i32m2_tum(vbool16_t mask
, vint32m2_t maskedoff
, vfloat64m4_t src
, size_t vl
) {
557 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
560 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vfncvt_rtz_x_f_w_i32m4_tum
561 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i32> [[MASKEDOFF:%.*]], <vscale x 8 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
562 // CHECK-RV64-NEXT: entry:
563 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv8i32.nxv8f64.i64(<vscale x 8 x i32> [[MASKEDOFF]], <vscale x 8 x double> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 2)
564 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
566 vint32m4_t
test_vfncvt_rtz_x_f_w_i32m4_tum(vbool8_t mask
, vint32m4_t maskedoff
, vfloat64m8_t src
, size_t vl
) {
567 return __riscv_vfncvt_rtz_x_tum(mask
, maskedoff
, src
, vl
);
570 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vfncvt_rtz_xu_f_w_u32mf2_tum
571 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i32> [[MASKEDOFF:%.*]], <vscale x 1 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
572 // CHECK-RV64-NEXT: entry:
573 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv1i32.nxv1f64.i64(<vscale x 1 x i32> [[MASKEDOFF]], <vscale x 1 x double> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 2)
574 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
576 vuint32mf2_t
test_vfncvt_rtz_xu_f_w_u32mf2_tum(vbool64_t mask
, vuint32mf2_t maskedoff
, vfloat64m1_t src
, size_t vl
) {
577 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
580 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vfncvt_rtz_xu_f_w_u32m1_tum
581 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i32> [[MASKEDOFF:%.*]], <vscale x 2 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
582 // CHECK-RV64-NEXT: entry:
583 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv2i32.nxv2f64.i64(<vscale x 2 x i32> [[MASKEDOFF]], <vscale x 2 x double> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 2)
584 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
586 vuint32m1_t
test_vfncvt_rtz_xu_f_w_u32m1_tum(vbool32_t mask
, vuint32m1_t maskedoff
, vfloat64m2_t src
, size_t vl
) {
587 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
590 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vfncvt_rtz_xu_f_w_u32m2_tum
591 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i32> [[MASKEDOFF:%.*]], <vscale x 4 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
592 // CHECK-RV64-NEXT: entry:
593 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv4i32.nxv4f64.i64(<vscale x 4 x i32> [[MASKEDOFF]], <vscale x 4 x double> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 2)
594 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
596 vuint32m2_t
test_vfncvt_rtz_xu_f_w_u32m2_tum(vbool16_t mask
, vuint32m2_t maskedoff
, vfloat64m4_t src
, size_t vl
) {
597 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
600 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vfncvt_rtz_xu_f_w_u32m4_tum
601 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i32> [[MASKEDOFF:%.*]], <vscale x 8 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
602 // CHECK-RV64-NEXT: entry:
603 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv8i32.nxv8f64.i64(<vscale x 8 x i32> [[MASKEDOFF]], <vscale x 8 x double> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 2)
604 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
606 vuint32m4_t
test_vfncvt_rtz_xu_f_w_u32m4_tum(vbool8_t mask
, vuint32m4_t maskedoff
, vfloat64m8_t src
, size_t vl
) {
607 return __riscv_vfncvt_rtz_xu_tum(mask
, maskedoff
, src
, vl
);
610 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vfncvt_rtz_x_f_w_i8mf8_tumu
611 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i8> [[MASKEDOFF:%.*]], <vscale x 1 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
612 // CHECK-RV64-NEXT: entry:
613 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv1i8.nxv1f16.i64(<vscale x 1 x i8> [[MASKEDOFF]], <vscale x 1 x half> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 0)
614 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
616 vint8mf8_t
test_vfncvt_rtz_x_f_w_i8mf8_tumu(vbool64_t mask
, vint8mf8_t maskedoff
, vfloat16mf4_t src
, size_t vl
) {
617 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
620 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vfncvt_rtz_x_f_w_i8mf4_tumu
621 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i8> [[MASKEDOFF:%.*]], <vscale x 2 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
622 // CHECK-RV64-NEXT: entry:
623 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv2i8.nxv2f16.i64(<vscale x 2 x i8> [[MASKEDOFF]], <vscale x 2 x half> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 0)
624 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
626 vint8mf4_t
test_vfncvt_rtz_x_f_w_i8mf4_tumu(vbool32_t mask
, vint8mf4_t maskedoff
, vfloat16mf2_t src
, size_t vl
) {
627 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
630 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vfncvt_rtz_x_f_w_i8mf2_tumu
631 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i8> [[MASKEDOFF:%.*]], <vscale x 4 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
632 // CHECK-RV64-NEXT: entry:
633 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv4i8.nxv4f16.i64(<vscale x 4 x i8> [[MASKEDOFF]], <vscale x 4 x half> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 0)
634 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
636 vint8mf2_t
test_vfncvt_rtz_x_f_w_i8mf2_tumu(vbool16_t mask
, vint8mf2_t maskedoff
, vfloat16m1_t src
, size_t vl
) {
637 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
640 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vfncvt_rtz_x_f_w_i8m1_tumu
641 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i8> [[MASKEDOFF:%.*]], <vscale x 8 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
642 // CHECK-RV64-NEXT: entry:
643 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv8i8.nxv8f16.i64(<vscale x 8 x i8> [[MASKEDOFF]], <vscale x 8 x half> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 0)
644 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
646 vint8m1_t
test_vfncvt_rtz_x_f_w_i8m1_tumu(vbool8_t mask
, vint8m1_t maskedoff
, vfloat16m2_t src
, size_t vl
) {
647 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
650 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vfncvt_rtz_x_f_w_i8m2_tumu
651 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i8> [[MASKEDOFF:%.*]], <vscale x 16 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
652 // CHECK-RV64-NEXT: entry:
653 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv16i8.nxv16f16.i64(<vscale x 16 x i8> [[MASKEDOFF]], <vscale x 16 x half> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 0)
654 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
656 vint8m2_t
test_vfncvt_rtz_x_f_w_i8m2_tumu(vbool4_t mask
, vint8m2_t maskedoff
, vfloat16m4_t src
, size_t vl
) {
657 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
660 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vfncvt_rtz_x_f_w_i8m4_tumu
661 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i8> [[MASKEDOFF:%.*]], <vscale x 32 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
662 // CHECK-RV64-NEXT: entry:
663 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv32i8.nxv32f16.i64(<vscale x 32 x i8> [[MASKEDOFF]], <vscale x 32 x half> [[SRC]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 0)
664 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
666 vint8m4_t
test_vfncvt_rtz_x_f_w_i8m4_tumu(vbool2_t mask
, vint8m4_t maskedoff
, vfloat16m8_t src
, size_t vl
) {
667 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
670 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vfncvt_rtz_xu_f_w_u8mf8_tumu
671 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i8> [[MASKEDOFF:%.*]], <vscale x 1 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
672 // CHECK-RV64-NEXT: entry:
673 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv1i8.nxv1f16.i64(<vscale x 1 x i8> [[MASKEDOFF]], <vscale x 1 x half> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 0)
674 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
676 vuint8mf8_t
test_vfncvt_rtz_xu_f_w_u8mf8_tumu(vbool64_t mask
, vuint8mf8_t maskedoff
, vfloat16mf4_t src
, size_t vl
) {
677 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
680 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vfncvt_rtz_xu_f_w_u8mf4_tumu
681 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i8> [[MASKEDOFF:%.*]], <vscale x 2 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
682 // CHECK-RV64-NEXT: entry:
683 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv2i8.nxv2f16.i64(<vscale x 2 x i8> [[MASKEDOFF]], <vscale x 2 x half> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 0)
684 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
686 vuint8mf4_t
test_vfncvt_rtz_xu_f_w_u8mf4_tumu(vbool32_t mask
, vuint8mf4_t maskedoff
, vfloat16mf2_t src
, size_t vl
) {
687 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
690 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vfncvt_rtz_xu_f_w_u8mf2_tumu
691 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i8> [[MASKEDOFF:%.*]], <vscale x 4 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
692 // CHECK-RV64-NEXT: entry:
693 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv4i8.nxv4f16.i64(<vscale x 4 x i8> [[MASKEDOFF]], <vscale x 4 x half> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 0)
694 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
696 vuint8mf2_t
test_vfncvt_rtz_xu_f_w_u8mf2_tumu(vbool16_t mask
, vuint8mf2_t maskedoff
, vfloat16m1_t src
, size_t vl
) {
697 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
700 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vfncvt_rtz_xu_f_w_u8m1_tumu
701 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i8> [[MASKEDOFF:%.*]], <vscale x 8 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
702 // CHECK-RV64-NEXT: entry:
703 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv8i8.nxv8f16.i64(<vscale x 8 x i8> [[MASKEDOFF]], <vscale x 8 x half> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 0)
704 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
706 vuint8m1_t
test_vfncvt_rtz_xu_f_w_u8m1_tumu(vbool8_t mask
, vuint8m1_t maskedoff
, vfloat16m2_t src
, size_t vl
) {
707 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
710 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vfncvt_rtz_xu_f_w_u8m2_tumu
711 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i8> [[MASKEDOFF:%.*]], <vscale x 16 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
712 // CHECK-RV64-NEXT: entry:
713 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv16i8.nxv16f16.i64(<vscale x 16 x i8> [[MASKEDOFF]], <vscale x 16 x half> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 0)
714 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
716 vuint8m2_t
test_vfncvt_rtz_xu_f_w_u8m2_tumu(vbool4_t mask
, vuint8m2_t maskedoff
, vfloat16m4_t src
, size_t vl
) {
717 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
720 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vfncvt_rtz_xu_f_w_u8m4_tumu
721 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i8> [[MASKEDOFF:%.*]], <vscale x 32 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
722 // CHECK-RV64-NEXT: entry:
723 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv32i8.nxv32f16.i64(<vscale x 32 x i8> [[MASKEDOFF]], <vscale x 32 x half> [[SRC]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 0)
724 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
726 vuint8m4_t
test_vfncvt_rtz_xu_f_w_u8m4_tumu(vbool2_t mask
, vuint8m4_t maskedoff
, vfloat16m8_t src
, size_t vl
) {
727 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
730 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vfncvt_rtz_x_f_w_i16mf4_tumu
731 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i16> [[MASKEDOFF:%.*]], <vscale x 1 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
732 // CHECK-RV64-NEXT: entry:
733 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv1i16.nxv1f32.i64(<vscale x 1 x i16> [[MASKEDOFF]], <vscale x 1 x float> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 0)
734 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
736 vint16mf4_t
test_vfncvt_rtz_x_f_w_i16mf4_tumu(vbool64_t mask
, vint16mf4_t maskedoff
, vfloat32mf2_t src
, size_t vl
) {
737 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
740 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vfncvt_rtz_x_f_w_i16mf2_tumu
741 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i16> [[MASKEDOFF:%.*]], <vscale x 2 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
742 // CHECK-RV64-NEXT: entry:
743 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv2i16.nxv2f32.i64(<vscale x 2 x i16> [[MASKEDOFF]], <vscale x 2 x float> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 0)
744 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
746 vint16mf2_t
test_vfncvt_rtz_x_f_w_i16mf2_tumu(vbool32_t mask
, vint16mf2_t maskedoff
, vfloat32m1_t src
, size_t vl
) {
747 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
750 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vfncvt_rtz_x_f_w_i16m1_tumu
751 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i16> [[MASKEDOFF:%.*]], <vscale x 4 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
752 // CHECK-RV64-NEXT: entry:
753 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv4i16.nxv4f32.i64(<vscale x 4 x i16> [[MASKEDOFF]], <vscale x 4 x float> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 0)
754 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
756 vint16m1_t
test_vfncvt_rtz_x_f_w_i16m1_tumu(vbool16_t mask
, vint16m1_t maskedoff
, vfloat32m2_t src
, size_t vl
) {
757 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
760 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vfncvt_rtz_x_f_w_i16m2_tumu
761 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i16> [[MASKEDOFF:%.*]], <vscale x 8 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
762 // CHECK-RV64-NEXT: entry:
763 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv8i16.nxv8f32.i64(<vscale x 8 x i16> [[MASKEDOFF]], <vscale x 8 x float> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 0)
764 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
766 vint16m2_t
test_vfncvt_rtz_x_f_w_i16m2_tumu(vbool8_t mask
, vint16m2_t maskedoff
, vfloat32m4_t src
, size_t vl
) {
767 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
770 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vfncvt_rtz_x_f_w_i16m4_tumu
771 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i16> [[MASKEDOFF:%.*]], <vscale x 16 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
772 // CHECK-RV64-NEXT: entry:
773 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv16i16.nxv16f32.i64(<vscale x 16 x i16> [[MASKEDOFF]], <vscale x 16 x float> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 0)
774 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
776 vint16m4_t
test_vfncvt_rtz_x_f_w_i16m4_tumu(vbool4_t mask
, vint16m4_t maskedoff
, vfloat32m8_t src
, size_t vl
) {
777 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
780 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vfncvt_rtz_xu_f_w_u16mf4_tumu
781 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i16> [[MASKEDOFF:%.*]], <vscale x 1 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
782 // CHECK-RV64-NEXT: entry:
783 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv1i16.nxv1f32.i64(<vscale x 1 x i16> [[MASKEDOFF]], <vscale x 1 x float> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 0)
784 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
786 vuint16mf4_t
test_vfncvt_rtz_xu_f_w_u16mf4_tumu(vbool64_t mask
, vuint16mf4_t maskedoff
, vfloat32mf2_t src
, size_t vl
) {
787 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
790 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vfncvt_rtz_xu_f_w_u16mf2_tumu
791 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i16> [[MASKEDOFF:%.*]], <vscale x 2 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
792 // CHECK-RV64-NEXT: entry:
793 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv2i16.nxv2f32.i64(<vscale x 2 x i16> [[MASKEDOFF]], <vscale x 2 x float> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 0)
794 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
796 vuint16mf2_t
test_vfncvt_rtz_xu_f_w_u16mf2_tumu(vbool32_t mask
, vuint16mf2_t maskedoff
, vfloat32m1_t src
, size_t vl
) {
797 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
800 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vfncvt_rtz_xu_f_w_u16m1_tumu
801 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i16> [[MASKEDOFF:%.*]], <vscale x 4 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
802 // CHECK-RV64-NEXT: entry:
803 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv4i16.nxv4f32.i64(<vscale x 4 x i16> [[MASKEDOFF]], <vscale x 4 x float> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 0)
804 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
806 vuint16m1_t
test_vfncvt_rtz_xu_f_w_u16m1_tumu(vbool16_t mask
, vuint16m1_t maskedoff
, vfloat32m2_t src
, size_t vl
) {
807 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
810 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vfncvt_rtz_xu_f_w_u16m2_tumu
811 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i16> [[MASKEDOFF:%.*]], <vscale x 8 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
812 // CHECK-RV64-NEXT: entry:
813 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv8i16.nxv8f32.i64(<vscale x 8 x i16> [[MASKEDOFF]], <vscale x 8 x float> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 0)
814 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
816 vuint16m2_t
test_vfncvt_rtz_xu_f_w_u16m2_tumu(vbool8_t mask
, vuint16m2_t maskedoff
, vfloat32m4_t src
, size_t vl
) {
817 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
820 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vfncvt_rtz_xu_f_w_u16m4_tumu
821 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i16> [[MASKEDOFF:%.*]], <vscale x 16 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
822 // CHECK-RV64-NEXT: entry:
823 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv16i16.nxv16f32.i64(<vscale x 16 x i16> [[MASKEDOFF]], <vscale x 16 x float> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 0)
824 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
826 vuint16m4_t
test_vfncvt_rtz_xu_f_w_u16m4_tumu(vbool4_t mask
, vuint16m4_t maskedoff
, vfloat32m8_t src
, size_t vl
) {
827 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
830 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vfncvt_rtz_x_f_w_i32mf2_tumu
831 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i32> [[MASKEDOFF:%.*]], <vscale x 1 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
832 // CHECK-RV64-NEXT: entry:
833 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv1i32.nxv1f64.i64(<vscale x 1 x i32> [[MASKEDOFF]], <vscale x 1 x double> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 0)
834 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
836 vint32mf2_t
test_vfncvt_rtz_x_f_w_i32mf2_tumu(vbool64_t mask
, vint32mf2_t maskedoff
, vfloat64m1_t src
, size_t vl
) {
837 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
840 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vfncvt_rtz_x_f_w_i32m1_tumu
841 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i32> [[MASKEDOFF:%.*]], <vscale x 2 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
842 // CHECK-RV64-NEXT: entry:
843 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv2i32.nxv2f64.i64(<vscale x 2 x i32> [[MASKEDOFF]], <vscale x 2 x double> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 0)
844 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
846 vint32m1_t
test_vfncvt_rtz_x_f_w_i32m1_tumu(vbool32_t mask
, vint32m1_t maskedoff
, vfloat64m2_t src
, size_t vl
) {
847 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
850 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vfncvt_rtz_x_f_w_i32m2_tumu
851 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i32> [[MASKEDOFF:%.*]], <vscale x 4 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
852 // CHECK-RV64-NEXT: entry:
853 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv4i32.nxv4f64.i64(<vscale x 4 x i32> [[MASKEDOFF]], <vscale x 4 x double> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 0)
854 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
856 vint32m2_t
test_vfncvt_rtz_x_f_w_i32m2_tumu(vbool16_t mask
, vint32m2_t maskedoff
, vfloat64m4_t src
, size_t vl
) {
857 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
860 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vfncvt_rtz_x_f_w_i32m4_tumu
861 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i32> [[MASKEDOFF:%.*]], <vscale x 8 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
862 // CHECK-RV64-NEXT: entry:
863 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv8i32.nxv8f64.i64(<vscale x 8 x i32> [[MASKEDOFF]], <vscale x 8 x double> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 0)
864 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
866 vint32m4_t
test_vfncvt_rtz_x_f_w_i32m4_tumu(vbool8_t mask
, vint32m4_t maskedoff
, vfloat64m8_t src
, size_t vl
) {
867 return __riscv_vfncvt_rtz_x_tumu(mask
, maskedoff
, src
, vl
);
870 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vfncvt_rtz_xu_f_w_u32mf2_tumu
871 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i32> [[MASKEDOFF:%.*]], <vscale x 1 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
872 // CHECK-RV64-NEXT: entry:
873 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv1i32.nxv1f64.i64(<vscale x 1 x i32> [[MASKEDOFF]], <vscale x 1 x double> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 0)
874 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
876 vuint32mf2_t
test_vfncvt_rtz_xu_f_w_u32mf2_tumu(vbool64_t mask
, vuint32mf2_t maskedoff
, vfloat64m1_t src
, size_t vl
) {
877 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
880 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vfncvt_rtz_xu_f_w_u32m1_tumu
881 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i32> [[MASKEDOFF:%.*]], <vscale x 2 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
882 // CHECK-RV64-NEXT: entry:
883 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv2i32.nxv2f64.i64(<vscale x 2 x i32> [[MASKEDOFF]], <vscale x 2 x double> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 0)
884 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
886 vuint32m1_t
test_vfncvt_rtz_xu_f_w_u32m1_tumu(vbool32_t mask
, vuint32m1_t maskedoff
, vfloat64m2_t src
, size_t vl
) {
887 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
890 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vfncvt_rtz_xu_f_w_u32m2_tumu
891 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i32> [[MASKEDOFF:%.*]], <vscale x 4 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
892 // CHECK-RV64-NEXT: entry:
893 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv4i32.nxv4f64.i64(<vscale x 4 x i32> [[MASKEDOFF]], <vscale x 4 x double> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 0)
894 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
896 vuint32m2_t
test_vfncvt_rtz_xu_f_w_u32m2_tumu(vbool16_t mask
, vuint32m2_t maskedoff
, vfloat64m4_t src
, size_t vl
) {
897 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
900 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vfncvt_rtz_xu_f_w_u32m4_tumu
901 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i32> [[MASKEDOFF:%.*]], <vscale x 8 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
902 // CHECK-RV64-NEXT: entry:
903 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv8i32.nxv8f64.i64(<vscale x 8 x i32> [[MASKEDOFF]], <vscale x 8 x double> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 0)
904 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
906 vuint32m4_t
test_vfncvt_rtz_xu_f_w_u32m4_tumu(vbool8_t mask
, vuint32m4_t maskedoff
, vfloat64m8_t src
, size_t vl
) {
907 return __riscv_vfncvt_rtz_xu_tumu(mask
, maskedoff
, src
, vl
);
910 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vfncvt_rtz_x_f_w_i8mf8_mu
911 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i8> [[MASKEDOFF:%.*]], <vscale x 1 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
912 // CHECK-RV64-NEXT: entry:
913 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv1i8.nxv1f16.i64(<vscale x 1 x i8> [[MASKEDOFF]], <vscale x 1 x half> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 1)
914 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
916 vint8mf8_t
test_vfncvt_rtz_x_f_w_i8mf8_mu(vbool64_t mask
, vint8mf8_t maskedoff
, vfloat16mf4_t src
, size_t vl
) {
917 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
920 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vfncvt_rtz_x_f_w_i8mf4_mu
921 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i8> [[MASKEDOFF:%.*]], <vscale x 2 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
922 // CHECK-RV64-NEXT: entry:
923 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv2i8.nxv2f16.i64(<vscale x 2 x i8> [[MASKEDOFF]], <vscale x 2 x half> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 1)
924 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
926 vint8mf4_t
test_vfncvt_rtz_x_f_w_i8mf4_mu(vbool32_t mask
, vint8mf4_t maskedoff
, vfloat16mf2_t src
, size_t vl
) {
927 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
930 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vfncvt_rtz_x_f_w_i8mf2_mu
931 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i8> [[MASKEDOFF:%.*]], <vscale x 4 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
932 // CHECK-RV64-NEXT: entry:
933 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv4i8.nxv4f16.i64(<vscale x 4 x i8> [[MASKEDOFF]], <vscale x 4 x half> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 1)
934 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
936 vint8mf2_t
test_vfncvt_rtz_x_f_w_i8mf2_mu(vbool16_t mask
, vint8mf2_t maskedoff
, vfloat16m1_t src
, size_t vl
) {
937 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
940 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vfncvt_rtz_x_f_w_i8m1_mu
941 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i8> [[MASKEDOFF:%.*]], <vscale x 8 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
942 // CHECK-RV64-NEXT: entry:
943 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv8i8.nxv8f16.i64(<vscale x 8 x i8> [[MASKEDOFF]], <vscale x 8 x half> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 1)
944 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
946 vint8m1_t
test_vfncvt_rtz_x_f_w_i8m1_mu(vbool8_t mask
, vint8m1_t maskedoff
, vfloat16m2_t src
, size_t vl
) {
947 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
950 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vfncvt_rtz_x_f_w_i8m2_mu
951 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i8> [[MASKEDOFF:%.*]], <vscale x 16 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
952 // CHECK-RV64-NEXT: entry:
953 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv16i8.nxv16f16.i64(<vscale x 16 x i8> [[MASKEDOFF]], <vscale x 16 x half> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 1)
954 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
956 vint8m2_t
test_vfncvt_rtz_x_f_w_i8m2_mu(vbool4_t mask
, vint8m2_t maskedoff
, vfloat16m4_t src
, size_t vl
) {
957 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
960 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vfncvt_rtz_x_f_w_i8m4_mu
961 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i8> [[MASKEDOFF:%.*]], <vscale x 32 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
962 // CHECK-RV64-NEXT: entry:
963 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv32i8.nxv32f16.i64(<vscale x 32 x i8> [[MASKEDOFF]], <vscale x 32 x half> [[SRC]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 1)
964 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
966 vint8m4_t
test_vfncvt_rtz_x_f_w_i8m4_mu(vbool2_t mask
, vint8m4_t maskedoff
, vfloat16m8_t src
, size_t vl
) {
967 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
970 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i8> @test_vfncvt_rtz_xu_f_w_u8mf8_mu
971 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i8> [[MASKEDOFF:%.*]], <vscale x 1 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
972 // CHECK-RV64-NEXT: entry:
973 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv1i8.nxv1f16.i64(<vscale x 1 x i8> [[MASKEDOFF]], <vscale x 1 x half> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 1)
974 // CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
976 vuint8mf8_t
test_vfncvt_rtz_xu_f_w_u8mf8_mu(vbool64_t mask
, vuint8mf8_t maskedoff
, vfloat16mf4_t src
, size_t vl
) {
977 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
980 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i8> @test_vfncvt_rtz_xu_f_w_u8mf4_mu
981 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i8> [[MASKEDOFF:%.*]], <vscale x 2 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
982 // CHECK-RV64-NEXT: entry:
983 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv2i8.nxv2f16.i64(<vscale x 2 x i8> [[MASKEDOFF]], <vscale x 2 x half> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 1)
984 // CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
986 vuint8mf4_t
test_vfncvt_rtz_xu_f_w_u8mf4_mu(vbool32_t mask
, vuint8mf4_t maskedoff
, vfloat16mf2_t src
, size_t vl
) {
987 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
990 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i8> @test_vfncvt_rtz_xu_f_w_u8mf2_mu
991 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i8> [[MASKEDOFF:%.*]], <vscale x 4 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
992 // CHECK-RV64-NEXT: entry:
993 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv4i8.nxv4f16.i64(<vscale x 4 x i8> [[MASKEDOFF]], <vscale x 4 x half> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 1)
994 // CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
996 vuint8mf2_t
test_vfncvt_rtz_xu_f_w_u8mf2_mu(vbool16_t mask
, vuint8mf2_t maskedoff
, vfloat16m1_t src
, size_t vl
) {
997 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
1000 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i8> @test_vfncvt_rtz_xu_f_w_u8m1_mu
1001 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i8> [[MASKEDOFF:%.*]], <vscale x 8 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1002 // CHECK-RV64-NEXT: entry:
1003 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv8i8.nxv8f16.i64(<vscale x 8 x i8> [[MASKEDOFF]], <vscale x 8 x half> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 1)
1004 // CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
1006 vuint8m1_t
test_vfncvt_rtz_xu_f_w_u8m1_mu(vbool8_t mask
, vuint8m1_t maskedoff
, vfloat16m2_t src
, size_t vl
) {
1007 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
1010 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i8> @test_vfncvt_rtz_xu_f_w_u8m2_mu
1011 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i8> [[MASKEDOFF:%.*]], <vscale x 16 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1012 // CHECK-RV64-NEXT: entry:
1013 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv16i8.nxv16f16.i64(<vscale x 16 x i8> [[MASKEDOFF]], <vscale x 16 x half> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 1)
1014 // CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
1016 vuint8m2_t
test_vfncvt_rtz_xu_f_w_u8m2_mu(vbool4_t mask
, vuint8m2_t maskedoff
, vfloat16m4_t src
, size_t vl
) {
1017 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
1020 // CHECK-RV64-LABEL: define dso_local <vscale x 32 x i8> @test_vfncvt_rtz_xu_f_w_u8m4_mu
1021 // CHECK-RV64-SAME: (<vscale x 32 x i1> [[MASK:%.*]], <vscale x 32 x i8> [[MASKEDOFF:%.*]], <vscale x 32 x half> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1022 // CHECK-RV64-NEXT: entry:
1023 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv32i8.nxv32f16.i64(<vscale x 32 x i8> [[MASKEDOFF]], <vscale x 32 x half> [[SRC]], <vscale x 32 x i1> [[MASK]], i64 [[VL]], i64 1)
1024 // CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
1026 vuint8m4_t
test_vfncvt_rtz_xu_f_w_u8m4_mu(vbool2_t mask
, vuint8m4_t maskedoff
, vfloat16m8_t src
, size_t vl
) {
1027 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
1030 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vfncvt_rtz_x_f_w_i16mf4_mu
1031 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i16> [[MASKEDOFF:%.*]], <vscale x 1 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1032 // CHECK-RV64-NEXT: entry:
1033 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv1i16.nxv1f32.i64(<vscale x 1 x i16> [[MASKEDOFF]], <vscale x 1 x float> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 1)
1034 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
1036 vint16mf4_t
test_vfncvt_rtz_x_f_w_i16mf4_mu(vbool64_t mask
, vint16mf4_t maskedoff
, vfloat32mf2_t src
, size_t vl
) {
1037 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
1040 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vfncvt_rtz_x_f_w_i16mf2_mu
1041 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i16> [[MASKEDOFF:%.*]], <vscale x 2 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1042 // CHECK-RV64-NEXT: entry:
1043 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv2i16.nxv2f32.i64(<vscale x 2 x i16> [[MASKEDOFF]], <vscale x 2 x float> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 1)
1044 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
1046 vint16mf2_t
test_vfncvt_rtz_x_f_w_i16mf2_mu(vbool32_t mask
, vint16mf2_t maskedoff
, vfloat32m1_t src
, size_t vl
) {
1047 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
1050 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vfncvt_rtz_x_f_w_i16m1_mu
1051 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i16> [[MASKEDOFF:%.*]], <vscale x 4 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1052 // CHECK-RV64-NEXT: entry:
1053 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv4i16.nxv4f32.i64(<vscale x 4 x i16> [[MASKEDOFF]], <vscale x 4 x float> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 1)
1054 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
1056 vint16m1_t
test_vfncvt_rtz_x_f_w_i16m1_mu(vbool16_t mask
, vint16m1_t maskedoff
, vfloat32m2_t src
, size_t vl
) {
1057 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
1060 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vfncvt_rtz_x_f_w_i16m2_mu
1061 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i16> [[MASKEDOFF:%.*]], <vscale x 8 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1062 // CHECK-RV64-NEXT: entry:
1063 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv8i16.nxv8f32.i64(<vscale x 8 x i16> [[MASKEDOFF]], <vscale x 8 x float> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 1)
1064 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
1066 vint16m2_t
test_vfncvt_rtz_x_f_w_i16m2_mu(vbool8_t mask
, vint16m2_t maskedoff
, vfloat32m4_t src
, size_t vl
) {
1067 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
1070 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vfncvt_rtz_x_f_w_i16m4_mu
1071 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i16> [[MASKEDOFF:%.*]], <vscale x 16 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1072 // CHECK-RV64-NEXT: entry:
1073 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv16i16.nxv16f32.i64(<vscale x 16 x i16> [[MASKEDOFF]], <vscale x 16 x float> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 1)
1074 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
1076 vint16m4_t
test_vfncvt_rtz_x_f_w_i16m4_mu(vbool4_t mask
, vint16m4_t maskedoff
, vfloat32m8_t src
, size_t vl
) {
1077 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
1080 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i16> @test_vfncvt_rtz_xu_f_w_u16mf4_mu
1081 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i16> [[MASKEDOFF:%.*]], <vscale x 1 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1082 // CHECK-RV64-NEXT: entry:
1083 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv1i16.nxv1f32.i64(<vscale x 1 x i16> [[MASKEDOFF]], <vscale x 1 x float> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 1)
1084 // CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
1086 vuint16mf4_t
test_vfncvt_rtz_xu_f_w_u16mf4_mu(vbool64_t mask
, vuint16mf4_t maskedoff
, vfloat32mf2_t src
, size_t vl
) {
1087 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
1090 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i16> @test_vfncvt_rtz_xu_f_w_u16mf2_mu
1091 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i16> [[MASKEDOFF:%.*]], <vscale x 2 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1092 // CHECK-RV64-NEXT: entry:
1093 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv2i16.nxv2f32.i64(<vscale x 2 x i16> [[MASKEDOFF]], <vscale x 2 x float> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 1)
1094 // CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
1096 vuint16mf2_t
test_vfncvt_rtz_xu_f_w_u16mf2_mu(vbool32_t mask
, vuint16mf2_t maskedoff
, vfloat32m1_t src
, size_t vl
) {
1097 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
1100 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i16> @test_vfncvt_rtz_xu_f_w_u16m1_mu
1101 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i16> [[MASKEDOFF:%.*]], <vscale x 4 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1102 // CHECK-RV64-NEXT: entry:
1103 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv4i16.nxv4f32.i64(<vscale x 4 x i16> [[MASKEDOFF]], <vscale x 4 x float> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 1)
1104 // CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
1106 vuint16m1_t
test_vfncvt_rtz_xu_f_w_u16m1_mu(vbool16_t mask
, vuint16m1_t maskedoff
, vfloat32m2_t src
, size_t vl
) {
1107 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
1110 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i16> @test_vfncvt_rtz_xu_f_w_u16m2_mu
1111 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i16> [[MASKEDOFF:%.*]], <vscale x 8 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1112 // CHECK-RV64-NEXT: entry:
1113 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv8i16.nxv8f32.i64(<vscale x 8 x i16> [[MASKEDOFF]], <vscale x 8 x float> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 1)
1114 // CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
1116 vuint16m2_t
test_vfncvt_rtz_xu_f_w_u16m2_mu(vbool8_t mask
, vuint16m2_t maskedoff
, vfloat32m4_t src
, size_t vl
) {
1117 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
1120 // CHECK-RV64-LABEL: define dso_local <vscale x 16 x i16> @test_vfncvt_rtz_xu_f_w_u16m4_mu
1121 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], <vscale x 16 x i16> [[MASKEDOFF:%.*]], <vscale x 16 x float> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1122 // CHECK-RV64-NEXT: entry:
1123 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv16i16.nxv16f32.i64(<vscale x 16 x i16> [[MASKEDOFF]], <vscale x 16 x float> [[SRC]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 1)
1124 // CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
1126 vuint16m4_t
test_vfncvt_rtz_xu_f_w_u16m4_mu(vbool4_t mask
, vuint16m4_t maskedoff
, vfloat32m8_t src
, size_t vl
) {
1127 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
1130 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vfncvt_rtz_x_f_w_i32mf2_mu
1131 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i32> [[MASKEDOFF:%.*]], <vscale x 1 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1132 // CHECK-RV64-NEXT: entry:
1133 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv1i32.nxv1f64.i64(<vscale x 1 x i32> [[MASKEDOFF]], <vscale x 1 x double> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 1)
1134 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
1136 vint32mf2_t
test_vfncvt_rtz_x_f_w_i32mf2_mu(vbool64_t mask
, vint32mf2_t maskedoff
, vfloat64m1_t src
, size_t vl
) {
1137 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
1140 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vfncvt_rtz_x_f_w_i32m1_mu
1141 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i32> [[MASKEDOFF:%.*]], <vscale x 2 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1142 // CHECK-RV64-NEXT: entry:
1143 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv2i32.nxv2f64.i64(<vscale x 2 x i32> [[MASKEDOFF]], <vscale x 2 x double> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 1)
1144 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
1146 vint32m1_t
test_vfncvt_rtz_x_f_w_i32m1_mu(vbool32_t mask
, vint32m1_t maskedoff
, vfloat64m2_t src
, size_t vl
) {
1147 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
1150 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vfncvt_rtz_x_f_w_i32m2_mu
1151 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i32> [[MASKEDOFF:%.*]], <vscale x 4 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1152 // CHECK-RV64-NEXT: entry:
1153 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv4i32.nxv4f64.i64(<vscale x 4 x i32> [[MASKEDOFF]], <vscale x 4 x double> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 1)
1154 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
1156 vint32m2_t
test_vfncvt_rtz_x_f_w_i32m2_mu(vbool16_t mask
, vint32m2_t maskedoff
, vfloat64m4_t src
, size_t vl
) {
1157 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
1160 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vfncvt_rtz_x_f_w_i32m4_mu
1161 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i32> [[MASKEDOFF:%.*]], <vscale x 8 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1162 // CHECK-RV64-NEXT: entry:
1163 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vfncvt.rtz.x.f.w.mask.nxv8i32.nxv8f64.i64(<vscale x 8 x i32> [[MASKEDOFF]], <vscale x 8 x double> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 1)
1164 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
1166 vint32m4_t
test_vfncvt_rtz_x_f_w_i32m4_mu(vbool8_t mask
, vint32m4_t maskedoff
, vfloat64m8_t src
, size_t vl
) {
1167 return __riscv_vfncvt_rtz_x_mu(mask
, maskedoff
, src
, vl
);
1170 // CHECK-RV64-LABEL: define dso_local <vscale x 1 x i32> @test_vfncvt_rtz_xu_f_w_u32mf2_mu
1171 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], <vscale x 1 x i32> [[MASKEDOFF:%.*]], <vscale x 1 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1172 // CHECK-RV64-NEXT: entry:
1173 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv1i32.nxv1f64.i64(<vscale x 1 x i32> [[MASKEDOFF]], <vscale x 1 x double> [[SRC]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 1)
1174 // CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
1176 vuint32mf2_t
test_vfncvt_rtz_xu_f_w_u32mf2_mu(vbool64_t mask
, vuint32mf2_t maskedoff
, vfloat64m1_t src
, size_t vl
) {
1177 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
1180 // CHECK-RV64-LABEL: define dso_local <vscale x 2 x i32> @test_vfncvt_rtz_xu_f_w_u32m1_mu
1181 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], <vscale x 2 x i32> [[MASKEDOFF:%.*]], <vscale x 2 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1182 // CHECK-RV64-NEXT: entry:
1183 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv2i32.nxv2f64.i64(<vscale x 2 x i32> [[MASKEDOFF]], <vscale x 2 x double> [[SRC]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 1)
1184 // CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
1186 vuint32m1_t
test_vfncvt_rtz_xu_f_w_u32m1_mu(vbool32_t mask
, vuint32m1_t maskedoff
, vfloat64m2_t src
, size_t vl
) {
1187 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
1190 // CHECK-RV64-LABEL: define dso_local <vscale x 4 x i32> @test_vfncvt_rtz_xu_f_w_u32m2_mu
1191 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], <vscale x 4 x i32> [[MASKEDOFF:%.*]], <vscale x 4 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1192 // CHECK-RV64-NEXT: entry:
1193 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv4i32.nxv4f64.i64(<vscale x 4 x i32> [[MASKEDOFF]], <vscale x 4 x double> [[SRC]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 1)
1194 // CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
1196 vuint32m2_t
test_vfncvt_rtz_xu_f_w_u32m2_mu(vbool16_t mask
, vuint32m2_t maskedoff
, vfloat64m4_t src
, size_t vl
) {
1197 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);
1200 // CHECK-RV64-LABEL: define dso_local <vscale x 8 x i32> @test_vfncvt_rtz_xu_f_w_u32m4_mu
1201 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], <vscale x 8 x i32> [[MASKEDOFF:%.*]], <vscale x 8 x double> [[SRC:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
1202 // CHECK-RV64-NEXT: entry:
1203 // CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.riscv.vfncvt.rtz.xu.f.w.mask.nxv8i32.nxv8f64.i64(<vscale x 8 x i32> [[MASKEDOFF]], <vscale x 8 x double> [[SRC]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 1)
1204 // CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
1206 vuint32m4_t
test_vfncvt_rtz_xu_f_w_u32m4_mu(vbool8_t mask
, vuint32m4_t maskedoff
, vfloat64m8_t src
, size_t vl
) {
1207 return __riscv_vfncvt_rtz_xu_mu(mask
, maskedoff
, src
, vl
);