[Github] Label lldb-dap PRs (#125139)
[llvm-project.git] / clang / test / OpenMP / distribute_parallel_for_codegen.cpp
blobe9d524f1bbf692bf7fddbf274ae7cd182f6f5f1f
1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --function-signature --include-generated-funcs --replace-value-regex "__omp_offloading_[0-9a-z]+_[0-9a-z]+" "reduction_size[.].+[.]" "pl_cond[.].+[.|,]" --prefix-filecheck-ir-name _
2 // Test host code gen
3 // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK1
4 // RUN: %clang_cc1 -DLAMBDA -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
5 // RUN: %clang_cc1 -DLAMBDA -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK1
6 // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK3
7 // RUN: %clang_cc1 -DLAMBDA -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
8 // RUN: %clang_cc1 -DLAMBDA -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK3
10 // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
11 // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
12 // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
13 // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
14 // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
15 // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
17 // RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK9
18 // RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
19 // RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK9
20 // RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix=CHECK11
21 // RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
22 // RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix=CHECK11
24 // RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
25 // RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
26 // RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
27 // RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
28 // RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
29 // RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --implicit-check-not="{{__kmpc|__tgt}}"
30 // expected-no-diagnostics
31 #ifndef HEADER
32 #define HEADER
35 template <typename T>
36 T tmain() {
37 T *a, *b, *c;
38 int n = 10000;
39 int ch = 100;
41 // no schedule clauses
42 #pragma omp target
43 #pragma omp teams
44 #pragma omp distribute parallel for
45 for (int i = 0; i < n; ++i) {
46 #pragma omp cancel for
47 a[i] = b[i] + c[i];
50 // dist_schedule: static no chunk
51 #pragma omp target
52 #pragma omp teams
53 #pragma omp distribute parallel for dist_schedule(static)
54 for (int i = 0; i < n; ++i) {
55 a[i] = b[i] + c[i];
58 // dist_schedule: static chunk
59 #pragma omp target
60 #pragma omp teams
61 #pragma omp distribute parallel for dist_schedule(static, ch)
62 for (int i = 0; i < n; ++i) {
63 a[i] = b[i] + c[i];
66 // schedule: static no chunk
67 #pragma omp target
68 #pragma omp teams
69 #pragma omp distribute parallel for schedule(static)
70 for (int i = 0; i < n; ++i) {
71 a[i] = b[i] + c[i];
74 // schedule: static chunk
75 #pragma omp target
76 #pragma omp teams
77 #pragma omp distribute parallel for schedule(static, ch)
78 for (int i = 0; i < n; ++i) {
79 a[i] = b[i] + c[i];
82 // schedule: dynamic no chunk
83 #pragma omp target
84 #pragma omp teams
85 #pragma omp distribute parallel for schedule(dynamic)
86 for (int i = 0; i < n; ++i) {
87 a[i] = b[i] + c[i];
90 // schedule: dynamic chunk
91 #pragma omp target
92 #pragma omp teams
93 #pragma omp distribute parallel for schedule(dynamic, ch)
94 for (int i = 0; i < n; ++i) {
95 a[i] = b[i] + c[i];
98 return T();
101 int main() {
102 double *a, *b, *c;
103 int n = 10000;
104 int ch = 100;
106 #ifdef LAMBDA
107 [&]() {
116 // no schedule clauses
117 #pragma omp target
118 #pragma omp teams
120 #pragma omp distribute parallel for
121 for (int i = 0; i < n; ++i) {
122 a[i] = b[i] + c[i];
125 // check EUB for distribute
127 // initialize omp.iv
129 // check exit condition
131 // check that PrevLB and PrevUB are passed to the 'for'
132 // check that distlb and distub are properly passed to fork_call
134 // increment by stride (distInc - 'parallel for' executes the whole chunk) and latch
137 // implementation of 'parallel for'
140 // initialize lb and ub to PrevLB and PrevUB
142 // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
143 // In this case we use EUB
145 // initialize omp.iv
147 // check exit condition
149 // check that PrevLB and PrevUB are passed to the 'for'
151 // check stride 1 for 'for' in 'distribute parallel for'
154 [&]() {
155 a[i] = b[i] + c[i];
156 }();
159 // dist_schedule: static no chunk (same sa default - no dist_schedule)
160 #pragma omp target
161 #pragma omp teams
163 #pragma omp distribute parallel for dist_schedule(static)
164 for (int i = 0; i < n; ++i) {
165 a[i] = b[i] + c[i];
168 // check EUB for distribute
170 // initialize omp.iv
172 // check exit condition
174 // check that PrevLB and PrevUB are passed to the 'for'
175 // check that distlb and distub are properly passed to fork_call
177 // increment by stride (distInc - 'parallel for' executes the whole chunk) and latch
180 // implementation of 'parallel for'
183 // initialize lb and ub to PrevLB and PrevUB
185 // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
186 // In this case we use EUB
188 // initialize omp.iv
190 // check exit condition
192 // check that PrevLB and PrevUB are passed to the 'for'
194 // check stride 1 for 'for' in 'distribute parallel for'
196 [&]() {
197 a[i] = b[i] + c[i];
198 }();
201 // dist_schedule: static chunk
202 #pragma omp target
203 #pragma omp teams
205 #pragma omp distribute parallel for dist_schedule(static, ch)
206 for (int i = 0; i < n; ++i) {
207 a[i] = b[i] + c[i];
210 // check EUB for distribute
212 // initialize omp.iv
214 // check exit condition
216 // check that PrevLB and PrevUB are passed to the 'for'
217 // check that distlb and distub are properly passed to fork_call
219 // check DistInc
221 // Update UB
223 // Store LB in IV
226 // loop exit
228 // skip implementation of 'parallel for': using default scheduling and was tested above
229 [&]() {
230 a[i] = b[i] + c[i];
231 }();
234 // schedule: static no chunk
235 #pragma omp target
236 #pragma omp teams
238 #pragma omp distribute parallel for schedule(static)
239 for (int i = 0; i < n; ++i) {
240 a[i] = b[i] + c[i];
242 // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
244 // 'parallel for' implementation is the same as the case without schedule clase (static no chunk is the default)
247 // initialize lb and ub to PrevLB and PrevUB
249 // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
250 // In this case we use EUB
252 // initialize omp.iv
254 // check exit condition
256 // check that PrevLB and PrevUB are passed to the 'for'
258 // check stride 1 for 'for' in 'distribute parallel for'
261 [&]() {
262 a[i] = b[i] + c[i];
263 }();
266 // schedule: static chunk
267 #pragma omp target
268 #pragma omp teams
270 #pragma omp distribute parallel for schedule(static, ch)
271 for (int i = 0; i < n; ++i) {
272 a[i] = b[i] + c[i];
273 // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
275 // 'parallel for' implementation using outer and inner loops and PrevEUB
277 // initialize lb and ub to PrevLB and PrevUB
279 // check PrevEUB (using PrevUB instead of NumIt as upper bound)
281 // initialize omp.iv (IV = LB)
283 // outer loop: while (IV < UB) {
287 // skip body branch
289 // IV = IV + 1 and inner loop latch
291 // check NextLB and NextUB
294 [&]() {
295 a[i] = b[i] + c[i];
296 }();
299 // schedule: dynamic no chunk
300 #pragma omp target
301 #pragma omp teams
303 #pragma omp distribute parallel for schedule(dynamic)
304 for (int i = 0; i < n; ++i) {
305 a[i] = b[i] + c[i];
306 // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
308 // 'parallel for' implementation using outer and inner loops and PrevEUB
310 // initialize lb and ub to PrevLB and PrevUB
313 // initialize omp.iv (IV = LB)
316 // skip body branch
318 // IV = IV + 1 and inner loop latch
320 // check NextLB and NextUB
323 [&]() {
324 a[i] = b[i] + c[i];
325 }();
328 // schedule: dynamic chunk
329 #pragma omp target
330 #pragma omp teams
332 #pragma omp distribute parallel for schedule(dynamic, ch)
333 for (int i = 0; i < n; ++i) {
334 a[i] = b[i] + c[i];
335 // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
337 // 'parallel for' implementation using outer and inner loops and PrevEUB
339 // initialize lb and ub to PrevLB and PrevUB
342 // initialize omp.iv (IV = LB)
345 // skip body branch
347 // IV = IV + 1 and inner loop latch
349 // check NextLB and NextUB
352 [&]() {
353 a[i] = b[i] + c[i];
354 }();
356 }();
357 return 0;
358 #else
368 // no schedule clauses
369 #pragma omp target
370 #pragma omp teams
372 #pragma omp distribute parallel for
373 for (int i = 0; i < n; ++i) {
374 a[i] = b[i] + c[i];
377 // check EUB for distribute
379 // initialize omp.iv
381 // check exit condition
383 // check that PrevLB and PrevUB are passed to the 'for'
384 // check that distlb and distub are properly passed to fork_call
386 // increment by stride (distInc - 'parallel for' executes the whole chunk) and latch
389 // implementation of 'parallel for'
392 // initialize lb and ub to PrevLB and PrevUB
394 // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
395 // In this case we use EUB
397 // initialize omp.iv
399 // check exit condition
401 // check that PrevLB and PrevUB are passed to the 'for'
403 // check stride 1 for 'for' in 'distribute parallel for'
407 // dist_schedule: static no chunk
408 #pragma omp target
409 #pragma omp teams
411 #pragma omp distribute parallel for dist_schedule(static)
412 for (int i = 0; i < n; ++i) {
413 a[i] = b[i] + c[i];
416 // check EUB for distribute
418 // initialize omp.iv
420 // check exit condition
422 // check that PrevLB and PrevUB are passed to the 'for'
423 // check that distlb and distub are properly passed to fork_call
425 // increment by stride (distInc - 'parallel for' executes the whole chunk) and latch
428 // implementation of 'parallel for'
431 // initialize lb and ub to PrevLB and PrevUB
433 // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
434 // In this case we use EUB
436 // initialize omp.iv
438 // check exit condition
440 // check that PrevLB and PrevUB are passed to the 'for'
442 // check stride 1 for 'for' in 'distribute parallel for'
446 // dist_schedule: static chunk
447 #pragma omp target
448 #pragma omp teams
450 #pragma omp distribute parallel for dist_schedule(static, ch)
451 for (int i = 0; i < n; ++i) {
452 a[i] = b[i] + c[i];
454 // unlike the previous tests, in this one we have a outer and inner loop for 'distribute'
456 // check EUB for distribute
458 // initialize omp.iv
460 // check exit condition
462 // check that PrevLB and PrevUB are passed to the 'for'
463 // check that distlb and distub are properly passed to fork_call
465 // check DistInc
467 // Update UB
469 // Store LB in IV
472 // loop exit
474 // skip implementation of 'parallel for': using default scheduling and was tested above
477 // schedule: static no chunk
478 #pragma omp target
479 #pragma omp teams
481 #pragma omp distribute parallel for schedule(static)
482 for (int i = 0; i < n; ++i) {
483 a[i] = b[i] + c[i];
485 // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
487 // 'parallel for' implementation is the same as the case without schedule clase (static no chunk is the default)
490 // initialize lb and ub to PrevLB and PrevUB
492 // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
493 // In this case we use EUB
495 // initialize omp.iv
497 // check exit condition
499 // check that PrevLB and PrevUB are passed to the 'for'
501 // check stride 1 for 'for' in 'distribute parallel for'
505 // schedule: static chunk
506 #pragma omp target
507 #pragma omp teams
509 #pragma omp distribute parallel for schedule(static, ch)
510 for (int i = 0; i < n; ++i) {
511 a[i] = b[i] + c[i];
512 // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
514 // 'parallel for' implementation using outer and inner loops and PrevEUB
516 // initialize lb and ub to PrevLB and PrevUB
518 // check PrevEUB (using PrevUB instead of NumIt as upper bound)
520 // initialize omp.iv (IV = LB)
522 // outer loop: while (IV < UB) {
526 // skip body branch
528 // IV = IV + 1 and inner loop latch
530 // check NextLB and NextUB
535 // schedule: dynamic no chunk
536 #pragma omp target
537 #pragma omp teams
539 #pragma omp distribute parallel for schedule(dynamic)
540 for (int i = 0; i < n; ++i) {
541 a[i] = b[i] + c[i];
542 // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
544 // 'parallel for' implementation using outer and inner loops and PrevEUB
546 // initialize lb and ub to PrevLB and PrevUB
549 // initialize omp.iv (IV = LB)
552 // skip body branch
554 // IV = IV + 1 and inner loop latch
556 // check NextLB and NextUB
561 // schedule: dynamic chunk
562 #pragma omp target
563 #pragma omp teams
565 #pragma omp distribute parallel for schedule(dynamic, ch)
566 for (int i = 0; i < n; ++i) {
567 a[i] = b[i] + c[i];
568 // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
570 // 'parallel for' implementation using outer and inner loops and PrevEUB
572 // initialize lb and ub to PrevLB and PrevUB
575 // initialize omp.iv (IV = LB)
578 // skip body branch
580 // IV = IV + 1 and inner loop latch
582 // check NextLB and NextUB
587 return tmain<int>();
588 #endif
591 // check code
603 // check EUB for distribute
605 // initialize omp.iv
607 // check exit condition
609 // check that PrevLB and PrevUB are passed to the 'for'
610 // check that distlb and distub are properly passed to fork_call
612 // increment by stride (distInc - 'parallel for' executes the whole chunk) and latch
615 // implementation of 'parallel for'
618 // initialize lb and ub to PrevLB and PrevUB
620 // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
621 // In this case we use EUB
623 // initialize omp.iv
625 // check exit condition
627 // check that PrevLB and PrevUB are passed to the 'for'
629 // check stride 1 for 'for' in 'distribute parallel for'
635 // check EUB for distribute
637 // initialize omp.iv
639 // check exit condition
641 // check that PrevLB and PrevUB are passed to the 'for'
642 // check that distlb and distub are properly passed to fork_call
644 // increment by stride (distInc - 'parallel for' executes the whole chunk) and latch
647 // implementation of 'parallel for'
650 // initialize lb and ub to PrevLB and PrevUB
652 // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
653 // In this case we use EUB
655 // initialize omp.iv
657 // check exit condition
659 // check that PrevLB and PrevUB are passed to the 'for'
661 // check stride 1 for 'for' in 'distribute parallel for'
666 // unlike the previous tests, in this one we have a outer and inner loop for 'distribute'
668 // check EUB for distribute
670 // initialize omp.iv
672 // check exit condition
674 // check that PrevLB and PrevUB are passed to the 'for'
675 // check that distlb and distub are properly passed to fork_call
677 // check DistInc
679 // Update UB
681 // Store LB in IV
684 // loop exit
686 // skip implementation of 'parallel for': using default scheduling and was tested above
690 // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
692 // 'parallel for' implementation is the same as the case without schedule clase (static no chunk is the default)
695 // initialize lb and ub to PrevLB and PrevUB
697 // PrevEUB is only used when 'for' has a chunked schedule, otherwise EUB is used
698 // In this case we use EUB
700 // initialize omp.iv
702 // check exit condition
704 // check that PrevLB and PrevUB are passed to the 'for'
706 // check stride 1 for 'for' in 'distribute parallel for'
710 // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
712 // 'parallel for' implementation using outer and inner loops and PrevEUB
714 // initialize lb and ub to PrevLB and PrevUB
716 // check PrevEUB (using PrevUB instead of NumIt as upper bound)
718 // initialize omp.iv (IV = LB)
720 // outer loop: while (IV < UB) {
724 // skip body branch
726 // IV = IV + 1 and inner loop latch
728 // check NextLB and NextUB
733 // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
735 // 'parallel for' implementation using outer and inner loops and PrevEUB
737 // initialize lb and ub to PrevLB and PrevUB
740 // initialize omp.iv (IV = LB)
743 // skip body branch
745 // IV = IV + 1 and inner loop latch
747 // check NextLB and NextUB
752 // skip rest of implementation of 'distribute' as it is tested above for default dist_schedule case
754 // 'parallel for' implementation using outer and inner loops and PrevEUB
756 // initialize lb and ub to PrevLB and PrevUB
759 // initialize omp.iv (IV = LB)
762 // skip body branch
764 // IV = IV + 1 and inner loop latch
766 // check NextLB and NextUB
769 #endif
770 // CHECK1-LABEL: define {{[^@]+}}@main
771 // CHECK1-SAME: () #[[ATTR0:[0-9]+]] {
772 // CHECK1-NEXT: entry:
773 // CHECK1-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
774 // CHECK1-NEXT: [[A:%.*]] = alloca ptr, align 8
775 // CHECK1-NEXT: [[B:%.*]] = alloca ptr, align 8
776 // CHECK1-NEXT: [[C:%.*]] = alloca ptr, align 8
777 // CHECK1-NEXT: [[N:%.*]] = alloca i32, align 4
778 // CHECK1-NEXT: [[CH:%.*]] = alloca i32, align 4
779 // CHECK1-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 8
780 // CHECK1-NEXT: store i32 0, ptr [[RETVAL]], align 4
781 // CHECK1-NEXT: store i32 10000, ptr [[N]], align 4
782 // CHECK1-NEXT: store i32 100, ptr [[CH]], align 4
783 // CHECK1-NEXT: [[TMP0:%.*]] = getelementptr inbounds nuw [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 0
784 // CHECK1-NEXT: store ptr [[N]], ptr [[TMP0]], align 8
785 // CHECK1-NEXT: [[TMP1:%.*]] = getelementptr inbounds nuw [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 1
786 // CHECK1-NEXT: store ptr [[A]], ptr [[TMP1]], align 8
787 // CHECK1-NEXT: [[TMP2:%.*]] = getelementptr inbounds nuw [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 2
788 // CHECK1-NEXT: store ptr [[B]], ptr [[TMP2]], align 8
789 // CHECK1-NEXT: [[TMP3:%.*]] = getelementptr inbounds nuw [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 3
790 // CHECK1-NEXT: store ptr [[C]], ptr [[TMP3]], align 8
791 // CHECK1-NEXT: [[TMP4:%.*]] = getelementptr inbounds nuw [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 4
792 // CHECK1-NEXT: store ptr [[CH]], ptr [[TMP4]], align 8
793 // CHECK1-NEXT: call void @"_ZZ4mainENK3$_0clEv"(ptr noundef nonnull align 8 dereferenceable(40) [[REF_TMP]])
794 // CHECK1-NEXT: ret i32 0
797 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117
798 // CHECK1-SAME: (i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2:[0-9]+]] {
799 // CHECK1-NEXT: entry:
800 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
801 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
802 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
803 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
804 // CHECK1-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
805 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
806 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
807 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
808 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3:[0-9]+]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
809 // CHECK1-NEXT: ret void
812 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117.omp_outlined
813 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
814 // CHECK1-NEXT: entry:
815 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
816 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
817 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
818 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
819 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
820 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
821 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
822 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
823 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
824 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
825 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
826 // CHECK1-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
827 // CHECK1-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
828 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
829 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
830 // CHECK1-NEXT: [[I3:%.*]] = alloca i32, align 4
831 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
832 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
833 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
834 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
835 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
836 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
837 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
838 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
839 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
840 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
841 // CHECK1-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
842 // CHECK1-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
843 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
844 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
845 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
846 // CHECK1-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
847 // CHECK1-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
848 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
849 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
850 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
851 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
852 // CHECK1: omp.precond.then:
853 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
854 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
855 // CHECK1-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
856 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
857 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
858 // CHECK1-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
859 // CHECK1-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
860 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
861 // CHECK1-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
862 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
863 // CHECK1-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
864 // CHECK1-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
865 // CHECK1: cond.true:
866 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
867 // CHECK1-NEXT: br label [[COND_END:%.*]]
868 // CHECK1: cond.false:
869 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
870 // CHECK1-NEXT: br label [[COND_END]]
871 // CHECK1: cond.end:
872 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
873 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
874 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
875 // CHECK1-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
876 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
877 // CHECK1: omp.inner.for.cond:
878 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
879 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
880 // CHECK1-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
881 // CHECK1-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
882 // CHECK1: omp.inner.for.body:
883 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
884 // CHECK1-NEXT: [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
885 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
886 // CHECK1-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
887 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117.omp_outlined.omp_outlined, i64 [[TMP18]], i64 [[TMP20]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
888 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
889 // CHECK1: omp.inner.for.inc:
890 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
891 // CHECK1-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
892 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
893 // CHECK1-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
894 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
895 // CHECK1: omp.inner.for.end:
896 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
897 // CHECK1: omp.loop.exit:
898 // CHECK1-NEXT: [[TMP23:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
899 // CHECK1-NEXT: [[TMP24:%.*]] = load i32, ptr [[TMP23]], align 4
900 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP24]])
901 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
902 // CHECK1: omp.precond.end:
903 // CHECK1-NEXT: ret void
906 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117.omp_outlined.omp_outlined
907 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
908 // CHECK1-NEXT: entry:
909 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
910 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
911 // CHECK1-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
912 // CHECK1-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
913 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
914 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
915 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
916 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
917 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
918 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
919 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
920 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
921 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
922 // CHECK1-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
923 // CHECK1-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
924 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
925 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
926 // CHECK1-NEXT: [[I4:%.*]] = alloca i32, align 4
927 // CHECK1-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 8
928 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
929 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
930 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
931 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
932 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
933 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
934 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
935 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
936 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
937 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
938 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
939 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
940 // CHECK1-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
941 // CHECK1-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
942 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
943 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
944 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
945 // CHECK1-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
946 // CHECK1-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
947 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
948 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
949 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
950 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
951 // CHECK1: omp.precond.then:
952 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
953 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
954 // CHECK1-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
955 // CHECK1-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
956 // CHECK1-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
957 // CHECK1-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
958 // CHECK1-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
959 // CHECK1-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
960 // CHECK1-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
961 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
962 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
963 // CHECK1-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
964 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
965 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2:[0-9]+]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
966 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
967 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
968 // CHECK1-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
969 // CHECK1-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
970 // CHECK1: cond.true:
971 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
972 // CHECK1-NEXT: br label [[COND_END:%.*]]
973 // CHECK1: cond.false:
974 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
975 // CHECK1-NEXT: br label [[COND_END]]
976 // CHECK1: cond.end:
977 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
978 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
979 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
980 // CHECK1-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
981 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
982 // CHECK1: omp.inner.for.cond:
983 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
984 // CHECK1-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
985 // CHECK1-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
986 // CHECK1-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
987 // CHECK1: omp.inner.for.body:
988 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
989 // CHECK1-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
990 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
991 // CHECK1-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
992 // CHECK1-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 8
993 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[I4]], align 4
994 // CHECK1-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
995 // CHECK1-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i64 [[IDXPROM]]
996 // CHECK1-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 8
997 // CHECK1-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 8
998 // CHECK1-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
999 // CHECK1-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
1000 // CHECK1-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i64 [[IDXPROM7]]
1001 // CHECK1-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX8]], align 8
1002 // CHECK1-NEXT: [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
1003 // CHECK1-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 8
1004 // CHECK1-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
1005 // CHECK1-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
1006 // CHECK1-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i64 [[IDXPROM10]]
1007 // CHECK1-NEXT: store double [[ADD9]], ptr [[ARRAYIDX11]], align 8
1008 // CHECK1-NEXT: [[TMP28:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 0
1009 // CHECK1-NEXT: store ptr [[TMP1]], ptr [[TMP28]], align 8
1010 // CHECK1-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 1
1011 // CHECK1-NEXT: store ptr [[I4]], ptr [[TMP29]], align 8
1012 // CHECK1-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 2
1013 // CHECK1-NEXT: store ptr [[TMP2]], ptr [[TMP30]], align 8
1014 // CHECK1-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 3
1015 // CHECK1-NEXT: store ptr [[TMP3]], ptr [[TMP31]], align 8
1016 // CHECK1-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(ptr noundef nonnull align 8 dereferenceable(32) [[REF_TMP]])
1017 // CHECK1-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
1018 // CHECK1: omp.body.continue:
1019 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1020 // CHECK1: omp.inner.for.inc:
1021 // CHECK1-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1022 // CHECK1-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP32]], 1
1023 // CHECK1-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4
1024 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
1025 // CHECK1: omp.inner.for.end:
1026 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1027 // CHECK1: omp.loop.exit:
1028 // CHECK1-NEXT: [[TMP33:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1029 // CHECK1-NEXT: [[TMP34:%.*]] = load i32, ptr [[TMP33]], align 4
1030 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP34]])
1031 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
1032 // CHECK1: omp.precond.end:
1033 // CHECK1-NEXT: ret void
1036 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l160
1037 // CHECK1-SAME: (i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2]] {
1038 // CHECK1-NEXT: entry:
1039 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
1040 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
1041 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
1042 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
1043 // CHECK1-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
1044 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
1045 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
1046 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
1047 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l160.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
1048 // CHECK1-NEXT: ret void
1051 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l160.omp_outlined
1052 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
1053 // CHECK1-NEXT: entry:
1054 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
1055 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
1056 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
1057 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
1058 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
1059 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
1060 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1061 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
1062 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
1063 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
1064 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
1065 // CHECK1-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
1066 // CHECK1-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
1067 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1068 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1069 // CHECK1-NEXT: [[I3:%.*]] = alloca i32, align 4
1070 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
1071 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
1072 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
1073 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
1074 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
1075 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
1076 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
1077 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
1078 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
1079 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
1080 // CHECK1-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
1081 // CHECK1-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
1082 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
1083 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
1084 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
1085 // CHECK1-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
1086 // CHECK1-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
1087 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
1088 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
1089 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
1090 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
1091 // CHECK1: omp.precond.then:
1092 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
1093 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1094 // CHECK1-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
1095 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1096 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1097 // CHECK1-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1098 // CHECK1-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
1099 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
1100 // CHECK1-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1101 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1102 // CHECK1-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
1103 // CHECK1-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1104 // CHECK1: cond.true:
1105 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1106 // CHECK1-NEXT: br label [[COND_END:%.*]]
1107 // CHECK1: cond.false:
1108 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1109 // CHECK1-NEXT: br label [[COND_END]]
1110 // CHECK1: cond.end:
1111 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
1112 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
1113 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
1114 // CHECK1-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
1115 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1116 // CHECK1: omp.inner.for.cond:
1117 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1118 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1119 // CHECK1-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
1120 // CHECK1-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1121 // CHECK1: omp.inner.for.body:
1122 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
1123 // CHECK1-NEXT: [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
1124 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1125 // CHECK1-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
1126 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l160.omp_outlined.omp_outlined, i64 [[TMP18]], i64 [[TMP20]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
1127 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1128 // CHECK1: omp.inner.for.inc:
1129 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1130 // CHECK1-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
1131 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
1132 // CHECK1-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
1133 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
1134 // CHECK1: omp.inner.for.end:
1135 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1136 // CHECK1: omp.loop.exit:
1137 // CHECK1-NEXT: [[TMP23:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1138 // CHECK1-NEXT: [[TMP24:%.*]] = load i32, ptr [[TMP23]], align 4
1139 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP24]])
1140 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
1141 // CHECK1: omp.precond.end:
1142 // CHECK1-NEXT: ret void
1145 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l160.omp_outlined.omp_outlined
1146 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
1147 // CHECK1-NEXT: entry:
1148 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
1149 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
1150 // CHECK1-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
1151 // CHECK1-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
1152 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
1153 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
1154 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
1155 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
1156 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1157 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
1158 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
1159 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
1160 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
1161 // CHECK1-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
1162 // CHECK1-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
1163 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1164 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1165 // CHECK1-NEXT: [[I4:%.*]] = alloca i32, align 4
1166 // CHECK1-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_1:%.*]], align 8
1167 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
1168 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
1169 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
1170 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
1171 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
1172 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
1173 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
1174 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
1175 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
1176 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
1177 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
1178 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
1179 // CHECK1-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
1180 // CHECK1-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
1181 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
1182 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
1183 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
1184 // CHECK1-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
1185 // CHECK1-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
1186 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
1187 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
1188 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
1189 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
1190 // CHECK1: omp.precond.then:
1191 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
1192 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1193 // CHECK1-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
1194 // CHECK1-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
1195 // CHECK1-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
1196 // CHECK1-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
1197 // CHECK1-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
1198 // CHECK1-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
1199 // CHECK1-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
1200 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1201 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1202 // CHECK1-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1203 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
1204 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
1205 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1206 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1207 // CHECK1-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
1208 // CHECK1-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1209 // CHECK1: cond.true:
1210 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1211 // CHECK1-NEXT: br label [[COND_END:%.*]]
1212 // CHECK1: cond.false:
1213 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1214 // CHECK1-NEXT: br label [[COND_END]]
1215 // CHECK1: cond.end:
1216 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
1217 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
1218 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
1219 // CHECK1-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
1220 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1221 // CHECK1: omp.inner.for.cond:
1222 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1223 // CHECK1-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1224 // CHECK1-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
1225 // CHECK1-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1226 // CHECK1: omp.inner.for.body:
1227 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1228 // CHECK1-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
1229 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
1230 // CHECK1-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
1231 // CHECK1-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 8
1232 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[I4]], align 4
1233 // CHECK1-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
1234 // CHECK1-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i64 [[IDXPROM]]
1235 // CHECK1-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 8
1236 // CHECK1-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 8
1237 // CHECK1-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
1238 // CHECK1-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
1239 // CHECK1-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i64 [[IDXPROM7]]
1240 // CHECK1-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX8]], align 8
1241 // CHECK1-NEXT: [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
1242 // CHECK1-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 8
1243 // CHECK1-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
1244 // CHECK1-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
1245 // CHECK1-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i64 [[IDXPROM10]]
1246 // CHECK1-NEXT: store double [[ADD9]], ptr [[ARRAYIDX11]], align 8
1247 // CHECK1-NEXT: [[TMP28:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_1]], ptr [[REF_TMP]], i32 0, i32 0
1248 // CHECK1-NEXT: store ptr [[TMP1]], ptr [[TMP28]], align 8
1249 // CHECK1-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_1]], ptr [[REF_TMP]], i32 0, i32 1
1250 // CHECK1-NEXT: store ptr [[I4]], ptr [[TMP29]], align 8
1251 // CHECK1-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_1]], ptr [[REF_TMP]], i32 0, i32 2
1252 // CHECK1-NEXT: store ptr [[TMP2]], ptr [[TMP30]], align 8
1253 // CHECK1-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_1]], ptr [[REF_TMP]], i32 0, i32 3
1254 // CHECK1-NEXT: store ptr [[TMP3]], ptr [[TMP31]], align 8
1255 // CHECK1-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE0_clEv"(ptr noundef nonnull align 8 dereferenceable(32) [[REF_TMP]])
1256 // CHECK1-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
1257 // CHECK1: omp.body.continue:
1258 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1259 // CHECK1: omp.inner.for.inc:
1260 // CHECK1-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1261 // CHECK1-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP32]], 1
1262 // CHECK1-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4
1263 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
1264 // CHECK1: omp.inner.for.end:
1265 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1266 // CHECK1: omp.loop.exit:
1267 // CHECK1-NEXT: [[TMP33:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1268 // CHECK1-NEXT: [[TMP34:%.*]] = load i32, ptr [[TMP33]], align 4
1269 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP34]])
1270 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
1271 // CHECK1: omp.precond.end:
1272 // CHECK1-NEXT: ret void
1275 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l202
1276 // CHECK1-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2]] {
1277 // CHECK1-NEXT: entry:
1278 // CHECK1-NEXT: [[CH_ADDR:%.*]] = alloca i64, align 8
1279 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
1280 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
1281 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
1282 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
1283 // CHECK1-NEXT: store i64 [[CH]], ptr [[CH_ADDR]], align 8
1284 // CHECK1-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
1285 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
1286 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
1287 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
1288 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l202.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
1289 // CHECK1-NEXT: ret void
1292 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l202.omp_outlined
1293 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
1294 // CHECK1-NEXT: entry:
1295 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
1296 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
1297 // CHECK1-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 8
1298 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
1299 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
1300 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
1301 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
1302 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1303 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
1304 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
1305 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
1306 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
1307 // CHECK1-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
1308 // CHECK1-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
1309 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1310 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1311 // CHECK1-NEXT: [[I3:%.*]] = alloca i32, align 4
1312 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
1313 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
1314 // CHECK1-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 8
1315 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
1316 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
1317 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
1318 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
1319 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 8
1320 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 8
1321 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 8
1322 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 8
1323 // CHECK1-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 8
1324 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP1]], align 4
1325 // CHECK1-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
1326 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
1327 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
1328 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
1329 // CHECK1-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
1330 // CHECK1-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
1331 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
1332 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
1333 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
1334 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
1335 // CHECK1: omp.precond.then:
1336 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
1337 // CHECK1-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1338 // CHECK1-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_COMB_UB]], align 4
1339 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1340 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1341 // CHECK1-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP0]], align 4
1342 // CHECK1-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1343 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
1344 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 91, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
1345 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1346 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1347 // CHECK1-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
1348 // CHECK1-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1349 // CHECK1: cond.true:
1350 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1351 // CHECK1-NEXT: br label [[COND_END:%.*]]
1352 // CHECK1: cond.false:
1353 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1354 // CHECK1-NEXT: br label [[COND_END]]
1355 // CHECK1: cond.end:
1356 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
1357 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
1358 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
1359 // CHECK1-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
1360 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1361 // CHECK1: omp.inner.for.cond:
1362 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1363 // CHECK1-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1364 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
1365 // CHECK1-NEXT: [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
1366 // CHECK1-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1367 // CHECK1: omp.inner.for.body:
1368 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
1369 // CHECK1-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
1370 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1371 // CHECK1-NEXT: [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
1372 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l202.omp_outlined.omp_outlined, i64 [[TMP20]], i64 [[TMP22]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]])
1373 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1374 // CHECK1: omp.inner.for.inc:
1375 // CHECK1-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1376 // CHECK1-NEXT: [[TMP24:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
1377 // CHECK1-NEXT: [[ADD6:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
1378 // CHECK1-NEXT: store i32 [[ADD6]], ptr [[DOTOMP_IV]], align 4
1379 // CHECK1-NEXT: [[TMP25:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
1380 // CHECK1-NEXT: [[TMP26:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
1381 // CHECK1-NEXT: [[ADD7:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
1382 // CHECK1-NEXT: store i32 [[ADD7]], ptr [[DOTOMP_COMB_LB]], align 4
1383 // CHECK1-NEXT: [[TMP27:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1384 // CHECK1-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
1385 // CHECK1-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP27]], [[TMP28]]
1386 // CHECK1-NEXT: store i32 [[ADD8]], ptr [[DOTOMP_COMB_UB]], align 4
1387 // CHECK1-NEXT: [[TMP29:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1388 // CHECK1-NEXT: [[TMP30:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1389 // CHECK1-NEXT: [[CMP9:%.*]] = icmp sgt i32 [[TMP29]], [[TMP30]]
1390 // CHECK1-NEXT: br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
1391 // CHECK1: cond.true10:
1392 // CHECK1-NEXT: [[TMP31:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1393 // CHECK1-NEXT: br label [[COND_END12:%.*]]
1394 // CHECK1: cond.false11:
1395 // CHECK1-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1396 // CHECK1-NEXT: br label [[COND_END12]]
1397 // CHECK1: cond.end12:
1398 // CHECK1-NEXT: [[COND13:%.*]] = phi i32 [ [[TMP31]], [[COND_TRUE10]] ], [ [[TMP32]], [[COND_FALSE11]] ]
1399 // CHECK1-NEXT: store i32 [[COND13]], ptr [[DOTOMP_COMB_UB]], align 4
1400 // CHECK1-NEXT: [[TMP33:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
1401 // CHECK1-NEXT: store i32 [[TMP33]], ptr [[DOTOMP_IV]], align 4
1402 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
1403 // CHECK1: omp.inner.for.end:
1404 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1405 // CHECK1: omp.loop.exit:
1406 // CHECK1-NEXT: [[TMP34:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1407 // CHECK1-NEXT: [[TMP35:%.*]] = load i32, ptr [[TMP34]], align 4
1408 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP35]])
1409 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
1410 // CHECK1: omp.precond.end:
1411 // CHECK1-NEXT: ret void
1414 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l202.omp_outlined.omp_outlined
1415 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
1416 // CHECK1-NEXT: entry:
1417 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
1418 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
1419 // CHECK1-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
1420 // CHECK1-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
1421 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
1422 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
1423 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
1424 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
1425 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1426 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
1427 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
1428 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
1429 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
1430 // CHECK1-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
1431 // CHECK1-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
1432 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1433 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1434 // CHECK1-NEXT: [[I4:%.*]] = alloca i32, align 4
1435 // CHECK1-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_2:%.*]], align 8
1436 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
1437 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
1438 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
1439 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
1440 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
1441 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
1442 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
1443 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
1444 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
1445 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
1446 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
1447 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
1448 // CHECK1-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
1449 // CHECK1-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
1450 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
1451 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
1452 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
1453 // CHECK1-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
1454 // CHECK1-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
1455 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
1456 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
1457 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
1458 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
1459 // CHECK1: omp.precond.then:
1460 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
1461 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1462 // CHECK1-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
1463 // CHECK1-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
1464 // CHECK1-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
1465 // CHECK1-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
1466 // CHECK1-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
1467 // CHECK1-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
1468 // CHECK1-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
1469 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1470 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1471 // CHECK1-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1472 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
1473 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
1474 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1475 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1476 // CHECK1-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
1477 // CHECK1-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1478 // CHECK1: cond.true:
1479 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1480 // CHECK1-NEXT: br label [[COND_END:%.*]]
1481 // CHECK1: cond.false:
1482 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1483 // CHECK1-NEXT: br label [[COND_END]]
1484 // CHECK1: cond.end:
1485 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
1486 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
1487 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
1488 // CHECK1-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
1489 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1490 // CHECK1: omp.inner.for.cond:
1491 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1492 // CHECK1-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1493 // CHECK1-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
1494 // CHECK1-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1495 // CHECK1: omp.inner.for.body:
1496 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1497 // CHECK1-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
1498 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
1499 // CHECK1-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
1500 // CHECK1-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 8
1501 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[I4]], align 4
1502 // CHECK1-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
1503 // CHECK1-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i64 [[IDXPROM]]
1504 // CHECK1-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 8
1505 // CHECK1-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 8
1506 // CHECK1-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
1507 // CHECK1-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
1508 // CHECK1-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i64 [[IDXPROM7]]
1509 // CHECK1-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX8]], align 8
1510 // CHECK1-NEXT: [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
1511 // CHECK1-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 8
1512 // CHECK1-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
1513 // CHECK1-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
1514 // CHECK1-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i64 [[IDXPROM10]]
1515 // CHECK1-NEXT: store double [[ADD9]], ptr [[ARRAYIDX11]], align 8
1516 // CHECK1-NEXT: [[TMP28:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_2]], ptr [[REF_TMP]], i32 0, i32 0
1517 // CHECK1-NEXT: store ptr [[TMP1]], ptr [[TMP28]], align 8
1518 // CHECK1-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_2]], ptr [[REF_TMP]], i32 0, i32 1
1519 // CHECK1-NEXT: store ptr [[I4]], ptr [[TMP29]], align 8
1520 // CHECK1-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_2]], ptr [[REF_TMP]], i32 0, i32 2
1521 // CHECK1-NEXT: store ptr [[TMP2]], ptr [[TMP30]], align 8
1522 // CHECK1-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_2]], ptr [[REF_TMP]], i32 0, i32 3
1523 // CHECK1-NEXT: store ptr [[TMP3]], ptr [[TMP31]], align 8
1524 // CHECK1-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE1_clEv"(ptr noundef nonnull align 8 dereferenceable(32) [[REF_TMP]])
1525 // CHECK1-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
1526 // CHECK1: omp.body.continue:
1527 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1528 // CHECK1: omp.inner.for.inc:
1529 // CHECK1-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1530 // CHECK1-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP32]], 1
1531 // CHECK1-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4
1532 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
1533 // CHECK1: omp.inner.for.end:
1534 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1535 // CHECK1: omp.loop.exit:
1536 // CHECK1-NEXT: [[TMP33:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1537 // CHECK1-NEXT: [[TMP34:%.*]] = load i32, ptr [[TMP33]], align 4
1538 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP34]])
1539 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
1540 // CHECK1: omp.precond.end:
1541 // CHECK1-NEXT: ret void
1544 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l235
1545 // CHECK1-SAME: (i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2]] {
1546 // CHECK1-NEXT: entry:
1547 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
1548 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
1549 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
1550 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
1551 // CHECK1-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
1552 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
1553 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
1554 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
1555 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l235.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
1556 // CHECK1-NEXT: ret void
1559 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l235.omp_outlined
1560 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
1561 // CHECK1-NEXT: entry:
1562 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
1563 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
1564 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
1565 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
1566 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
1567 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
1568 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1569 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
1570 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
1571 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
1572 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
1573 // CHECK1-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
1574 // CHECK1-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
1575 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1576 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1577 // CHECK1-NEXT: [[I3:%.*]] = alloca i32, align 4
1578 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
1579 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
1580 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
1581 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
1582 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
1583 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
1584 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
1585 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
1586 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
1587 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
1588 // CHECK1-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
1589 // CHECK1-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
1590 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
1591 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
1592 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
1593 // CHECK1-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
1594 // CHECK1-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
1595 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
1596 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
1597 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
1598 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
1599 // CHECK1: omp.precond.then:
1600 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
1601 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1602 // CHECK1-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
1603 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1604 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1605 // CHECK1-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1606 // CHECK1-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
1607 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
1608 // CHECK1-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1609 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1610 // CHECK1-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
1611 // CHECK1-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1612 // CHECK1: cond.true:
1613 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1614 // CHECK1-NEXT: br label [[COND_END:%.*]]
1615 // CHECK1: cond.false:
1616 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1617 // CHECK1-NEXT: br label [[COND_END]]
1618 // CHECK1: cond.end:
1619 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
1620 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
1621 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
1622 // CHECK1-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
1623 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1624 // CHECK1: omp.inner.for.cond:
1625 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1626 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1627 // CHECK1-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
1628 // CHECK1-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1629 // CHECK1: omp.inner.for.body:
1630 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
1631 // CHECK1-NEXT: [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
1632 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1633 // CHECK1-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
1634 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l235.omp_outlined.omp_outlined, i64 [[TMP18]], i64 [[TMP20]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
1635 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1636 // CHECK1: omp.inner.for.inc:
1637 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1638 // CHECK1-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
1639 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
1640 // CHECK1-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
1641 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
1642 // CHECK1: omp.inner.for.end:
1643 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1644 // CHECK1: omp.loop.exit:
1645 // CHECK1-NEXT: [[TMP23:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1646 // CHECK1-NEXT: [[TMP24:%.*]] = load i32, ptr [[TMP23]], align 4
1647 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP24]])
1648 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
1649 // CHECK1: omp.precond.end:
1650 // CHECK1-NEXT: ret void
1653 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l235.omp_outlined.omp_outlined
1654 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
1655 // CHECK1-NEXT: entry:
1656 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
1657 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
1658 // CHECK1-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
1659 // CHECK1-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
1660 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
1661 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
1662 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
1663 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
1664 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1665 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
1666 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
1667 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
1668 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
1669 // CHECK1-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
1670 // CHECK1-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
1671 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1672 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1673 // CHECK1-NEXT: [[I4:%.*]] = alloca i32, align 4
1674 // CHECK1-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_3:%.*]], align 8
1675 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
1676 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
1677 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
1678 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
1679 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
1680 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
1681 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
1682 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
1683 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
1684 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
1685 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
1686 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
1687 // CHECK1-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
1688 // CHECK1-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
1689 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
1690 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
1691 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
1692 // CHECK1-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
1693 // CHECK1-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
1694 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
1695 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
1696 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
1697 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
1698 // CHECK1: omp.precond.then:
1699 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
1700 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1701 // CHECK1-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
1702 // CHECK1-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
1703 // CHECK1-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
1704 // CHECK1-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
1705 // CHECK1-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
1706 // CHECK1-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
1707 // CHECK1-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
1708 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1709 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1710 // CHECK1-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1711 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
1712 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
1713 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1714 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1715 // CHECK1-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
1716 // CHECK1-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1717 // CHECK1: cond.true:
1718 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1719 // CHECK1-NEXT: br label [[COND_END:%.*]]
1720 // CHECK1: cond.false:
1721 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1722 // CHECK1-NEXT: br label [[COND_END]]
1723 // CHECK1: cond.end:
1724 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
1725 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
1726 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
1727 // CHECK1-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
1728 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1729 // CHECK1: omp.inner.for.cond:
1730 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1731 // CHECK1-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1732 // CHECK1-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
1733 // CHECK1-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1734 // CHECK1: omp.inner.for.body:
1735 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1736 // CHECK1-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
1737 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
1738 // CHECK1-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
1739 // CHECK1-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 8
1740 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[I4]], align 4
1741 // CHECK1-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
1742 // CHECK1-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i64 [[IDXPROM]]
1743 // CHECK1-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 8
1744 // CHECK1-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 8
1745 // CHECK1-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
1746 // CHECK1-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
1747 // CHECK1-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i64 [[IDXPROM7]]
1748 // CHECK1-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX8]], align 8
1749 // CHECK1-NEXT: [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
1750 // CHECK1-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 8
1751 // CHECK1-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
1752 // CHECK1-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
1753 // CHECK1-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i64 [[IDXPROM10]]
1754 // CHECK1-NEXT: store double [[ADD9]], ptr [[ARRAYIDX11]], align 8
1755 // CHECK1-NEXT: [[TMP28:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_3]], ptr [[REF_TMP]], i32 0, i32 0
1756 // CHECK1-NEXT: store ptr [[TMP1]], ptr [[TMP28]], align 8
1757 // CHECK1-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_3]], ptr [[REF_TMP]], i32 0, i32 1
1758 // CHECK1-NEXT: store ptr [[I4]], ptr [[TMP29]], align 8
1759 // CHECK1-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_3]], ptr [[REF_TMP]], i32 0, i32 2
1760 // CHECK1-NEXT: store ptr [[TMP2]], ptr [[TMP30]], align 8
1761 // CHECK1-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_3]], ptr [[REF_TMP]], i32 0, i32 3
1762 // CHECK1-NEXT: store ptr [[TMP3]], ptr [[TMP31]], align 8
1763 // CHECK1-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE2_clEv"(ptr noundef nonnull align 8 dereferenceable(32) [[REF_TMP]])
1764 // CHECK1-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
1765 // CHECK1: omp.body.continue:
1766 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1767 // CHECK1: omp.inner.for.inc:
1768 // CHECK1-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1769 // CHECK1-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP32]], 1
1770 // CHECK1-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4
1771 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
1772 // CHECK1: omp.inner.for.end:
1773 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1774 // CHECK1: omp.loop.exit:
1775 // CHECK1-NEXT: [[TMP33:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1776 // CHECK1-NEXT: [[TMP34:%.*]] = load i32, ptr [[TMP33]], align 4
1777 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP34]])
1778 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
1779 // CHECK1: omp.precond.end:
1780 // CHECK1-NEXT: ret void
1783 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l267
1784 // CHECK1-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2]] {
1785 // CHECK1-NEXT: entry:
1786 // CHECK1-NEXT: [[CH_ADDR:%.*]] = alloca i64, align 8
1787 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
1788 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
1789 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
1790 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
1791 // CHECK1-NEXT: store i64 [[CH]], ptr [[CH_ADDR]], align 8
1792 // CHECK1-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
1793 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
1794 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
1795 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
1796 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l267.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
1797 // CHECK1-NEXT: ret void
1800 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l267.omp_outlined
1801 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
1802 // CHECK1-NEXT: entry:
1803 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
1804 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
1805 // CHECK1-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 8
1806 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
1807 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
1808 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
1809 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
1810 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
1811 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1812 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
1813 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
1814 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
1815 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
1816 // CHECK1-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
1817 // CHECK1-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
1818 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1819 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1820 // CHECK1-NEXT: [[I4:%.*]] = alloca i32, align 4
1821 // CHECK1-NEXT: [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
1822 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
1823 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
1824 // CHECK1-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 8
1825 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
1826 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
1827 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
1828 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
1829 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 8
1830 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 8
1831 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 8
1832 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 8
1833 // CHECK1-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 8
1834 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP0]], align 4
1835 // CHECK1-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
1836 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP1]], align 4
1837 // CHECK1-NEXT: store i32 [[TMP6]], ptr [[DOTCAPTURE_EXPR_1]], align 4
1838 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1839 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
1840 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
1841 // CHECK1-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
1842 // CHECK1-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
1843 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
1844 // CHECK1-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1845 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
1846 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
1847 // CHECK1: omp.precond.then:
1848 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
1849 // CHECK1-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
1850 // CHECK1-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_COMB_UB]], align 4
1851 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1852 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1853 // CHECK1-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1854 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
1855 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
1856 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1857 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
1858 // CHECK1-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
1859 // CHECK1-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1860 // CHECK1: cond.true:
1861 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
1862 // CHECK1-NEXT: br label [[COND_END:%.*]]
1863 // CHECK1: cond.false:
1864 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1865 // CHECK1-NEXT: br label [[COND_END]]
1866 // CHECK1: cond.end:
1867 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
1868 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
1869 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
1870 // CHECK1-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
1871 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1872 // CHECK1: omp.inner.for.cond:
1873 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1874 // CHECK1-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1875 // CHECK1-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
1876 // CHECK1-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1877 // CHECK1: omp.inner.for.body:
1878 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
1879 // CHECK1-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
1880 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
1881 // CHECK1-NEXT: [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
1882 // CHECK1-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
1883 // CHECK1-NEXT: store i32 [[TMP23]], ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
1884 // CHECK1-NEXT: [[TMP24:%.*]] = load i64, ptr [[DOTCAPTURE_EXPR__CASTED]], align 8
1885 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l267.omp_outlined.omp_outlined, i64 [[TMP20]], i64 [[TMP22]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]], i64 [[TMP24]])
1886 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
1887 // CHECK1: omp.inner.for.inc:
1888 // CHECK1-NEXT: [[TMP25:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1889 // CHECK1-NEXT: [[TMP26:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
1890 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
1891 // CHECK1-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
1892 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
1893 // CHECK1: omp.inner.for.end:
1894 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
1895 // CHECK1: omp.loop.exit:
1896 // CHECK1-NEXT: [[TMP27:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1897 // CHECK1-NEXT: [[TMP28:%.*]] = load i32, ptr [[TMP27]], align 4
1898 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP28]])
1899 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
1900 // CHECK1: omp.precond.end:
1901 // CHECK1-NEXT: ret void
1904 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l267.omp_outlined.omp_outlined
1905 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
1906 // CHECK1-NEXT: entry:
1907 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
1908 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
1909 // CHECK1-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
1910 // CHECK1-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
1911 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
1912 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
1913 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
1914 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
1915 // CHECK1-NEXT: [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
1916 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
1917 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
1918 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
1919 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
1920 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
1921 // CHECK1-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
1922 // CHECK1-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
1923 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
1924 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
1925 // CHECK1-NEXT: [[I5:%.*]] = alloca i32, align 4
1926 // CHECK1-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_4:%.*]], align 8
1927 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
1928 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
1929 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
1930 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
1931 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
1932 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
1933 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
1934 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
1935 // CHECK1-NEXT: store i64 [[DOTCAPTURE_EXPR_]], ptr [[DOTCAPTURE_EXPR__ADDR]], align 8
1936 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
1937 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
1938 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
1939 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
1940 // CHECK1-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
1941 // CHECK1-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_1]], align 4
1942 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1943 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
1944 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
1945 // CHECK1-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
1946 // CHECK1-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
1947 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
1948 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
1949 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
1950 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
1951 // CHECK1: omp.precond.then:
1952 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
1953 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
1954 // CHECK1-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
1955 // CHECK1-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
1956 // CHECK1-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
1957 // CHECK1-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
1958 // CHECK1-NEXT: [[CONV4:%.*]] = trunc i64 [[TMP9]] to i32
1959 // CHECK1-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
1960 // CHECK1-NEXT: store i32 [[CONV4]], ptr [[DOTOMP_UB]], align 4
1961 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
1962 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
1963 // CHECK1-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
1964 // CHECK1-NEXT: [[TMP11:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
1965 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[TMP11]], align 4
1966 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP12]], i32 33, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
1967 // CHECK1-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
1968 // CHECK1: omp.dispatch.cond:
1969 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1970 // CHECK1-NEXT: [[TMP14:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
1971 // CHECK1-NEXT: [[CONV6:%.*]] = trunc i64 [[TMP14]] to i32
1972 // CHECK1-NEXT: [[CMP7:%.*]] = icmp sgt i32 [[TMP13]], [[CONV6]]
1973 // CHECK1-NEXT: br i1 [[CMP7]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
1974 // CHECK1: cond.true:
1975 // CHECK1-NEXT: [[TMP15:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
1976 // CHECK1-NEXT: [[CONV8:%.*]] = trunc i64 [[TMP15]] to i32
1977 // CHECK1-NEXT: br label [[COND_END:%.*]]
1978 // CHECK1: cond.false:
1979 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1980 // CHECK1-NEXT: br label [[COND_END]]
1981 // CHECK1: cond.end:
1982 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ [[CONV8]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
1983 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
1984 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
1985 // CHECK1-NEXT: store i32 [[TMP17]], ptr [[DOTOMP_IV]], align 4
1986 // CHECK1-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1987 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1988 // CHECK1-NEXT: [[CMP9:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
1989 // CHECK1-NEXT: br i1 [[CMP9]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
1990 // CHECK1: omp.dispatch.body:
1991 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
1992 // CHECK1: omp.inner.for.cond:
1993 // CHECK1-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1994 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
1995 // CHECK1-NEXT: [[CMP10:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
1996 // CHECK1-NEXT: br i1 [[CMP10]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
1997 // CHECK1: omp.inner.for.body:
1998 // CHECK1-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
1999 // CHECK1-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
2000 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2001 // CHECK1-NEXT: store i32 [[ADD]], ptr [[I5]], align 4
2002 // CHECK1-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP2]], align 8
2003 // CHECK1-NEXT: [[TMP24:%.*]] = load i32, ptr [[I5]], align 4
2004 // CHECK1-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP24]] to i64
2005 // CHECK1-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i64 [[IDXPROM]]
2006 // CHECK1-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX]], align 8
2007 // CHECK1-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP3]], align 8
2008 // CHECK1-NEXT: [[TMP27:%.*]] = load i32, ptr [[I5]], align 4
2009 // CHECK1-NEXT: [[IDXPROM11:%.*]] = sext i32 [[TMP27]] to i64
2010 // CHECK1-NEXT: [[ARRAYIDX12:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i64 [[IDXPROM11]]
2011 // CHECK1-NEXT: [[TMP28:%.*]] = load double, ptr [[ARRAYIDX12]], align 8
2012 // CHECK1-NEXT: [[ADD13:%.*]] = fadd double [[TMP25]], [[TMP28]]
2013 // CHECK1-NEXT: [[TMP29:%.*]] = load ptr, ptr [[TMP1]], align 8
2014 // CHECK1-NEXT: [[TMP30:%.*]] = load i32, ptr [[I5]], align 4
2015 // CHECK1-NEXT: [[IDXPROM14:%.*]] = sext i32 [[TMP30]] to i64
2016 // CHECK1-NEXT: [[ARRAYIDX15:%.*]] = getelementptr inbounds double, ptr [[TMP29]], i64 [[IDXPROM14]]
2017 // CHECK1-NEXT: store double [[ADD13]], ptr [[ARRAYIDX15]], align 8
2018 // CHECK1-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_4]], ptr [[REF_TMP]], i32 0, i32 0
2019 // CHECK1-NEXT: store ptr [[TMP1]], ptr [[TMP31]], align 8
2020 // CHECK1-NEXT: [[TMP32:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_4]], ptr [[REF_TMP]], i32 0, i32 1
2021 // CHECK1-NEXT: store ptr [[I5]], ptr [[TMP32]], align 8
2022 // CHECK1-NEXT: [[TMP33:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_4]], ptr [[REF_TMP]], i32 0, i32 2
2023 // CHECK1-NEXT: store ptr [[TMP2]], ptr [[TMP33]], align 8
2024 // CHECK1-NEXT: [[TMP34:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_4]], ptr [[REF_TMP]], i32 0, i32 3
2025 // CHECK1-NEXT: store ptr [[TMP3]], ptr [[TMP34]], align 8
2026 // CHECK1-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE3_clEv"(ptr noundef nonnull align 8 dereferenceable(32) [[REF_TMP]])
2027 // CHECK1-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
2028 // CHECK1: omp.body.continue:
2029 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2030 // CHECK1: omp.inner.for.inc:
2031 // CHECK1-NEXT: [[TMP35:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2032 // CHECK1-NEXT: [[ADD16:%.*]] = add nsw i32 [[TMP35]], 1
2033 // CHECK1-NEXT: store i32 [[ADD16]], ptr [[DOTOMP_IV]], align 4
2034 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
2035 // CHECK1: omp.inner.for.end:
2036 // CHECK1-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
2037 // CHECK1: omp.dispatch.inc:
2038 // CHECK1-NEXT: [[TMP36:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
2039 // CHECK1-NEXT: [[TMP37:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
2040 // CHECK1-NEXT: [[ADD17:%.*]] = add nsw i32 [[TMP36]], [[TMP37]]
2041 // CHECK1-NEXT: store i32 [[ADD17]], ptr [[DOTOMP_LB]], align 4
2042 // CHECK1-NEXT: [[TMP38:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2043 // CHECK1-NEXT: [[TMP39:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
2044 // CHECK1-NEXT: [[ADD18:%.*]] = add nsw i32 [[TMP38]], [[TMP39]]
2045 // CHECK1-NEXT: store i32 [[ADD18]], ptr [[DOTOMP_UB]], align 4
2046 // CHECK1-NEXT: br label [[OMP_DISPATCH_COND]]
2047 // CHECK1: omp.dispatch.end:
2048 // CHECK1-NEXT: [[TMP40:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
2049 // CHECK1-NEXT: [[TMP41:%.*]] = load i32, ptr [[TMP40]], align 4
2050 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP41]])
2051 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
2052 // CHECK1: omp.precond.end:
2053 // CHECK1-NEXT: ret void
2056 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l300
2057 // CHECK1-SAME: (i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2]] {
2058 // CHECK1-NEXT: entry:
2059 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
2060 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
2061 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
2062 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
2063 // CHECK1-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
2064 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
2065 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
2066 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
2067 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l300.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
2068 // CHECK1-NEXT: ret void
2071 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l300.omp_outlined
2072 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
2073 // CHECK1-NEXT: entry:
2074 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
2075 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
2076 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
2077 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
2078 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
2079 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
2080 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2081 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
2082 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
2083 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
2084 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
2085 // CHECK1-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
2086 // CHECK1-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
2087 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2088 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2089 // CHECK1-NEXT: [[I3:%.*]] = alloca i32, align 4
2090 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
2091 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
2092 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
2093 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
2094 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
2095 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
2096 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
2097 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
2098 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
2099 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
2100 // CHECK1-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
2101 // CHECK1-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
2102 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
2103 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
2104 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
2105 // CHECK1-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
2106 // CHECK1-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
2107 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
2108 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
2109 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
2110 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
2111 // CHECK1: omp.precond.then:
2112 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
2113 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2114 // CHECK1-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
2115 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
2116 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
2117 // CHECK1-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
2118 // CHECK1-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
2119 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
2120 // CHECK1-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2121 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2122 // CHECK1-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
2123 // CHECK1-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2124 // CHECK1: cond.true:
2125 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2126 // CHECK1-NEXT: br label [[COND_END:%.*]]
2127 // CHECK1: cond.false:
2128 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2129 // CHECK1-NEXT: br label [[COND_END]]
2130 // CHECK1: cond.end:
2131 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
2132 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
2133 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
2134 // CHECK1-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
2135 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2136 // CHECK1: omp.inner.for.cond:
2137 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2138 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2139 // CHECK1-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
2140 // CHECK1-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2141 // CHECK1: omp.inner.for.body:
2142 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
2143 // CHECK1-NEXT: [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
2144 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2145 // CHECK1-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
2146 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l300.omp_outlined.omp_outlined, i64 [[TMP18]], i64 [[TMP20]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
2147 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2148 // CHECK1: omp.inner.for.inc:
2149 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2150 // CHECK1-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
2151 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
2152 // CHECK1-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
2153 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
2154 // CHECK1: omp.inner.for.end:
2155 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
2156 // CHECK1: omp.loop.exit:
2157 // CHECK1-NEXT: [[TMP23:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
2158 // CHECK1-NEXT: [[TMP24:%.*]] = load i32, ptr [[TMP23]], align 4
2159 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP24]])
2160 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
2161 // CHECK1: omp.precond.end:
2162 // CHECK1-NEXT: ret void
2165 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l300.omp_outlined.omp_outlined
2166 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
2167 // CHECK1-NEXT: entry:
2168 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
2169 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
2170 // CHECK1-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
2171 // CHECK1-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
2172 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
2173 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
2174 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
2175 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
2176 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2177 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
2178 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
2179 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
2180 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
2181 // CHECK1-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
2182 // CHECK1-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
2183 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2184 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2185 // CHECK1-NEXT: [[I4:%.*]] = alloca i32, align 4
2186 // CHECK1-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_5:%.*]], align 8
2187 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
2188 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
2189 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
2190 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
2191 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
2192 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
2193 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
2194 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
2195 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
2196 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
2197 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
2198 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
2199 // CHECK1-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
2200 // CHECK1-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
2201 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
2202 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
2203 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
2204 // CHECK1-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
2205 // CHECK1-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
2206 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
2207 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
2208 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
2209 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
2210 // CHECK1: omp.precond.then:
2211 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
2212 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2213 // CHECK1-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
2214 // CHECK1-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
2215 // CHECK1-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
2216 // CHECK1-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
2217 // CHECK1-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
2218 // CHECK1-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
2219 // CHECK1-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
2220 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
2221 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
2222 // CHECK1-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
2223 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2224 // CHECK1-NEXT: [[TMP12:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
2225 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[TMP12]], align 4
2226 // CHECK1-NEXT: call void @__kmpc_dispatch_init_4(ptr @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
2227 // CHECK1-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
2228 // CHECK1: omp.dispatch.cond:
2229 // CHECK1-NEXT: [[TMP14:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
2230 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[TMP14]], align 4
2231 // CHECK1-NEXT: [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(ptr @[[GLOB3]], i32 [[TMP15]], ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]])
2232 // CHECK1-NEXT: [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
2233 // CHECK1-NEXT: br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
2234 // CHECK1: omp.dispatch.body:
2235 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
2236 // CHECK1-NEXT: store i32 [[TMP17]], ptr [[DOTOMP_IV]], align 4
2237 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2238 // CHECK1: omp.inner.for.cond:
2239 // CHECK1-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP12:![0-9]+]]
2240 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP12]]
2241 // CHECK1-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
2242 // CHECK1-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2243 // CHECK1: omp.inner.for.body:
2244 // CHECK1-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP12]]
2245 // CHECK1-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
2246 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2247 // CHECK1-NEXT: store i32 [[ADD]], ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP12]]
2248 // CHECK1-NEXT: [[TMP21:%.*]] = load ptr, ptr [[TMP2]], align 8, !llvm.access.group [[ACC_GRP12]]
2249 // CHECK1-NEXT: [[TMP22:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP12]]
2250 // CHECK1-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP22]] to i64
2251 // CHECK1-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP21]], i64 [[IDXPROM]]
2252 // CHECK1-NEXT: [[TMP23:%.*]] = load double, ptr [[ARRAYIDX]], align 8, !llvm.access.group [[ACC_GRP12]]
2253 // CHECK1-NEXT: [[TMP24:%.*]] = load ptr, ptr [[TMP3]], align 8, !llvm.access.group [[ACC_GRP12]]
2254 // CHECK1-NEXT: [[TMP25:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP12]]
2255 // CHECK1-NEXT: [[IDXPROM6:%.*]] = sext i32 [[TMP25]] to i64
2256 // CHECK1-NEXT: [[ARRAYIDX7:%.*]] = getelementptr inbounds double, ptr [[TMP24]], i64 [[IDXPROM6]]
2257 // CHECK1-NEXT: [[TMP26:%.*]] = load double, ptr [[ARRAYIDX7]], align 8, !llvm.access.group [[ACC_GRP12]]
2258 // CHECK1-NEXT: [[ADD8:%.*]] = fadd double [[TMP23]], [[TMP26]]
2259 // CHECK1-NEXT: [[TMP27:%.*]] = load ptr, ptr [[TMP1]], align 8, !llvm.access.group [[ACC_GRP12]]
2260 // CHECK1-NEXT: [[TMP28:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP12]]
2261 // CHECK1-NEXT: [[IDXPROM9:%.*]] = sext i32 [[TMP28]] to i64
2262 // CHECK1-NEXT: [[ARRAYIDX10:%.*]] = getelementptr inbounds double, ptr [[TMP27]], i64 [[IDXPROM9]]
2263 // CHECK1-NEXT: store double [[ADD8]], ptr [[ARRAYIDX10]], align 8, !llvm.access.group [[ACC_GRP12]]
2264 // CHECK1-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_5]], ptr [[REF_TMP]], i32 0, i32 0
2265 // CHECK1-NEXT: store ptr [[TMP1]], ptr [[TMP29]], align 8, !llvm.access.group [[ACC_GRP12]]
2266 // CHECK1-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_5]], ptr [[REF_TMP]], i32 0, i32 1
2267 // CHECK1-NEXT: store ptr [[I4]], ptr [[TMP30]], align 8, !llvm.access.group [[ACC_GRP12]]
2268 // CHECK1-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_5]], ptr [[REF_TMP]], i32 0, i32 2
2269 // CHECK1-NEXT: store ptr [[TMP2]], ptr [[TMP31]], align 8, !llvm.access.group [[ACC_GRP12]]
2270 // CHECK1-NEXT: [[TMP32:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_5]], ptr [[REF_TMP]], i32 0, i32 3
2271 // CHECK1-NEXT: store ptr [[TMP3]], ptr [[TMP32]], align 8, !llvm.access.group [[ACC_GRP12]]
2272 // CHECK1-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE4_clEv"(ptr noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group [[ACC_GRP12]]
2273 // CHECK1-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
2274 // CHECK1: omp.body.continue:
2275 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2276 // CHECK1: omp.inner.for.inc:
2277 // CHECK1-NEXT: [[TMP33:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP12]]
2278 // CHECK1-NEXT: [[ADD11:%.*]] = add nsw i32 [[TMP33]], 1
2279 // CHECK1-NEXT: store i32 [[ADD11]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP12]]
2280 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP13:![0-9]+]]
2281 // CHECK1: omp.inner.for.end:
2282 // CHECK1-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
2283 // CHECK1: omp.dispatch.inc:
2284 // CHECK1-NEXT: br label [[OMP_DISPATCH_COND]]
2285 // CHECK1: omp.dispatch.end:
2286 // CHECK1-NEXT: [[TMP34:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
2287 // CHECK1-NEXT: [[TMP35:%.*]] = load i32, ptr [[TMP34]], align 4
2288 // CHECK1-NEXT: call void @__kmpc_dispatch_deinit(ptr @[[GLOB3]], i32 [[TMP35]])
2289 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
2290 // CHECK1: omp.precond.end:
2291 // CHECK1-NEXT: ret void
2294 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l329
2295 // CHECK1-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2]] {
2296 // CHECK1-NEXT: entry:
2297 // CHECK1-NEXT: [[CH_ADDR:%.*]] = alloca i64, align 8
2298 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
2299 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
2300 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
2301 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
2302 // CHECK1-NEXT: store i64 [[CH]], ptr [[CH_ADDR]], align 8
2303 // CHECK1-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
2304 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
2305 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
2306 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
2307 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l329.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
2308 // CHECK1-NEXT: ret void
2311 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l329.omp_outlined
2312 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR2]] {
2313 // CHECK1-NEXT: entry:
2314 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
2315 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
2316 // CHECK1-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 8
2317 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
2318 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
2319 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
2320 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
2321 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
2322 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2323 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
2324 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
2325 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
2326 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
2327 // CHECK1-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
2328 // CHECK1-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
2329 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2330 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2331 // CHECK1-NEXT: [[I4:%.*]] = alloca i32, align 4
2332 // CHECK1-NEXT: [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
2333 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
2334 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
2335 // CHECK1-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 8
2336 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
2337 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
2338 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
2339 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
2340 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 8
2341 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 8
2342 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 8
2343 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 8
2344 // CHECK1-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 8
2345 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP0]], align 4
2346 // CHECK1-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
2347 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP1]], align 4
2348 // CHECK1-NEXT: store i32 [[TMP6]], ptr [[DOTCAPTURE_EXPR_1]], align 4
2349 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2350 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
2351 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
2352 // CHECK1-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
2353 // CHECK1-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
2354 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
2355 // CHECK1-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2356 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
2357 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
2358 // CHECK1: omp.precond.then:
2359 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
2360 // CHECK1-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
2361 // CHECK1-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_COMB_UB]], align 4
2362 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
2363 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
2364 // CHECK1-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
2365 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
2366 // CHECK1-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
2367 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2368 // CHECK1-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
2369 // CHECK1-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
2370 // CHECK1-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2371 // CHECK1: cond.true:
2372 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
2373 // CHECK1-NEXT: br label [[COND_END:%.*]]
2374 // CHECK1: cond.false:
2375 // CHECK1-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2376 // CHECK1-NEXT: br label [[COND_END]]
2377 // CHECK1: cond.end:
2378 // CHECK1-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
2379 // CHECK1-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
2380 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
2381 // CHECK1-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
2382 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2383 // CHECK1: omp.inner.for.cond:
2384 // CHECK1-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2385 // CHECK1-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2386 // CHECK1-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
2387 // CHECK1-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2388 // CHECK1: omp.inner.for.body:
2389 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
2390 // CHECK1-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
2391 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2392 // CHECK1-NEXT: [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
2393 // CHECK1-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
2394 // CHECK1-NEXT: store i32 [[TMP23]], ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
2395 // CHECK1-NEXT: [[TMP24:%.*]] = load i64, ptr [[DOTCAPTURE_EXPR__CASTED]], align 8
2396 // CHECK1-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l329.omp_outlined.omp_outlined, i64 [[TMP20]], i64 [[TMP22]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]], i64 [[TMP24]])
2397 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2398 // CHECK1: omp.inner.for.inc:
2399 // CHECK1-NEXT: [[TMP25:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2400 // CHECK1-NEXT: [[TMP26:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
2401 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
2402 // CHECK1-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
2403 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]]
2404 // CHECK1: omp.inner.for.end:
2405 // CHECK1-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
2406 // CHECK1: omp.loop.exit:
2407 // CHECK1-NEXT: [[TMP27:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
2408 // CHECK1-NEXT: [[TMP28:%.*]] = load i32, ptr [[TMP27]], align 4
2409 // CHECK1-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP28]])
2410 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
2411 // CHECK1: omp.precond.end:
2412 // CHECK1-NEXT: ret void
2415 // CHECK1-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l329.omp_outlined.omp_outlined
2416 // CHECK1-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
2417 // CHECK1-NEXT: entry:
2418 // CHECK1-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
2419 // CHECK1-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
2420 // CHECK1-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
2421 // CHECK1-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
2422 // CHECK1-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
2423 // CHECK1-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
2424 // CHECK1-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
2425 // CHECK1-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
2426 // CHECK1-NEXT: [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
2427 // CHECK1-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2428 // CHECK1-NEXT: [[TMP:%.*]] = alloca i32, align 4
2429 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
2430 // CHECK1-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
2431 // CHECK1-NEXT: [[I:%.*]] = alloca i32, align 4
2432 // CHECK1-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
2433 // CHECK1-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
2434 // CHECK1-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2435 // CHECK1-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2436 // CHECK1-NEXT: [[I5:%.*]] = alloca i32, align 4
2437 // CHECK1-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_6:%.*]], align 8
2438 // CHECK1-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
2439 // CHECK1-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
2440 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
2441 // CHECK1-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
2442 // CHECK1-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
2443 // CHECK1-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
2444 // CHECK1-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
2445 // CHECK1-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
2446 // CHECK1-NEXT: store i64 [[DOTCAPTURE_EXPR_]], ptr [[DOTCAPTURE_EXPR__ADDR]], align 8
2447 // CHECK1-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
2448 // CHECK1-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
2449 // CHECK1-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
2450 // CHECK1-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
2451 // CHECK1-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
2452 // CHECK1-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_1]], align 4
2453 // CHECK1-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2454 // CHECK1-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
2455 // CHECK1-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
2456 // CHECK1-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
2457 // CHECK1-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
2458 // CHECK1-NEXT: store i32 0, ptr [[I]], align 4
2459 // CHECK1-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2460 // CHECK1-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
2461 // CHECK1-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
2462 // CHECK1: omp.precond.then:
2463 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
2464 // CHECK1-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
2465 // CHECK1-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
2466 // CHECK1-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
2467 // CHECK1-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
2468 // CHECK1-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
2469 // CHECK1-NEXT: [[CONV4:%.*]] = trunc i64 [[TMP9]] to i32
2470 // CHECK1-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
2471 // CHECK1-NEXT: store i32 [[CONV4]], ptr [[DOTOMP_UB]], align 4
2472 // CHECK1-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
2473 // CHECK1-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
2474 // CHECK1-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
2475 // CHECK1-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
2476 // CHECK1-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2477 // CHECK1-NEXT: [[TMP13:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
2478 // CHECK1-NEXT: [[TMP14:%.*]] = load i32, ptr [[TMP13]], align 4
2479 // CHECK1-NEXT: call void @__kmpc_dispatch_init_4(ptr @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
2480 // CHECK1-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
2481 // CHECK1: omp.dispatch.cond:
2482 // CHECK1-NEXT: [[TMP15:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
2483 // CHECK1-NEXT: [[TMP16:%.*]] = load i32, ptr [[TMP15]], align 4
2484 // CHECK1-NEXT: [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(ptr @[[GLOB3]], i32 [[TMP16]], ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]])
2485 // CHECK1-NEXT: [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
2486 // CHECK1-NEXT: br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
2487 // CHECK1: omp.dispatch.body:
2488 // CHECK1-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
2489 // CHECK1-NEXT: store i32 [[TMP18]], ptr [[DOTOMP_IV]], align 4
2490 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2491 // CHECK1: omp.inner.for.cond:
2492 // CHECK1-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP15:![0-9]+]]
2493 // CHECK1-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP15]]
2494 // CHECK1-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
2495 // CHECK1-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2496 // CHECK1: omp.inner.for.body:
2497 // CHECK1-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP15]]
2498 // CHECK1-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
2499 // CHECK1-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2500 // CHECK1-NEXT: store i32 [[ADD]], ptr [[I5]], align 4, !llvm.access.group [[ACC_GRP15]]
2501 // CHECK1-NEXT: [[TMP22:%.*]] = load ptr, ptr [[TMP2]], align 8, !llvm.access.group [[ACC_GRP15]]
2502 // CHECK1-NEXT: [[TMP23:%.*]] = load i32, ptr [[I5]], align 4, !llvm.access.group [[ACC_GRP15]]
2503 // CHECK1-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP23]] to i64
2504 // CHECK1-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP22]], i64 [[IDXPROM]]
2505 // CHECK1-NEXT: [[TMP24:%.*]] = load double, ptr [[ARRAYIDX]], align 8, !llvm.access.group [[ACC_GRP15]]
2506 // CHECK1-NEXT: [[TMP25:%.*]] = load ptr, ptr [[TMP3]], align 8, !llvm.access.group [[ACC_GRP15]]
2507 // CHECK1-NEXT: [[TMP26:%.*]] = load i32, ptr [[I5]], align 4, !llvm.access.group [[ACC_GRP15]]
2508 // CHECK1-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP26]] to i64
2509 // CHECK1-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP25]], i64 [[IDXPROM7]]
2510 // CHECK1-NEXT: [[TMP27:%.*]] = load double, ptr [[ARRAYIDX8]], align 8, !llvm.access.group [[ACC_GRP15]]
2511 // CHECK1-NEXT: [[ADD9:%.*]] = fadd double [[TMP24]], [[TMP27]]
2512 // CHECK1-NEXT: [[TMP28:%.*]] = load ptr, ptr [[TMP1]], align 8, !llvm.access.group [[ACC_GRP15]]
2513 // CHECK1-NEXT: [[TMP29:%.*]] = load i32, ptr [[I5]], align 4, !llvm.access.group [[ACC_GRP15]]
2514 // CHECK1-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP29]] to i64
2515 // CHECK1-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds double, ptr [[TMP28]], i64 [[IDXPROM10]]
2516 // CHECK1-NEXT: store double [[ADD9]], ptr [[ARRAYIDX11]], align 8, !llvm.access.group [[ACC_GRP15]]
2517 // CHECK1-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_6]], ptr [[REF_TMP]], i32 0, i32 0
2518 // CHECK1-NEXT: store ptr [[TMP1]], ptr [[TMP30]], align 8, !llvm.access.group [[ACC_GRP15]]
2519 // CHECK1-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_6]], ptr [[REF_TMP]], i32 0, i32 1
2520 // CHECK1-NEXT: store ptr [[I5]], ptr [[TMP31]], align 8, !llvm.access.group [[ACC_GRP15]]
2521 // CHECK1-NEXT: [[TMP32:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_6]], ptr [[REF_TMP]], i32 0, i32 2
2522 // CHECK1-NEXT: store ptr [[TMP2]], ptr [[TMP32]], align 8, !llvm.access.group [[ACC_GRP15]]
2523 // CHECK1-NEXT: [[TMP33:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_6]], ptr [[REF_TMP]], i32 0, i32 3
2524 // CHECK1-NEXT: store ptr [[TMP3]], ptr [[TMP33]], align 8, !llvm.access.group [[ACC_GRP15]]
2525 // CHECK1-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE5_clEv"(ptr noundef nonnull align 8 dereferenceable(32) [[REF_TMP]]), !llvm.access.group [[ACC_GRP15]]
2526 // CHECK1-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
2527 // CHECK1: omp.body.continue:
2528 // CHECK1-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2529 // CHECK1: omp.inner.for.inc:
2530 // CHECK1-NEXT: [[TMP34:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP15]]
2531 // CHECK1-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP34]], 1
2532 // CHECK1-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP15]]
2533 // CHECK1-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP16:![0-9]+]]
2534 // CHECK1: omp.inner.for.end:
2535 // CHECK1-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
2536 // CHECK1: omp.dispatch.inc:
2537 // CHECK1-NEXT: br label [[OMP_DISPATCH_COND]]
2538 // CHECK1: omp.dispatch.end:
2539 // CHECK1-NEXT: [[TMP35:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
2540 // CHECK1-NEXT: [[TMP36:%.*]] = load i32, ptr [[TMP35]], align 4
2541 // CHECK1-NEXT: call void @__kmpc_dispatch_deinit(ptr @[[GLOB3]], i32 [[TMP36]])
2542 // CHECK1-NEXT: br label [[OMP_PRECOND_END]]
2543 // CHECK1: omp.precond.end:
2544 // CHECK1-NEXT: ret void
2547 // CHECK3-LABEL: define {{[^@]+}}@main
2548 // CHECK3-SAME: () #[[ATTR0:[0-9]+]] {
2549 // CHECK3-NEXT: entry:
2550 // CHECK3-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
2551 // CHECK3-NEXT: [[A:%.*]] = alloca ptr, align 4
2552 // CHECK3-NEXT: [[B:%.*]] = alloca ptr, align 4
2553 // CHECK3-NEXT: [[C:%.*]] = alloca ptr, align 4
2554 // CHECK3-NEXT: [[N:%.*]] = alloca i32, align 4
2555 // CHECK3-NEXT: [[CH:%.*]] = alloca i32, align 4
2556 // CHECK3-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON:%.*]], align 4
2557 // CHECK3-NEXT: store i32 0, ptr [[RETVAL]], align 4
2558 // CHECK3-NEXT: store i32 10000, ptr [[N]], align 4
2559 // CHECK3-NEXT: store i32 100, ptr [[CH]], align 4
2560 // CHECK3-NEXT: [[TMP0:%.*]] = getelementptr inbounds nuw [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 0
2561 // CHECK3-NEXT: store ptr [[N]], ptr [[TMP0]], align 4
2562 // CHECK3-NEXT: [[TMP1:%.*]] = getelementptr inbounds nuw [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 1
2563 // CHECK3-NEXT: store ptr [[A]], ptr [[TMP1]], align 4
2564 // CHECK3-NEXT: [[TMP2:%.*]] = getelementptr inbounds nuw [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 2
2565 // CHECK3-NEXT: store ptr [[B]], ptr [[TMP2]], align 4
2566 // CHECK3-NEXT: [[TMP3:%.*]] = getelementptr inbounds nuw [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 3
2567 // CHECK3-NEXT: store ptr [[C]], ptr [[TMP3]], align 4
2568 // CHECK3-NEXT: [[TMP4:%.*]] = getelementptr inbounds nuw [[CLASS_ANON]], ptr [[REF_TMP]], i32 0, i32 4
2569 // CHECK3-NEXT: store ptr [[CH]], ptr [[TMP4]], align 4
2570 // CHECK3-NEXT: call void @"_ZZ4mainENK3$_0clEv"(ptr noundef nonnull align 4 dereferenceable(20) [[REF_TMP]])
2571 // CHECK3-NEXT: ret i32 0
2574 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117
2575 // CHECK3-SAME: (i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2:[0-9]+]] {
2576 // CHECK3-NEXT: entry:
2577 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
2578 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
2579 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
2580 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
2581 // CHECK3-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
2582 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
2583 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
2584 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
2585 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3:[0-9]+]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
2586 // CHECK3-NEXT: ret void
2589 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117.omp_outlined
2590 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
2591 // CHECK3-NEXT: entry:
2592 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
2593 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
2594 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
2595 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
2596 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
2597 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
2598 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2599 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
2600 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
2601 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
2602 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
2603 // CHECK3-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
2604 // CHECK3-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
2605 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2606 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2607 // CHECK3-NEXT: [[I3:%.*]] = alloca i32, align 4
2608 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
2609 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
2610 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
2611 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
2612 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
2613 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
2614 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
2615 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
2616 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
2617 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
2618 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
2619 // CHECK3-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
2620 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
2621 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
2622 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
2623 // CHECK3-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
2624 // CHECK3-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
2625 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
2626 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
2627 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
2628 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
2629 // CHECK3: omp.precond.then:
2630 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
2631 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2632 // CHECK3-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
2633 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
2634 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
2635 // CHECK3-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
2636 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
2637 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
2638 // CHECK3-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2639 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2640 // CHECK3-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
2641 // CHECK3-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2642 // CHECK3: cond.true:
2643 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2644 // CHECK3-NEXT: br label [[COND_END:%.*]]
2645 // CHECK3: cond.false:
2646 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2647 // CHECK3-NEXT: br label [[COND_END]]
2648 // CHECK3: cond.end:
2649 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
2650 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
2651 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
2652 // CHECK3-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
2653 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2654 // CHECK3: omp.inner.for.cond:
2655 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2656 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2657 // CHECK3-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
2658 // CHECK3-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2659 // CHECK3: omp.inner.for.body:
2660 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
2661 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2662 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117.omp_outlined.omp_outlined, i32 [[TMP17]], i32 [[TMP18]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
2663 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2664 // CHECK3: omp.inner.for.inc:
2665 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2666 // CHECK3-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
2667 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
2668 // CHECK3-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
2669 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
2670 // CHECK3: omp.inner.for.end:
2671 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
2672 // CHECK3: omp.loop.exit:
2673 // CHECK3-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
2674 // CHECK3-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
2675 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
2676 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
2677 // CHECK3: omp.precond.end:
2678 // CHECK3-NEXT: ret void
2681 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l117.omp_outlined.omp_outlined
2682 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
2683 // CHECK3-NEXT: entry:
2684 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
2685 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
2686 // CHECK3-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
2687 // CHECK3-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
2688 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
2689 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
2690 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
2691 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
2692 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2693 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
2694 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
2695 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
2696 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
2697 // CHECK3-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
2698 // CHECK3-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
2699 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2700 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2701 // CHECK3-NEXT: [[I3:%.*]] = alloca i32, align 4
2702 // CHECK3-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_0:%.*]], align 4
2703 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
2704 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
2705 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
2706 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
2707 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
2708 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
2709 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
2710 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
2711 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
2712 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
2713 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
2714 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
2715 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
2716 // CHECK3-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
2717 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
2718 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
2719 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
2720 // CHECK3-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
2721 // CHECK3-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
2722 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
2723 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
2724 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
2725 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
2726 // CHECK3: omp.precond.then:
2727 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
2728 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2729 // CHECK3-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
2730 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
2731 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
2732 // CHECK3-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
2733 // CHECK3-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
2734 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
2735 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
2736 // CHECK3-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
2737 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
2738 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2:[0-9]+]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
2739 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2740 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2741 // CHECK3-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
2742 // CHECK3-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2743 // CHECK3: cond.true:
2744 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2745 // CHECK3-NEXT: br label [[COND_END:%.*]]
2746 // CHECK3: cond.false:
2747 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2748 // CHECK3-NEXT: br label [[COND_END]]
2749 // CHECK3: cond.end:
2750 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
2751 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
2752 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
2753 // CHECK3-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
2754 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2755 // CHECK3: omp.inner.for.cond:
2756 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2757 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2758 // CHECK3-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
2759 // CHECK3-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2760 // CHECK3: omp.inner.for.body:
2761 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2762 // CHECK3-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
2763 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2764 // CHECK3-NEXT: store i32 [[ADD]], ptr [[I3]], align 4
2765 // CHECK3-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 4
2766 // CHECK3-NEXT: [[TMP21:%.*]] = load i32, ptr [[I3]], align 4
2767 // CHECK3-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i32 [[TMP21]]
2768 // CHECK3-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 4
2769 // CHECK3-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 4
2770 // CHECK3-NEXT: [[TMP24:%.*]] = load i32, ptr [[I3]], align 4
2771 // CHECK3-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i32 [[TMP24]]
2772 // CHECK3-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX6]], align 4
2773 // CHECK3-NEXT: [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
2774 // CHECK3-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 4
2775 // CHECK3-NEXT: [[TMP27:%.*]] = load i32, ptr [[I3]], align 4
2776 // CHECK3-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i32 [[TMP27]]
2777 // CHECK3-NEXT: store double [[ADD7]], ptr [[ARRAYIDX8]], align 4
2778 // CHECK3-NEXT: [[TMP28:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 0
2779 // CHECK3-NEXT: store ptr [[TMP1]], ptr [[TMP28]], align 4
2780 // CHECK3-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 1
2781 // CHECK3-NEXT: store ptr [[I3]], ptr [[TMP29]], align 4
2782 // CHECK3-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 2
2783 // CHECK3-NEXT: store ptr [[TMP2]], ptr [[TMP30]], align 4
2784 // CHECK3-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_0]], ptr [[REF_TMP]], i32 0, i32 3
2785 // CHECK3-NEXT: store ptr [[TMP3]], ptr [[TMP31]], align 4
2786 // CHECK3-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE_clEv"(ptr noundef nonnull align 4 dereferenceable(16) [[REF_TMP]])
2787 // CHECK3-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
2788 // CHECK3: omp.body.continue:
2789 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2790 // CHECK3: omp.inner.for.inc:
2791 // CHECK3-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2792 // CHECK3-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP32]], 1
2793 // CHECK3-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4
2794 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
2795 // CHECK3: omp.inner.for.end:
2796 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
2797 // CHECK3: omp.loop.exit:
2798 // CHECK3-NEXT: [[TMP33:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
2799 // CHECK3-NEXT: [[TMP34:%.*]] = load i32, ptr [[TMP33]], align 4
2800 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP34]])
2801 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
2802 // CHECK3: omp.precond.end:
2803 // CHECK3-NEXT: ret void
2806 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l160
2807 // CHECK3-SAME: (i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2]] {
2808 // CHECK3-NEXT: entry:
2809 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
2810 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
2811 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
2812 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
2813 // CHECK3-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
2814 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
2815 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
2816 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
2817 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l160.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
2818 // CHECK3-NEXT: ret void
2821 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l160.omp_outlined
2822 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
2823 // CHECK3-NEXT: entry:
2824 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
2825 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
2826 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
2827 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
2828 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
2829 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
2830 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2831 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
2832 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
2833 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
2834 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
2835 // CHECK3-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
2836 // CHECK3-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
2837 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2838 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2839 // CHECK3-NEXT: [[I3:%.*]] = alloca i32, align 4
2840 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
2841 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
2842 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
2843 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
2844 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
2845 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
2846 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
2847 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
2848 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
2849 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
2850 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
2851 // CHECK3-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
2852 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
2853 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
2854 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
2855 // CHECK3-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
2856 // CHECK3-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
2857 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
2858 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
2859 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
2860 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
2861 // CHECK3: omp.precond.then:
2862 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
2863 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2864 // CHECK3-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
2865 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
2866 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
2867 // CHECK3-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
2868 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
2869 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
2870 // CHECK3-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2871 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2872 // CHECK3-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
2873 // CHECK3-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2874 // CHECK3: cond.true:
2875 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2876 // CHECK3-NEXT: br label [[COND_END:%.*]]
2877 // CHECK3: cond.false:
2878 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2879 // CHECK3-NEXT: br label [[COND_END]]
2880 // CHECK3: cond.end:
2881 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
2882 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
2883 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
2884 // CHECK3-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
2885 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2886 // CHECK3: omp.inner.for.cond:
2887 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2888 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2889 // CHECK3-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
2890 // CHECK3-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2891 // CHECK3: omp.inner.for.body:
2892 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
2893 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
2894 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l160.omp_outlined.omp_outlined, i32 [[TMP17]], i32 [[TMP18]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
2895 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
2896 // CHECK3: omp.inner.for.inc:
2897 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2898 // CHECK3-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
2899 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
2900 // CHECK3-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
2901 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
2902 // CHECK3: omp.inner.for.end:
2903 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
2904 // CHECK3: omp.loop.exit:
2905 // CHECK3-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
2906 // CHECK3-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
2907 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
2908 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
2909 // CHECK3: omp.precond.end:
2910 // CHECK3-NEXT: ret void
2913 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l160.omp_outlined.omp_outlined
2914 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
2915 // CHECK3-NEXT: entry:
2916 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
2917 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
2918 // CHECK3-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
2919 // CHECK3-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
2920 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
2921 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
2922 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
2923 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
2924 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
2925 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
2926 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
2927 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
2928 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
2929 // CHECK3-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
2930 // CHECK3-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
2931 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
2932 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
2933 // CHECK3-NEXT: [[I3:%.*]] = alloca i32, align 4
2934 // CHECK3-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_1:%.*]], align 4
2935 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
2936 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
2937 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
2938 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
2939 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
2940 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
2941 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
2942 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
2943 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
2944 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
2945 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
2946 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
2947 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
2948 // CHECK3-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
2949 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
2950 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
2951 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
2952 // CHECK3-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
2953 // CHECK3-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
2954 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
2955 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
2956 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
2957 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
2958 // CHECK3: omp.precond.then:
2959 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
2960 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2961 // CHECK3-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
2962 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
2963 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
2964 // CHECK3-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
2965 // CHECK3-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
2966 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
2967 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
2968 // CHECK3-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
2969 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
2970 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
2971 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2972 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2973 // CHECK3-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
2974 // CHECK3-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
2975 // CHECK3: cond.true:
2976 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
2977 // CHECK3-NEXT: br label [[COND_END:%.*]]
2978 // CHECK3: cond.false:
2979 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2980 // CHECK3-NEXT: br label [[COND_END]]
2981 // CHECK3: cond.end:
2982 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
2983 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
2984 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
2985 // CHECK3-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
2986 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
2987 // CHECK3: omp.inner.for.cond:
2988 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2989 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
2990 // CHECK3-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
2991 // CHECK3-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
2992 // CHECK3: omp.inner.for.body:
2993 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
2994 // CHECK3-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
2995 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
2996 // CHECK3-NEXT: store i32 [[ADD]], ptr [[I3]], align 4
2997 // CHECK3-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 4
2998 // CHECK3-NEXT: [[TMP21:%.*]] = load i32, ptr [[I3]], align 4
2999 // CHECK3-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i32 [[TMP21]]
3000 // CHECK3-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 4
3001 // CHECK3-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 4
3002 // CHECK3-NEXT: [[TMP24:%.*]] = load i32, ptr [[I3]], align 4
3003 // CHECK3-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i32 [[TMP24]]
3004 // CHECK3-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX6]], align 4
3005 // CHECK3-NEXT: [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
3006 // CHECK3-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 4
3007 // CHECK3-NEXT: [[TMP27:%.*]] = load i32, ptr [[I3]], align 4
3008 // CHECK3-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i32 [[TMP27]]
3009 // CHECK3-NEXT: store double [[ADD7]], ptr [[ARRAYIDX8]], align 4
3010 // CHECK3-NEXT: [[TMP28:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_1]], ptr [[REF_TMP]], i32 0, i32 0
3011 // CHECK3-NEXT: store ptr [[TMP1]], ptr [[TMP28]], align 4
3012 // CHECK3-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_1]], ptr [[REF_TMP]], i32 0, i32 1
3013 // CHECK3-NEXT: store ptr [[I3]], ptr [[TMP29]], align 4
3014 // CHECK3-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_1]], ptr [[REF_TMP]], i32 0, i32 2
3015 // CHECK3-NEXT: store ptr [[TMP2]], ptr [[TMP30]], align 4
3016 // CHECK3-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_1]], ptr [[REF_TMP]], i32 0, i32 3
3017 // CHECK3-NEXT: store ptr [[TMP3]], ptr [[TMP31]], align 4
3018 // CHECK3-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE0_clEv"(ptr noundef nonnull align 4 dereferenceable(16) [[REF_TMP]])
3019 // CHECK3-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
3020 // CHECK3: omp.body.continue:
3021 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
3022 // CHECK3: omp.inner.for.inc:
3023 // CHECK3-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3024 // CHECK3-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP32]], 1
3025 // CHECK3-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4
3026 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
3027 // CHECK3: omp.inner.for.end:
3028 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
3029 // CHECK3: omp.loop.exit:
3030 // CHECK3-NEXT: [[TMP33:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3031 // CHECK3-NEXT: [[TMP34:%.*]] = load i32, ptr [[TMP33]], align 4
3032 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP34]])
3033 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
3034 // CHECK3: omp.precond.end:
3035 // CHECK3-NEXT: ret void
3038 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l202
3039 // CHECK3-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2]] {
3040 // CHECK3-NEXT: entry:
3041 // CHECK3-NEXT: [[CH_ADDR:%.*]] = alloca i32, align 4
3042 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
3043 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
3044 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
3045 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
3046 // CHECK3-NEXT: store i32 [[CH]], ptr [[CH_ADDR]], align 4
3047 // CHECK3-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
3048 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
3049 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
3050 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
3051 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l202.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
3052 // CHECK3-NEXT: ret void
3055 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l202.omp_outlined
3056 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
3057 // CHECK3-NEXT: entry:
3058 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
3059 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
3060 // CHECK3-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 4
3061 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
3062 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
3063 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
3064 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
3065 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
3066 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
3067 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
3068 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
3069 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
3070 // CHECK3-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
3071 // CHECK3-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
3072 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
3073 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
3074 // CHECK3-NEXT: [[I3:%.*]] = alloca i32, align 4
3075 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
3076 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
3077 // CHECK3-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 4
3078 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
3079 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
3080 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
3081 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
3082 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 4
3083 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 4
3084 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 4
3085 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 4
3086 // CHECK3-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 4
3087 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP1]], align 4
3088 // CHECK3-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
3089 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
3090 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
3091 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
3092 // CHECK3-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
3093 // CHECK3-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
3094 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
3095 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
3096 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
3097 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
3098 // CHECK3: omp.precond.then:
3099 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
3100 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3101 // CHECK3-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_COMB_UB]], align 4
3102 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
3103 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
3104 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP0]], align 4
3105 // CHECK3-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3106 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
3107 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 91, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
3108 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3109 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3110 // CHECK3-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
3111 // CHECK3-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
3112 // CHECK3: cond.true:
3113 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3114 // CHECK3-NEXT: br label [[COND_END:%.*]]
3115 // CHECK3: cond.false:
3116 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3117 // CHECK3-NEXT: br label [[COND_END]]
3118 // CHECK3: cond.end:
3119 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
3120 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
3121 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
3122 // CHECK3-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
3123 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
3124 // CHECK3: omp.inner.for.cond:
3125 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3126 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3127 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
3128 // CHECK3-NEXT: [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
3129 // CHECK3-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
3130 // CHECK3: omp.inner.for.body:
3131 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
3132 // CHECK3-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3133 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l202.omp_outlined.omp_outlined, i32 [[TMP19]], i32 [[TMP20]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]])
3134 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
3135 // CHECK3: omp.inner.for.inc:
3136 // CHECK3-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3137 // CHECK3-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
3138 // CHECK3-NEXT: [[ADD6:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
3139 // CHECK3-NEXT: store i32 [[ADD6]], ptr [[DOTOMP_IV]], align 4
3140 // CHECK3-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
3141 // CHECK3-NEXT: [[TMP24:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
3142 // CHECK3-NEXT: [[ADD7:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
3143 // CHECK3-NEXT: store i32 [[ADD7]], ptr [[DOTOMP_COMB_LB]], align 4
3144 // CHECK3-NEXT: [[TMP25:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3145 // CHECK3-NEXT: [[TMP26:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
3146 // CHECK3-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
3147 // CHECK3-NEXT: store i32 [[ADD8]], ptr [[DOTOMP_COMB_UB]], align 4
3148 // CHECK3-NEXT: [[TMP27:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3149 // CHECK3-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3150 // CHECK3-NEXT: [[CMP9:%.*]] = icmp sgt i32 [[TMP27]], [[TMP28]]
3151 // CHECK3-NEXT: br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
3152 // CHECK3: cond.true10:
3153 // CHECK3-NEXT: [[TMP29:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3154 // CHECK3-NEXT: br label [[COND_END12:%.*]]
3155 // CHECK3: cond.false11:
3156 // CHECK3-NEXT: [[TMP30:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3157 // CHECK3-NEXT: br label [[COND_END12]]
3158 // CHECK3: cond.end12:
3159 // CHECK3-NEXT: [[COND13:%.*]] = phi i32 [ [[TMP29]], [[COND_TRUE10]] ], [ [[TMP30]], [[COND_FALSE11]] ]
3160 // CHECK3-NEXT: store i32 [[COND13]], ptr [[DOTOMP_COMB_UB]], align 4
3161 // CHECK3-NEXT: [[TMP31:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
3162 // CHECK3-NEXT: store i32 [[TMP31]], ptr [[DOTOMP_IV]], align 4
3163 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
3164 // CHECK3: omp.inner.for.end:
3165 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
3166 // CHECK3: omp.loop.exit:
3167 // CHECK3-NEXT: [[TMP32:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3168 // CHECK3-NEXT: [[TMP33:%.*]] = load i32, ptr [[TMP32]], align 4
3169 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP33]])
3170 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
3171 // CHECK3: omp.precond.end:
3172 // CHECK3-NEXT: ret void
3175 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l202.omp_outlined.omp_outlined
3176 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
3177 // CHECK3-NEXT: entry:
3178 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
3179 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
3180 // CHECK3-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
3181 // CHECK3-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
3182 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
3183 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
3184 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
3185 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
3186 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
3187 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
3188 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
3189 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
3190 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
3191 // CHECK3-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
3192 // CHECK3-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
3193 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
3194 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
3195 // CHECK3-NEXT: [[I3:%.*]] = alloca i32, align 4
3196 // CHECK3-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_2:%.*]], align 4
3197 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
3198 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
3199 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
3200 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
3201 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
3202 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
3203 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
3204 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
3205 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
3206 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
3207 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
3208 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
3209 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
3210 // CHECK3-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
3211 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
3212 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
3213 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
3214 // CHECK3-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
3215 // CHECK3-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
3216 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
3217 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
3218 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
3219 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
3220 // CHECK3: omp.precond.then:
3221 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
3222 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3223 // CHECK3-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
3224 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
3225 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
3226 // CHECK3-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
3227 // CHECK3-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
3228 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
3229 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
3230 // CHECK3-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3231 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
3232 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
3233 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
3234 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3235 // CHECK3-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
3236 // CHECK3-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
3237 // CHECK3: cond.true:
3238 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3239 // CHECK3-NEXT: br label [[COND_END:%.*]]
3240 // CHECK3: cond.false:
3241 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
3242 // CHECK3-NEXT: br label [[COND_END]]
3243 // CHECK3: cond.end:
3244 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
3245 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
3246 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
3247 // CHECK3-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
3248 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
3249 // CHECK3: omp.inner.for.cond:
3250 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3251 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
3252 // CHECK3-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
3253 // CHECK3-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
3254 // CHECK3: omp.inner.for.body:
3255 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3256 // CHECK3-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
3257 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
3258 // CHECK3-NEXT: store i32 [[ADD]], ptr [[I3]], align 4
3259 // CHECK3-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 4
3260 // CHECK3-NEXT: [[TMP21:%.*]] = load i32, ptr [[I3]], align 4
3261 // CHECK3-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i32 [[TMP21]]
3262 // CHECK3-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 4
3263 // CHECK3-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 4
3264 // CHECK3-NEXT: [[TMP24:%.*]] = load i32, ptr [[I3]], align 4
3265 // CHECK3-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i32 [[TMP24]]
3266 // CHECK3-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX6]], align 4
3267 // CHECK3-NEXT: [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
3268 // CHECK3-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 4
3269 // CHECK3-NEXT: [[TMP27:%.*]] = load i32, ptr [[I3]], align 4
3270 // CHECK3-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i32 [[TMP27]]
3271 // CHECK3-NEXT: store double [[ADD7]], ptr [[ARRAYIDX8]], align 4
3272 // CHECK3-NEXT: [[TMP28:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_2]], ptr [[REF_TMP]], i32 0, i32 0
3273 // CHECK3-NEXT: store ptr [[TMP1]], ptr [[TMP28]], align 4
3274 // CHECK3-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_2]], ptr [[REF_TMP]], i32 0, i32 1
3275 // CHECK3-NEXT: store ptr [[I3]], ptr [[TMP29]], align 4
3276 // CHECK3-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_2]], ptr [[REF_TMP]], i32 0, i32 2
3277 // CHECK3-NEXT: store ptr [[TMP2]], ptr [[TMP30]], align 4
3278 // CHECK3-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_2]], ptr [[REF_TMP]], i32 0, i32 3
3279 // CHECK3-NEXT: store ptr [[TMP3]], ptr [[TMP31]], align 4
3280 // CHECK3-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE1_clEv"(ptr noundef nonnull align 4 dereferenceable(16) [[REF_TMP]])
3281 // CHECK3-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
3282 // CHECK3: omp.body.continue:
3283 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
3284 // CHECK3: omp.inner.for.inc:
3285 // CHECK3-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3286 // CHECK3-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP32]], 1
3287 // CHECK3-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4
3288 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
3289 // CHECK3: omp.inner.for.end:
3290 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
3291 // CHECK3: omp.loop.exit:
3292 // CHECK3-NEXT: [[TMP33:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3293 // CHECK3-NEXT: [[TMP34:%.*]] = load i32, ptr [[TMP33]], align 4
3294 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP34]])
3295 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
3296 // CHECK3: omp.precond.end:
3297 // CHECK3-NEXT: ret void
3300 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l235
3301 // CHECK3-SAME: (i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2]] {
3302 // CHECK3-NEXT: entry:
3303 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
3304 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
3305 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
3306 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
3307 // CHECK3-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
3308 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
3309 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
3310 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
3311 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l235.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
3312 // CHECK3-NEXT: ret void
3315 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l235.omp_outlined
3316 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
3317 // CHECK3-NEXT: entry:
3318 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
3319 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
3320 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
3321 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
3322 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
3323 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
3324 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
3325 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
3326 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
3327 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
3328 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
3329 // CHECK3-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
3330 // CHECK3-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
3331 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
3332 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
3333 // CHECK3-NEXT: [[I3:%.*]] = alloca i32, align 4
3334 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
3335 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
3336 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
3337 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
3338 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
3339 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
3340 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
3341 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
3342 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
3343 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
3344 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
3345 // CHECK3-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
3346 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
3347 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
3348 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
3349 // CHECK3-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
3350 // CHECK3-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
3351 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
3352 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
3353 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
3354 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
3355 // CHECK3: omp.precond.then:
3356 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
3357 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3358 // CHECK3-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
3359 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
3360 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
3361 // CHECK3-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3362 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
3363 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
3364 // CHECK3-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3365 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3366 // CHECK3-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
3367 // CHECK3-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
3368 // CHECK3: cond.true:
3369 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3370 // CHECK3-NEXT: br label [[COND_END:%.*]]
3371 // CHECK3: cond.false:
3372 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3373 // CHECK3-NEXT: br label [[COND_END]]
3374 // CHECK3: cond.end:
3375 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
3376 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
3377 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
3378 // CHECK3-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
3379 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
3380 // CHECK3: omp.inner.for.cond:
3381 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3382 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3383 // CHECK3-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
3384 // CHECK3-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
3385 // CHECK3: omp.inner.for.body:
3386 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
3387 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3388 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l235.omp_outlined.omp_outlined, i32 [[TMP17]], i32 [[TMP18]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
3389 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
3390 // CHECK3: omp.inner.for.inc:
3391 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3392 // CHECK3-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
3393 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
3394 // CHECK3-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
3395 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
3396 // CHECK3: omp.inner.for.end:
3397 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
3398 // CHECK3: omp.loop.exit:
3399 // CHECK3-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3400 // CHECK3-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
3401 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
3402 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
3403 // CHECK3: omp.precond.end:
3404 // CHECK3-NEXT: ret void
3407 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l235.omp_outlined.omp_outlined
3408 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
3409 // CHECK3-NEXT: entry:
3410 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
3411 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
3412 // CHECK3-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
3413 // CHECK3-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
3414 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
3415 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
3416 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
3417 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
3418 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
3419 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
3420 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
3421 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
3422 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
3423 // CHECK3-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
3424 // CHECK3-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
3425 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
3426 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
3427 // CHECK3-NEXT: [[I3:%.*]] = alloca i32, align 4
3428 // CHECK3-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_3:%.*]], align 4
3429 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
3430 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
3431 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
3432 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
3433 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
3434 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
3435 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
3436 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
3437 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
3438 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
3439 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
3440 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
3441 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
3442 // CHECK3-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
3443 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
3444 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
3445 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
3446 // CHECK3-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
3447 // CHECK3-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
3448 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
3449 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
3450 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
3451 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
3452 // CHECK3: omp.precond.then:
3453 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
3454 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3455 // CHECK3-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
3456 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
3457 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
3458 // CHECK3-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
3459 // CHECK3-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
3460 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
3461 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
3462 // CHECK3-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3463 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
3464 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
3465 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
3466 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3467 // CHECK3-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
3468 // CHECK3-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
3469 // CHECK3: cond.true:
3470 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3471 // CHECK3-NEXT: br label [[COND_END:%.*]]
3472 // CHECK3: cond.false:
3473 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
3474 // CHECK3-NEXT: br label [[COND_END]]
3475 // CHECK3: cond.end:
3476 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
3477 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
3478 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
3479 // CHECK3-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
3480 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
3481 // CHECK3: omp.inner.for.cond:
3482 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3483 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
3484 // CHECK3-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
3485 // CHECK3-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
3486 // CHECK3: omp.inner.for.body:
3487 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3488 // CHECK3-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
3489 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
3490 // CHECK3-NEXT: store i32 [[ADD]], ptr [[I3]], align 4
3491 // CHECK3-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 4
3492 // CHECK3-NEXT: [[TMP21:%.*]] = load i32, ptr [[I3]], align 4
3493 // CHECK3-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i32 [[TMP21]]
3494 // CHECK3-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 4
3495 // CHECK3-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 4
3496 // CHECK3-NEXT: [[TMP24:%.*]] = load i32, ptr [[I3]], align 4
3497 // CHECK3-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i32 [[TMP24]]
3498 // CHECK3-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX6]], align 4
3499 // CHECK3-NEXT: [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
3500 // CHECK3-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 4
3501 // CHECK3-NEXT: [[TMP27:%.*]] = load i32, ptr [[I3]], align 4
3502 // CHECK3-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i32 [[TMP27]]
3503 // CHECK3-NEXT: store double [[ADD7]], ptr [[ARRAYIDX8]], align 4
3504 // CHECK3-NEXT: [[TMP28:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_3]], ptr [[REF_TMP]], i32 0, i32 0
3505 // CHECK3-NEXT: store ptr [[TMP1]], ptr [[TMP28]], align 4
3506 // CHECK3-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_3]], ptr [[REF_TMP]], i32 0, i32 1
3507 // CHECK3-NEXT: store ptr [[I3]], ptr [[TMP29]], align 4
3508 // CHECK3-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_3]], ptr [[REF_TMP]], i32 0, i32 2
3509 // CHECK3-NEXT: store ptr [[TMP2]], ptr [[TMP30]], align 4
3510 // CHECK3-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_3]], ptr [[REF_TMP]], i32 0, i32 3
3511 // CHECK3-NEXT: store ptr [[TMP3]], ptr [[TMP31]], align 4
3512 // CHECK3-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE2_clEv"(ptr noundef nonnull align 4 dereferenceable(16) [[REF_TMP]])
3513 // CHECK3-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
3514 // CHECK3: omp.body.continue:
3515 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
3516 // CHECK3: omp.inner.for.inc:
3517 // CHECK3-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3518 // CHECK3-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP32]], 1
3519 // CHECK3-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4
3520 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
3521 // CHECK3: omp.inner.for.end:
3522 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
3523 // CHECK3: omp.loop.exit:
3524 // CHECK3-NEXT: [[TMP33:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3525 // CHECK3-NEXT: [[TMP34:%.*]] = load i32, ptr [[TMP33]], align 4
3526 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP34]])
3527 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
3528 // CHECK3: omp.precond.end:
3529 // CHECK3-NEXT: ret void
3532 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l267
3533 // CHECK3-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2]] {
3534 // CHECK3-NEXT: entry:
3535 // CHECK3-NEXT: [[CH_ADDR:%.*]] = alloca i32, align 4
3536 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
3537 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
3538 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
3539 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
3540 // CHECK3-NEXT: store i32 [[CH]], ptr [[CH_ADDR]], align 4
3541 // CHECK3-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
3542 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
3543 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
3544 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
3545 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l267.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
3546 // CHECK3-NEXT: ret void
3549 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l267.omp_outlined
3550 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
3551 // CHECK3-NEXT: entry:
3552 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
3553 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
3554 // CHECK3-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 4
3555 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
3556 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
3557 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
3558 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
3559 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
3560 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
3561 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
3562 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
3563 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
3564 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
3565 // CHECK3-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
3566 // CHECK3-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
3567 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
3568 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
3569 // CHECK3-NEXT: [[I4:%.*]] = alloca i32, align 4
3570 // CHECK3-NEXT: [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
3571 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
3572 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
3573 // CHECK3-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 4
3574 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
3575 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
3576 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
3577 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
3578 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 4
3579 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 4
3580 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 4
3581 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 4
3582 // CHECK3-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 4
3583 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP0]], align 4
3584 // CHECK3-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
3585 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP1]], align 4
3586 // CHECK3-NEXT: store i32 [[TMP6]], ptr [[DOTCAPTURE_EXPR_1]], align 4
3587 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3588 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
3589 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
3590 // CHECK3-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
3591 // CHECK3-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
3592 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
3593 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3594 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
3595 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
3596 // CHECK3: omp.precond.then:
3597 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
3598 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
3599 // CHECK3-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_COMB_UB]], align 4
3600 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
3601 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
3602 // CHECK3-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3603 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
3604 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
3605 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3606 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
3607 // CHECK3-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
3608 // CHECK3-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
3609 // CHECK3: cond.true:
3610 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
3611 // CHECK3-NEXT: br label [[COND_END:%.*]]
3612 // CHECK3: cond.false:
3613 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3614 // CHECK3-NEXT: br label [[COND_END]]
3615 // CHECK3: cond.end:
3616 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
3617 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
3618 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
3619 // CHECK3-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
3620 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
3621 // CHECK3: omp.inner.for.cond:
3622 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3623 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3624 // CHECK3-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
3625 // CHECK3-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
3626 // CHECK3: omp.inner.for.body:
3627 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
3628 // CHECK3-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3629 // CHECK3-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
3630 // CHECK3-NEXT: store i32 [[TMP21]], ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
3631 // CHECK3-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
3632 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l267.omp_outlined.omp_outlined, i32 [[TMP19]], i32 [[TMP20]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]], i32 [[TMP22]])
3633 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
3634 // CHECK3: omp.inner.for.inc:
3635 // CHECK3-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3636 // CHECK3-NEXT: [[TMP24:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
3637 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
3638 // CHECK3-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
3639 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
3640 // CHECK3: omp.inner.for.end:
3641 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
3642 // CHECK3: omp.loop.exit:
3643 // CHECK3-NEXT: [[TMP25:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3644 // CHECK3-NEXT: [[TMP26:%.*]] = load i32, ptr [[TMP25]], align 4
3645 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP26]])
3646 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
3647 // CHECK3: omp.precond.end:
3648 // CHECK3-NEXT: ret void
3651 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l267.omp_outlined.omp_outlined
3652 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
3653 // CHECK3-NEXT: entry:
3654 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
3655 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
3656 // CHECK3-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
3657 // CHECK3-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
3658 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
3659 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
3660 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
3661 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
3662 // CHECK3-NEXT: [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
3663 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
3664 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
3665 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
3666 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
3667 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
3668 // CHECK3-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
3669 // CHECK3-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
3670 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
3671 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
3672 // CHECK3-NEXT: [[I4:%.*]] = alloca i32, align 4
3673 // CHECK3-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_4:%.*]], align 4
3674 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
3675 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
3676 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
3677 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
3678 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
3679 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
3680 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
3681 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
3682 // CHECK3-NEXT: store i32 [[DOTCAPTURE_EXPR_]], ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
3683 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
3684 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
3685 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
3686 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
3687 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
3688 // CHECK3-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_1]], align 4
3689 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3690 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
3691 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
3692 // CHECK3-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
3693 // CHECK3-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
3694 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
3695 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3696 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
3697 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
3698 // CHECK3: omp.precond.then:
3699 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
3700 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
3701 // CHECK3-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
3702 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
3703 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
3704 // CHECK3-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
3705 // CHECK3-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
3706 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
3707 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
3708 // CHECK3-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
3709 // CHECK3-NEXT: [[TMP11:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3710 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[TMP11]], align 4
3711 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP12]], i32 33, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
3712 // CHECK3-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
3713 // CHECK3: omp.dispatch.cond:
3714 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
3715 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
3716 // CHECK3-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP13]], [[TMP14]]
3717 // CHECK3-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
3718 // CHECK3: cond.true:
3719 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
3720 // CHECK3-NEXT: br label [[COND_END:%.*]]
3721 // CHECK3: cond.false:
3722 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
3723 // CHECK3-NEXT: br label [[COND_END]]
3724 // CHECK3: cond.end:
3725 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ [[TMP15]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
3726 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
3727 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
3728 // CHECK3-NEXT: store i32 [[TMP17]], ptr [[DOTOMP_IV]], align 4
3729 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3730 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
3731 // CHECK3-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
3732 // CHECK3-NEXT: br i1 [[CMP6]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
3733 // CHECK3: omp.dispatch.body:
3734 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
3735 // CHECK3: omp.inner.for.cond:
3736 // CHECK3-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3737 // CHECK3-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
3738 // CHECK3-NEXT: [[CMP7:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
3739 // CHECK3-NEXT: br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
3740 // CHECK3: omp.inner.for.body:
3741 // CHECK3-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3742 // CHECK3-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
3743 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
3744 // CHECK3-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
3745 // CHECK3-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP2]], align 4
3746 // CHECK3-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
3747 // CHECK3-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i32 [[TMP24]]
3748 // CHECK3-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX]], align 4
3749 // CHECK3-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP3]], align 4
3750 // CHECK3-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
3751 // CHECK3-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i32 [[TMP27]]
3752 // CHECK3-NEXT: [[TMP28:%.*]] = load double, ptr [[ARRAYIDX8]], align 4
3753 // CHECK3-NEXT: [[ADD9:%.*]] = fadd double [[TMP25]], [[TMP28]]
3754 // CHECK3-NEXT: [[TMP29:%.*]] = load ptr, ptr [[TMP1]], align 4
3755 // CHECK3-NEXT: [[TMP30:%.*]] = load i32, ptr [[I4]], align 4
3756 // CHECK3-NEXT: [[ARRAYIDX10:%.*]] = getelementptr inbounds double, ptr [[TMP29]], i32 [[TMP30]]
3757 // CHECK3-NEXT: store double [[ADD9]], ptr [[ARRAYIDX10]], align 4
3758 // CHECK3-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_4]], ptr [[REF_TMP]], i32 0, i32 0
3759 // CHECK3-NEXT: store ptr [[TMP1]], ptr [[TMP31]], align 4
3760 // CHECK3-NEXT: [[TMP32:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_4]], ptr [[REF_TMP]], i32 0, i32 1
3761 // CHECK3-NEXT: store ptr [[I4]], ptr [[TMP32]], align 4
3762 // CHECK3-NEXT: [[TMP33:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_4]], ptr [[REF_TMP]], i32 0, i32 2
3763 // CHECK3-NEXT: store ptr [[TMP2]], ptr [[TMP33]], align 4
3764 // CHECK3-NEXT: [[TMP34:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_4]], ptr [[REF_TMP]], i32 0, i32 3
3765 // CHECK3-NEXT: store ptr [[TMP3]], ptr [[TMP34]], align 4
3766 // CHECK3-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE3_clEv"(ptr noundef nonnull align 4 dereferenceable(16) [[REF_TMP]])
3767 // CHECK3-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
3768 // CHECK3: omp.body.continue:
3769 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
3770 // CHECK3: omp.inner.for.inc:
3771 // CHECK3-NEXT: [[TMP35:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3772 // CHECK3-NEXT: [[ADD11:%.*]] = add nsw i32 [[TMP35]], 1
3773 // CHECK3-NEXT: store i32 [[ADD11]], ptr [[DOTOMP_IV]], align 4
3774 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
3775 // CHECK3: omp.inner.for.end:
3776 // CHECK3-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
3777 // CHECK3: omp.dispatch.inc:
3778 // CHECK3-NEXT: [[TMP36:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
3779 // CHECK3-NEXT: [[TMP37:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
3780 // CHECK3-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP36]], [[TMP37]]
3781 // CHECK3-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_LB]], align 4
3782 // CHECK3-NEXT: [[TMP38:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
3783 // CHECK3-NEXT: [[TMP39:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
3784 // CHECK3-NEXT: [[ADD13:%.*]] = add nsw i32 [[TMP38]], [[TMP39]]
3785 // CHECK3-NEXT: store i32 [[ADD13]], ptr [[DOTOMP_UB]], align 4
3786 // CHECK3-NEXT: br label [[OMP_DISPATCH_COND]]
3787 // CHECK3: omp.dispatch.end:
3788 // CHECK3-NEXT: [[TMP40:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3789 // CHECK3-NEXT: [[TMP41:%.*]] = load i32, ptr [[TMP40]], align 4
3790 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP41]])
3791 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
3792 // CHECK3: omp.precond.end:
3793 // CHECK3-NEXT: ret void
3796 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l300
3797 // CHECK3-SAME: (i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2]] {
3798 // CHECK3-NEXT: entry:
3799 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
3800 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
3801 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
3802 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
3803 // CHECK3-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
3804 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
3805 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
3806 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
3807 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l300.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
3808 // CHECK3-NEXT: ret void
3811 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l300.omp_outlined
3812 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
3813 // CHECK3-NEXT: entry:
3814 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
3815 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
3816 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
3817 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
3818 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
3819 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
3820 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
3821 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
3822 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
3823 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
3824 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
3825 // CHECK3-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
3826 // CHECK3-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
3827 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
3828 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
3829 // CHECK3-NEXT: [[I3:%.*]] = alloca i32, align 4
3830 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
3831 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
3832 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
3833 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
3834 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
3835 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
3836 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
3837 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
3838 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
3839 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
3840 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
3841 // CHECK3-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
3842 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
3843 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
3844 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
3845 // CHECK3-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
3846 // CHECK3-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
3847 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
3848 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
3849 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
3850 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
3851 // CHECK3: omp.precond.then:
3852 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
3853 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3854 // CHECK3-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
3855 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
3856 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
3857 // CHECK3-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3858 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
3859 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
3860 // CHECK3-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3861 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3862 // CHECK3-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
3863 // CHECK3-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
3864 // CHECK3: cond.true:
3865 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3866 // CHECK3-NEXT: br label [[COND_END:%.*]]
3867 // CHECK3: cond.false:
3868 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3869 // CHECK3-NEXT: br label [[COND_END]]
3870 // CHECK3: cond.end:
3871 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
3872 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
3873 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
3874 // CHECK3-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
3875 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
3876 // CHECK3: omp.inner.for.cond:
3877 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3878 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3879 // CHECK3-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
3880 // CHECK3-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
3881 // CHECK3: omp.inner.for.body:
3882 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
3883 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
3884 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l300.omp_outlined.omp_outlined, i32 [[TMP17]], i32 [[TMP18]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
3885 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
3886 // CHECK3: omp.inner.for.inc:
3887 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
3888 // CHECK3-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
3889 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
3890 // CHECK3-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
3891 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
3892 // CHECK3: omp.inner.for.end:
3893 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
3894 // CHECK3: omp.loop.exit:
3895 // CHECK3-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3896 // CHECK3-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
3897 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
3898 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
3899 // CHECK3: omp.precond.end:
3900 // CHECK3-NEXT: ret void
3903 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l300.omp_outlined.omp_outlined
3904 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
3905 // CHECK3-NEXT: entry:
3906 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
3907 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
3908 // CHECK3-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
3909 // CHECK3-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
3910 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
3911 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
3912 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
3913 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
3914 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
3915 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
3916 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
3917 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
3918 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
3919 // CHECK3-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
3920 // CHECK3-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
3921 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
3922 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
3923 // CHECK3-NEXT: [[I3:%.*]] = alloca i32, align 4
3924 // CHECK3-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_5:%.*]], align 4
3925 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
3926 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
3927 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
3928 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
3929 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
3930 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
3931 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
3932 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
3933 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
3934 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
3935 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
3936 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
3937 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
3938 // CHECK3-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
3939 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
3940 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
3941 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
3942 // CHECK3-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
3943 // CHECK3-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
3944 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
3945 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
3946 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
3947 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
3948 // CHECK3: omp.precond.then:
3949 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
3950 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
3951 // CHECK3-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
3952 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
3953 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
3954 // CHECK3-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
3955 // CHECK3-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
3956 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
3957 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
3958 // CHECK3-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
3959 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
3960 // CHECK3-NEXT: [[TMP12:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3961 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[TMP12]], align 4
3962 // CHECK3-NEXT: call void @__kmpc_dispatch_init_4(ptr @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
3963 // CHECK3-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
3964 // CHECK3: omp.dispatch.cond:
3965 // CHECK3-NEXT: [[TMP14:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
3966 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[TMP14]], align 4
3967 // CHECK3-NEXT: [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(ptr @[[GLOB3]], i32 [[TMP15]], ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]])
3968 // CHECK3-NEXT: [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
3969 // CHECK3-NEXT: br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
3970 // CHECK3: omp.dispatch.body:
3971 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
3972 // CHECK3-NEXT: store i32 [[TMP17]], ptr [[DOTOMP_IV]], align 4
3973 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
3974 // CHECK3: omp.inner.for.cond:
3975 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP13:![0-9]+]]
3976 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP13]]
3977 // CHECK3-NEXT: [[CMP4:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
3978 // CHECK3-NEXT: br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
3979 // CHECK3: omp.inner.for.body:
3980 // CHECK3-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP13]]
3981 // CHECK3-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
3982 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
3983 // CHECK3-NEXT: store i32 [[ADD]], ptr [[I3]], align 4, !llvm.access.group [[ACC_GRP13]]
3984 // CHECK3-NEXT: [[TMP21:%.*]] = load ptr, ptr [[TMP2]], align 4, !llvm.access.group [[ACC_GRP13]]
3985 // CHECK3-NEXT: [[TMP22:%.*]] = load i32, ptr [[I3]], align 4, !llvm.access.group [[ACC_GRP13]]
3986 // CHECK3-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP21]], i32 [[TMP22]]
3987 // CHECK3-NEXT: [[TMP23:%.*]] = load double, ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP13]]
3988 // CHECK3-NEXT: [[TMP24:%.*]] = load ptr, ptr [[TMP3]], align 4, !llvm.access.group [[ACC_GRP13]]
3989 // CHECK3-NEXT: [[TMP25:%.*]] = load i32, ptr [[I3]], align 4, !llvm.access.group [[ACC_GRP13]]
3990 // CHECK3-NEXT: [[ARRAYIDX5:%.*]] = getelementptr inbounds double, ptr [[TMP24]], i32 [[TMP25]]
3991 // CHECK3-NEXT: [[TMP26:%.*]] = load double, ptr [[ARRAYIDX5]], align 4, !llvm.access.group [[ACC_GRP13]]
3992 // CHECK3-NEXT: [[ADD6:%.*]] = fadd double [[TMP23]], [[TMP26]]
3993 // CHECK3-NEXT: [[TMP27:%.*]] = load ptr, ptr [[TMP1]], align 4, !llvm.access.group [[ACC_GRP13]]
3994 // CHECK3-NEXT: [[TMP28:%.*]] = load i32, ptr [[I3]], align 4, !llvm.access.group [[ACC_GRP13]]
3995 // CHECK3-NEXT: [[ARRAYIDX7:%.*]] = getelementptr inbounds double, ptr [[TMP27]], i32 [[TMP28]]
3996 // CHECK3-NEXT: store double [[ADD6]], ptr [[ARRAYIDX7]], align 4, !llvm.access.group [[ACC_GRP13]]
3997 // CHECK3-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_5]], ptr [[REF_TMP]], i32 0, i32 0
3998 // CHECK3-NEXT: store ptr [[TMP1]], ptr [[TMP29]], align 4, !llvm.access.group [[ACC_GRP13]]
3999 // CHECK3-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_5]], ptr [[REF_TMP]], i32 0, i32 1
4000 // CHECK3-NEXT: store ptr [[I3]], ptr [[TMP30]], align 4, !llvm.access.group [[ACC_GRP13]]
4001 // CHECK3-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_5]], ptr [[REF_TMP]], i32 0, i32 2
4002 // CHECK3-NEXT: store ptr [[TMP2]], ptr [[TMP31]], align 4, !llvm.access.group [[ACC_GRP13]]
4003 // CHECK3-NEXT: [[TMP32:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_5]], ptr [[REF_TMP]], i32 0, i32 3
4004 // CHECK3-NEXT: store ptr [[TMP3]], ptr [[TMP32]], align 4, !llvm.access.group [[ACC_GRP13]]
4005 // CHECK3-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE4_clEv"(ptr noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group [[ACC_GRP13]]
4006 // CHECK3-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
4007 // CHECK3: omp.body.continue:
4008 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
4009 // CHECK3: omp.inner.for.inc:
4010 // CHECK3-NEXT: [[TMP33:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP13]]
4011 // CHECK3-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP33]], 1
4012 // CHECK3-NEXT: store i32 [[ADD8]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP13]]
4013 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP14:![0-9]+]]
4014 // CHECK3: omp.inner.for.end:
4015 // CHECK3-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
4016 // CHECK3: omp.dispatch.inc:
4017 // CHECK3-NEXT: br label [[OMP_DISPATCH_COND]]
4018 // CHECK3: omp.dispatch.end:
4019 // CHECK3-NEXT: [[TMP34:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
4020 // CHECK3-NEXT: [[TMP35:%.*]] = load i32, ptr [[TMP34]], align 4
4021 // CHECK3-NEXT: call void @__kmpc_dispatch_deinit(ptr @[[GLOB3]], i32 [[TMP35]])
4022 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
4023 // CHECK3: omp.precond.end:
4024 // CHECK3-NEXT: ret void
4027 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l329
4028 // CHECK3-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR2]] {
4029 // CHECK3-NEXT: entry:
4030 // CHECK3-NEXT: [[CH_ADDR:%.*]] = alloca i32, align 4
4031 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
4032 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
4033 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
4034 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
4035 // CHECK3-NEXT: store i32 [[CH]], ptr [[CH_ADDR]], align 4
4036 // CHECK3-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
4037 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
4038 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
4039 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
4040 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l329.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
4041 // CHECK3-NEXT: ret void
4044 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l329.omp_outlined
4045 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR2]] {
4046 // CHECK3-NEXT: entry:
4047 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
4048 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
4049 // CHECK3-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 4
4050 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
4051 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
4052 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
4053 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
4054 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
4055 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
4056 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
4057 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
4058 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
4059 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
4060 // CHECK3-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
4061 // CHECK3-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
4062 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
4063 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
4064 // CHECK3-NEXT: [[I4:%.*]] = alloca i32, align 4
4065 // CHECK3-NEXT: [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
4066 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
4067 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
4068 // CHECK3-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 4
4069 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
4070 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
4071 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
4072 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
4073 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 4
4074 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 4
4075 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 4
4076 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 4
4077 // CHECK3-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 4
4078 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP0]], align 4
4079 // CHECK3-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
4080 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP1]], align 4
4081 // CHECK3-NEXT: store i32 [[TMP6]], ptr [[DOTCAPTURE_EXPR_1]], align 4
4082 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
4083 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
4084 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
4085 // CHECK3-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
4086 // CHECK3-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
4087 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
4088 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
4089 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
4090 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
4091 // CHECK3: omp.precond.then:
4092 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
4093 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
4094 // CHECK3-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_COMB_UB]], align 4
4095 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
4096 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
4097 // CHECK3-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
4098 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
4099 // CHECK3-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
4100 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
4101 // CHECK3-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
4102 // CHECK3-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
4103 // CHECK3-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
4104 // CHECK3: cond.true:
4105 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
4106 // CHECK3-NEXT: br label [[COND_END:%.*]]
4107 // CHECK3: cond.false:
4108 // CHECK3-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
4109 // CHECK3-NEXT: br label [[COND_END]]
4110 // CHECK3: cond.end:
4111 // CHECK3-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
4112 // CHECK3-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
4113 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
4114 // CHECK3-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
4115 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
4116 // CHECK3: omp.inner.for.cond:
4117 // CHECK3-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
4118 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
4119 // CHECK3-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
4120 // CHECK3-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
4121 // CHECK3: omp.inner.for.body:
4122 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
4123 // CHECK3-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
4124 // CHECK3-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
4125 // CHECK3-NEXT: store i32 [[TMP21]], ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
4126 // CHECK3-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
4127 // CHECK3-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l329.omp_outlined.omp_outlined, i32 [[TMP19]], i32 [[TMP20]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]], i32 [[TMP22]])
4128 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
4129 // CHECK3: omp.inner.for.inc:
4130 // CHECK3-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
4131 // CHECK3-NEXT: [[TMP24:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
4132 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
4133 // CHECK3-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
4134 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]]
4135 // CHECK3: omp.inner.for.end:
4136 // CHECK3-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
4137 // CHECK3: omp.loop.exit:
4138 // CHECK3-NEXT: [[TMP25:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
4139 // CHECK3-NEXT: [[TMP26:%.*]] = load i32, ptr [[TMP25]], align 4
4140 // CHECK3-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP26]])
4141 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
4142 // CHECK3: omp.precond.end:
4143 // CHECK3-NEXT: ret void
4146 // CHECK3-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l329.omp_outlined.omp_outlined
4147 // CHECK3-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR2]] {
4148 // CHECK3-NEXT: entry:
4149 // CHECK3-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
4150 // CHECK3-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
4151 // CHECK3-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
4152 // CHECK3-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
4153 // CHECK3-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
4154 // CHECK3-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
4155 // CHECK3-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
4156 // CHECK3-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
4157 // CHECK3-NEXT: [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
4158 // CHECK3-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
4159 // CHECK3-NEXT: [[TMP:%.*]] = alloca i32, align 4
4160 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
4161 // CHECK3-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
4162 // CHECK3-NEXT: [[I:%.*]] = alloca i32, align 4
4163 // CHECK3-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
4164 // CHECK3-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
4165 // CHECK3-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
4166 // CHECK3-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
4167 // CHECK3-NEXT: [[I4:%.*]] = alloca i32, align 4
4168 // CHECK3-NEXT: [[REF_TMP:%.*]] = alloca [[CLASS_ANON_6:%.*]], align 4
4169 // CHECK3-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
4170 // CHECK3-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
4171 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
4172 // CHECK3-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
4173 // CHECK3-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
4174 // CHECK3-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
4175 // CHECK3-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
4176 // CHECK3-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
4177 // CHECK3-NEXT: store i32 [[DOTCAPTURE_EXPR_]], ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
4178 // CHECK3-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
4179 // CHECK3-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
4180 // CHECK3-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
4181 // CHECK3-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
4182 // CHECK3-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
4183 // CHECK3-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_1]], align 4
4184 // CHECK3-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
4185 // CHECK3-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
4186 // CHECK3-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
4187 // CHECK3-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
4188 // CHECK3-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
4189 // CHECK3-NEXT: store i32 0, ptr [[I]], align 4
4190 // CHECK3-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
4191 // CHECK3-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
4192 // CHECK3-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
4193 // CHECK3: omp.precond.then:
4194 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
4195 // CHECK3-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
4196 // CHECK3-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
4197 // CHECK3-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
4198 // CHECK3-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
4199 // CHECK3-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
4200 // CHECK3-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
4201 // CHECK3-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
4202 // CHECK3-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
4203 // CHECK3-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
4204 // CHECK3-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
4205 // CHECK3-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
4206 // CHECK3-NEXT: [[TMP13:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
4207 // CHECK3-NEXT: [[TMP14:%.*]] = load i32, ptr [[TMP13]], align 4
4208 // CHECK3-NEXT: call void @__kmpc_dispatch_init_4(ptr @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
4209 // CHECK3-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
4210 // CHECK3: omp.dispatch.cond:
4211 // CHECK3-NEXT: [[TMP15:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
4212 // CHECK3-NEXT: [[TMP16:%.*]] = load i32, ptr [[TMP15]], align 4
4213 // CHECK3-NEXT: [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(ptr @[[GLOB3]], i32 [[TMP16]], ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]])
4214 // CHECK3-NEXT: [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
4215 // CHECK3-NEXT: br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
4216 // CHECK3: omp.dispatch.body:
4217 // CHECK3-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
4218 // CHECK3-NEXT: store i32 [[TMP18]], ptr [[DOTOMP_IV]], align 4
4219 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
4220 // CHECK3: omp.inner.for.cond:
4221 // CHECK3-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP16:![0-9]+]]
4222 // CHECK3-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP16]]
4223 // CHECK3-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
4224 // CHECK3-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
4225 // CHECK3: omp.inner.for.body:
4226 // CHECK3-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP16]]
4227 // CHECK3-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
4228 // CHECK3-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
4229 // CHECK3-NEXT: store i32 [[ADD]], ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP16]]
4230 // CHECK3-NEXT: [[TMP22:%.*]] = load ptr, ptr [[TMP2]], align 4, !llvm.access.group [[ACC_GRP16]]
4231 // CHECK3-NEXT: [[TMP23:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP16]]
4232 // CHECK3-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP22]], i32 [[TMP23]]
4233 // CHECK3-NEXT: [[TMP24:%.*]] = load double, ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP16]]
4234 // CHECK3-NEXT: [[TMP25:%.*]] = load ptr, ptr [[TMP3]], align 4, !llvm.access.group [[ACC_GRP16]]
4235 // CHECK3-NEXT: [[TMP26:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP16]]
4236 // CHECK3-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds double, ptr [[TMP25]], i32 [[TMP26]]
4237 // CHECK3-NEXT: [[TMP27:%.*]] = load double, ptr [[ARRAYIDX6]], align 4, !llvm.access.group [[ACC_GRP16]]
4238 // CHECK3-NEXT: [[ADD7:%.*]] = fadd double [[TMP24]], [[TMP27]]
4239 // CHECK3-NEXT: [[TMP28:%.*]] = load ptr, ptr [[TMP1]], align 4, !llvm.access.group [[ACC_GRP16]]
4240 // CHECK3-NEXT: [[TMP29:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP16]]
4241 // CHECK3-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP28]], i32 [[TMP29]]
4242 // CHECK3-NEXT: store double [[ADD7]], ptr [[ARRAYIDX8]], align 4, !llvm.access.group [[ACC_GRP16]]
4243 // CHECK3-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_6]], ptr [[REF_TMP]], i32 0, i32 0
4244 // CHECK3-NEXT: store ptr [[TMP1]], ptr [[TMP30]], align 4, !llvm.access.group [[ACC_GRP16]]
4245 // CHECK3-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_6]], ptr [[REF_TMP]], i32 0, i32 1
4246 // CHECK3-NEXT: store ptr [[I4]], ptr [[TMP31]], align 4, !llvm.access.group [[ACC_GRP16]]
4247 // CHECK3-NEXT: [[TMP32:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_6]], ptr [[REF_TMP]], i32 0, i32 2
4248 // CHECK3-NEXT: store ptr [[TMP2]], ptr [[TMP32]], align 4, !llvm.access.group [[ACC_GRP16]]
4249 // CHECK3-NEXT: [[TMP33:%.*]] = getelementptr inbounds nuw [[CLASS_ANON_6]], ptr [[REF_TMP]], i32 0, i32 3
4250 // CHECK3-NEXT: store ptr [[TMP3]], ptr [[TMP33]], align 4, !llvm.access.group [[ACC_GRP16]]
4251 // CHECK3-NEXT: call void @"_ZZZ4mainENK3$_0clEvENKUlvE5_clEv"(ptr noundef nonnull align 4 dereferenceable(16) [[REF_TMP]]), !llvm.access.group [[ACC_GRP16]]
4252 // CHECK3-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
4253 // CHECK3: omp.body.continue:
4254 // CHECK3-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
4255 // CHECK3: omp.inner.for.inc:
4256 // CHECK3-NEXT: [[TMP34:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP16]]
4257 // CHECK3-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP34]], 1
4258 // CHECK3-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP16]]
4259 // CHECK3-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP17:![0-9]+]]
4260 // CHECK3: omp.inner.for.end:
4261 // CHECK3-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
4262 // CHECK3: omp.dispatch.inc:
4263 // CHECK3-NEXT: br label [[OMP_DISPATCH_COND]]
4264 // CHECK3: omp.dispatch.end:
4265 // CHECK3-NEXT: [[TMP35:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
4266 // CHECK3-NEXT: [[TMP36:%.*]] = load i32, ptr [[TMP35]], align 4
4267 // CHECK3-NEXT: call void @__kmpc_dispatch_deinit(ptr @[[GLOB3]], i32 [[TMP36]])
4268 // CHECK3-NEXT: br label [[OMP_PRECOND_END]]
4269 // CHECK3: omp.precond.end:
4270 // CHECK3-NEXT: ret void
4273 // CHECK9-LABEL: define {{[^@]+}}@main
4274 // CHECK9-SAME: () #[[ATTR0:[0-9]+]] {
4275 // CHECK9-NEXT: entry:
4276 // CHECK9-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
4277 // CHECK9-NEXT: [[A:%.*]] = alloca ptr, align 8
4278 // CHECK9-NEXT: [[B:%.*]] = alloca ptr, align 8
4279 // CHECK9-NEXT: [[C:%.*]] = alloca ptr, align 8
4280 // CHECK9-NEXT: [[N:%.*]] = alloca i32, align 4
4281 // CHECK9-NEXT: [[CH:%.*]] = alloca i32, align 4
4282 // CHECK9-NEXT: [[N_CASTED:%.*]] = alloca i64, align 8
4283 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x ptr], align 8
4284 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x ptr], align 8
4285 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x ptr], align 8
4286 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
4287 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
4288 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
4289 // CHECK9-NEXT: [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
4290 // CHECK9-NEXT: [[N_CASTED3:%.*]] = alloca i64, align 8
4291 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS4:%.*]] = alloca [4 x ptr], align 8
4292 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS5:%.*]] = alloca [4 x ptr], align 8
4293 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS6:%.*]] = alloca [4 x ptr], align 8
4294 // CHECK9-NEXT: [[_TMP7:%.*]] = alloca i32, align 4
4295 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_8:%.*]] = alloca i32, align 4
4296 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_9:%.*]] = alloca i32, align 4
4297 // CHECK9-NEXT: [[KERNEL_ARGS14:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
4298 // CHECK9-NEXT: [[CH_CASTED:%.*]] = alloca i64, align 8
4299 // CHECK9-NEXT: [[N_CASTED17:%.*]] = alloca i64, align 8
4300 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS18:%.*]] = alloca [5 x ptr], align 8
4301 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS19:%.*]] = alloca [5 x ptr], align 8
4302 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS20:%.*]] = alloca [5 x ptr], align 8
4303 // CHECK9-NEXT: [[_TMP21:%.*]] = alloca i32, align 4
4304 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_22:%.*]] = alloca i32, align 4
4305 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_23:%.*]] = alloca i32, align 4
4306 // CHECK9-NEXT: [[KERNEL_ARGS28:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
4307 // CHECK9-NEXT: [[N_CASTED31:%.*]] = alloca i64, align 8
4308 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS32:%.*]] = alloca [4 x ptr], align 8
4309 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS33:%.*]] = alloca [4 x ptr], align 8
4310 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS34:%.*]] = alloca [4 x ptr], align 8
4311 // CHECK9-NEXT: [[_TMP35:%.*]] = alloca i32, align 4
4312 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_36:%.*]] = alloca i32, align 4
4313 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_37:%.*]] = alloca i32, align 4
4314 // CHECK9-NEXT: [[KERNEL_ARGS42:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
4315 // CHECK9-NEXT: [[CH_CASTED45:%.*]] = alloca i64, align 8
4316 // CHECK9-NEXT: [[N_CASTED46:%.*]] = alloca i64, align 8
4317 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS47:%.*]] = alloca [5 x ptr], align 8
4318 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS48:%.*]] = alloca [5 x ptr], align 8
4319 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS49:%.*]] = alloca [5 x ptr], align 8
4320 // CHECK9-NEXT: [[_TMP50:%.*]] = alloca i32, align 4
4321 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_51:%.*]] = alloca i32, align 4
4322 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_52:%.*]] = alloca i32, align 4
4323 // CHECK9-NEXT: [[KERNEL_ARGS57:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
4324 // CHECK9-NEXT: [[N_CASTED60:%.*]] = alloca i64, align 8
4325 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS61:%.*]] = alloca [4 x ptr], align 8
4326 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS62:%.*]] = alloca [4 x ptr], align 8
4327 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS63:%.*]] = alloca [4 x ptr], align 8
4328 // CHECK9-NEXT: [[_TMP64:%.*]] = alloca i32, align 4
4329 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_65:%.*]] = alloca i32, align 4
4330 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_66:%.*]] = alloca i32, align 4
4331 // CHECK9-NEXT: [[KERNEL_ARGS71:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
4332 // CHECK9-NEXT: [[CH_CASTED74:%.*]] = alloca i64, align 8
4333 // CHECK9-NEXT: [[N_CASTED75:%.*]] = alloca i64, align 8
4334 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS76:%.*]] = alloca [5 x ptr], align 8
4335 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS77:%.*]] = alloca [5 x ptr], align 8
4336 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS78:%.*]] = alloca [5 x ptr], align 8
4337 // CHECK9-NEXT: [[_TMP79:%.*]] = alloca i32, align 4
4338 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_80:%.*]] = alloca i32, align 4
4339 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_81:%.*]] = alloca i32, align 4
4340 // CHECK9-NEXT: [[KERNEL_ARGS86:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
4341 // CHECK9-NEXT: store i32 0, ptr [[RETVAL]], align 4
4342 // CHECK9-NEXT: store i32 10000, ptr [[N]], align 4
4343 // CHECK9-NEXT: store i32 100, ptr [[CH]], align 4
4344 // CHECK9-NEXT: [[TMP0:%.*]] = load i32, ptr [[N]], align 4
4345 // CHECK9-NEXT: store i32 [[TMP0]], ptr [[N_CASTED]], align 4
4346 // CHECK9-NEXT: [[TMP1:%.*]] = load i64, ptr [[N_CASTED]], align 8
4347 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A]], align 8
4348 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B]], align 8
4349 // CHECK9-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C]], align 8
4350 // CHECK9-NEXT: [[TMP5:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
4351 // CHECK9-NEXT: store i64 [[TMP1]], ptr [[TMP5]], align 8
4352 // CHECK9-NEXT: [[TMP6:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
4353 // CHECK9-NEXT: store i64 [[TMP1]], ptr [[TMP6]], align 8
4354 // CHECK9-NEXT: [[TMP7:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
4355 // CHECK9-NEXT: store ptr null, ptr [[TMP7]], align 8
4356 // CHECK9-NEXT: [[TMP8:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
4357 // CHECK9-NEXT: store ptr [[TMP2]], ptr [[TMP8]], align 8
4358 // CHECK9-NEXT: [[TMP9:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 1
4359 // CHECK9-NEXT: store ptr [[TMP2]], ptr [[TMP9]], align 8
4360 // CHECK9-NEXT: [[TMP10:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
4361 // CHECK9-NEXT: store ptr null, ptr [[TMP10]], align 8
4362 // CHECK9-NEXT: [[TMP11:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
4363 // CHECK9-NEXT: store ptr [[TMP3]], ptr [[TMP11]], align 8
4364 // CHECK9-NEXT: [[TMP12:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 2
4365 // CHECK9-NEXT: store ptr [[TMP3]], ptr [[TMP12]], align 8
4366 // CHECK9-NEXT: [[TMP13:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
4367 // CHECK9-NEXT: store ptr null, ptr [[TMP13]], align 8
4368 // CHECK9-NEXT: [[TMP14:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
4369 // CHECK9-NEXT: store ptr [[TMP4]], ptr [[TMP14]], align 8
4370 // CHECK9-NEXT: [[TMP15:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 3
4371 // CHECK9-NEXT: store ptr [[TMP4]], ptr [[TMP15]], align 8
4372 // CHECK9-NEXT: [[TMP16:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 3
4373 // CHECK9-NEXT: store ptr null, ptr [[TMP16]], align 8
4374 // CHECK9-NEXT: [[TMP17:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
4375 // CHECK9-NEXT: [[TMP18:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
4376 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[N]], align 4
4377 // CHECK9-NEXT: store i32 [[TMP19]], ptr [[DOTCAPTURE_EXPR_]], align 4
4378 // CHECK9-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
4379 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP20]], 0
4380 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
4381 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
4382 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
4383 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
4384 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], 1
4385 // CHECK9-NEXT: [[TMP22:%.*]] = zext i32 [[ADD]] to i64
4386 // CHECK9-NEXT: [[TMP23:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0
4387 // CHECK9-NEXT: store i32 3, ptr [[TMP23]], align 4
4388 // CHECK9-NEXT: [[TMP24:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1
4389 // CHECK9-NEXT: store i32 4, ptr [[TMP24]], align 4
4390 // CHECK9-NEXT: [[TMP25:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2
4391 // CHECK9-NEXT: store ptr [[TMP17]], ptr [[TMP25]], align 8
4392 // CHECK9-NEXT: [[TMP26:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3
4393 // CHECK9-NEXT: store ptr [[TMP18]], ptr [[TMP26]], align 8
4394 // CHECK9-NEXT: [[TMP27:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4
4395 // CHECK9-NEXT: store ptr @.offload_sizes, ptr [[TMP27]], align 8
4396 // CHECK9-NEXT: [[TMP28:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5
4397 // CHECK9-NEXT: store ptr @.offload_maptypes, ptr [[TMP28]], align 8
4398 // CHECK9-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6
4399 // CHECK9-NEXT: store ptr null, ptr [[TMP29]], align 8
4400 // CHECK9-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7
4401 // CHECK9-NEXT: store ptr null, ptr [[TMP30]], align 8
4402 // CHECK9-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8
4403 // CHECK9-NEXT: store i64 [[TMP22]], ptr [[TMP31]], align 8
4404 // CHECK9-NEXT: [[TMP32:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9
4405 // CHECK9-NEXT: store i64 0, ptr [[TMP32]], align 8
4406 // CHECK9-NEXT: [[TMP33:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10
4407 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP33]], align 4
4408 // CHECK9-NEXT: [[TMP34:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11
4409 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP34]], align 4
4410 // CHECK9-NEXT: [[TMP35:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12
4411 // CHECK9-NEXT: store i32 0, ptr [[TMP35]], align 4
4412 // CHECK9-NEXT: [[TMP36:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3:[0-9]+]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369.region_id, ptr [[KERNEL_ARGS]])
4413 // CHECK9-NEXT: [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
4414 // CHECK9-NEXT: br i1 [[TMP37]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
4415 // CHECK9: omp_offload.failed:
4416 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369(i64 [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]]) #[[ATTR2:[0-9]+]]
4417 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT]]
4418 // CHECK9: omp_offload.cont:
4419 // CHECK9-NEXT: [[TMP38:%.*]] = load i32, ptr [[N]], align 4
4420 // CHECK9-NEXT: store i32 [[TMP38]], ptr [[N_CASTED3]], align 4
4421 // CHECK9-NEXT: [[TMP39:%.*]] = load i64, ptr [[N_CASTED3]], align 8
4422 // CHECK9-NEXT: [[TMP40:%.*]] = load ptr, ptr [[A]], align 8
4423 // CHECK9-NEXT: [[TMP41:%.*]] = load ptr, ptr [[B]], align 8
4424 // CHECK9-NEXT: [[TMP42:%.*]] = load ptr, ptr [[C]], align 8
4425 // CHECK9-NEXT: [[TMP43:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
4426 // CHECK9-NEXT: store i64 [[TMP39]], ptr [[TMP43]], align 8
4427 // CHECK9-NEXT: [[TMP44:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
4428 // CHECK9-NEXT: store i64 [[TMP39]], ptr [[TMP44]], align 8
4429 // CHECK9-NEXT: [[TMP45:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i64 0, i64 0
4430 // CHECK9-NEXT: store ptr null, ptr [[TMP45]], align 8
4431 // CHECK9-NEXT: [[TMP46:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 1
4432 // CHECK9-NEXT: store ptr [[TMP40]], ptr [[TMP46]], align 8
4433 // CHECK9-NEXT: [[TMP47:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 1
4434 // CHECK9-NEXT: store ptr [[TMP40]], ptr [[TMP47]], align 8
4435 // CHECK9-NEXT: [[TMP48:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i64 0, i64 1
4436 // CHECK9-NEXT: store ptr null, ptr [[TMP48]], align 8
4437 // CHECK9-NEXT: [[TMP49:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 2
4438 // CHECK9-NEXT: store ptr [[TMP41]], ptr [[TMP49]], align 8
4439 // CHECK9-NEXT: [[TMP50:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 2
4440 // CHECK9-NEXT: store ptr [[TMP41]], ptr [[TMP50]], align 8
4441 // CHECK9-NEXT: [[TMP51:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i64 0, i64 2
4442 // CHECK9-NEXT: store ptr null, ptr [[TMP51]], align 8
4443 // CHECK9-NEXT: [[TMP52:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 3
4444 // CHECK9-NEXT: store ptr [[TMP42]], ptr [[TMP52]], align 8
4445 // CHECK9-NEXT: [[TMP53:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 3
4446 // CHECK9-NEXT: store ptr [[TMP42]], ptr [[TMP53]], align 8
4447 // CHECK9-NEXT: [[TMP54:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i64 0, i64 3
4448 // CHECK9-NEXT: store ptr null, ptr [[TMP54]], align 8
4449 // CHECK9-NEXT: [[TMP55:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
4450 // CHECK9-NEXT: [[TMP56:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
4451 // CHECK9-NEXT: [[TMP57:%.*]] = load i32, ptr [[N]], align 4
4452 // CHECK9-NEXT: store i32 [[TMP57]], ptr [[DOTCAPTURE_EXPR_8]], align 4
4453 // CHECK9-NEXT: [[TMP58:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_8]], align 4
4454 // CHECK9-NEXT: [[SUB10:%.*]] = sub nsw i32 [[TMP58]], 0
4455 // CHECK9-NEXT: [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
4456 // CHECK9-NEXT: [[SUB12:%.*]] = sub nsw i32 [[DIV11]], 1
4457 // CHECK9-NEXT: store i32 [[SUB12]], ptr [[DOTCAPTURE_EXPR_9]], align 4
4458 // CHECK9-NEXT: [[TMP59:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_9]], align 4
4459 // CHECK9-NEXT: [[ADD13:%.*]] = add nsw i32 [[TMP59]], 1
4460 // CHECK9-NEXT: [[TMP60:%.*]] = zext i32 [[ADD13]] to i64
4461 // CHECK9-NEXT: [[TMP61:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 0
4462 // CHECK9-NEXT: store i32 3, ptr [[TMP61]], align 4
4463 // CHECK9-NEXT: [[TMP62:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 1
4464 // CHECK9-NEXT: store i32 4, ptr [[TMP62]], align 4
4465 // CHECK9-NEXT: [[TMP63:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 2
4466 // CHECK9-NEXT: store ptr [[TMP55]], ptr [[TMP63]], align 8
4467 // CHECK9-NEXT: [[TMP64:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 3
4468 // CHECK9-NEXT: store ptr [[TMP56]], ptr [[TMP64]], align 8
4469 // CHECK9-NEXT: [[TMP65:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 4
4470 // CHECK9-NEXT: store ptr @.offload_sizes.1, ptr [[TMP65]], align 8
4471 // CHECK9-NEXT: [[TMP66:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 5
4472 // CHECK9-NEXT: store ptr @.offload_maptypes.2, ptr [[TMP66]], align 8
4473 // CHECK9-NEXT: [[TMP67:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 6
4474 // CHECK9-NEXT: store ptr null, ptr [[TMP67]], align 8
4475 // CHECK9-NEXT: [[TMP68:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 7
4476 // CHECK9-NEXT: store ptr null, ptr [[TMP68]], align 8
4477 // CHECK9-NEXT: [[TMP69:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 8
4478 // CHECK9-NEXT: store i64 [[TMP60]], ptr [[TMP69]], align 8
4479 // CHECK9-NEXT: [[TMP70:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 9
4480 // CHECK9-NEXT: store i64 0, ptr [[TMP70]], align 8
4481 // CHECK9-NEXT: [[TMP71:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 10
4482 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP71]], align 4
4483 // CHECK9-NEXT: [[TMP72:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 11
4484 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP72]], align 4
4485 // CHECK9-NEXT: [[TMP73:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 12
4486 // CHECK9-NEXT: store i32 0, ptr [[TMP73]], align 4
4487 // CHECK9-NEXT: [[TMP74:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408.region_id, ptr [[KERNEL_ARGS14]])
4488 // CHECK9-NEXT: [[TMP75:%.*]] = icmp ne i32 [[TMP74]], 0
4489 // CHECK9-NEXT: br i1 [[TMP75]], label [[OMP_OFFLOAD_FAILED15:%.*]], label [[OMP_OFFLOAD_CONT16:%.*]]
4490 // CHECK9: omp_offload.failed15:
4491 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408(i64 [[TMP39]], ptr [[TMP40]], ptr [[TMP41]], ptr [[TMP42]]) #[[ATTR2]]
4492 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT16]]
4493 // CHECK9: omp_offload.cont16:
4494 // CHECK9-NEXT: [[TMP76:%.*]] = load i32, ptr [[CH]], align 4
4495 // CHECK9-NEXT: store i32 [[TMP76]], ptr [[CH_CASTED]], align 4
4496 // CHECK9-NEXT: [[TMP77:%.*]] = load i64, ptr [[CH_CASTED]], align 8
4497 // CHECK9-NEXT: [[TMP78:%.*]] = load i32, ptr [[N]], align 4
4498 // CHECK9-NEXT: store i32 [[TMP78]], ptr [[N_CASTED17]], align 4
4499 // CHECK9-NEXT: [[TMP79:%.*]] = load i64, ptr [[N_CASTED17]], align 8
4500 // CHECK9-NEXT: [[TMP80:%.*]] = load ptr, ptr [[A]], align 8
4501 // CHECK9-NEXT: [[TMP81:%.*]] = load ptr, ptr [[B]], align 8
4502 // CHECK9-NEXT: [[TMP82:%.*]] = load ptr, ptr [[C]], align 8
4503 // CHECK9-NEXT: [[TMP83:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 0
4504 // CHECK9-NEXT: store i64 [[TMP77]], ptr [[TMP83]], align 8
4505 // CHECK9-NEXT: [[TMP84:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 0
4506 // CHECK9-NEXT: store i64 [[TMP77]], ptr [[TMP84]], align 8
4507 // CHECK9-NEXT: [[TMP85:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i64 0, i64 0
4508 // CHECK9-NEXT: store ptr null, ptr [[TMP85]], align 8
4509 // CHECK9-NEXT: [[TMP86:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 1
4510 // CHECK9-NEXT: store i64 [[TMP79]], ptr [[TMP86]], align 8
4511 // CHECK9-NEXT: [[TMP87:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 1
4512 // CHECK9-NEXT: store i64 [[TMP79]], ptr [[TMP87]], align 8
4513 // CHECK9-NEXT: [[TMP88:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i64 0, i64 1
4514 // CHECK9-NEXT: store ptr null, ptr [[TMP88]], align 8
4515 // CHECK9-NEXT: [[TMP89:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 2
4516 // CHECK9-NEXT: store ptr [[TMP80]], ptr [[TMP89]], align 8
4517 // CHECK9-NEXT: [[TMP90:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 2
4518 // CHECK9-NEXT: store ptr [[TMP80]], ptr [[TMP90]], align 8
4519 // CHECK9-NEXT: [[TMP91:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i64 0, i64 2
4520 // CHECK9-NEXT: store ptr null, ptr [[TMP91]], align 8
4521 // CHECK9-NEXT: [[TMP92:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 3
4522 // CHECK9-NEXT: store ptr [[TMP81]], ptr [[TMP92]], align 8
4523 // CHECK9-NEXT: [[TMP93:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 3
4524 // CHECK9-NEXT: store ptr [[TMP81]], ptr [[TMP93]], align 8
4525 // CHECK9-NEXT: [[TMP94:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i64 0, i64 3
4526 // CHECK9-NEXT: store ptr null, ptr [[TMP94]], align 8
4527 // CHECK9-NEXT: [[TMP95:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 4
4528 // CHECK9-NEXT: store ptr [[TMP82]], ptr [[TMP95]], align 8
4529 // CHECK9-NEXT: [[TMP96:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 4
4530 // CHECK9-NEXT: store ptr [[TMP82]], ptr [[TMP96]], align 8
4531 // CHECK9-NEXT: [[TMP97:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i64 0, i64 4
4532 // CHECK9-NEXT: store ptr null, ptr [[TMP97]], align 8
4533 // CHECK9-NEXT: [[TMP98:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 0
4534 // CHECK9-NEXT: [[TMP99:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 0
4535 // CHECK9-NEXT: [[TMP100:%.*]] = load i32, ptr [[N]], align 4
4536 // CHECK9-NEXT: store i32 [[TMP100]], ptr [[DOTCAPTURE_EXPR_22]], align 4
4537 // CHECK9-NEXT: [[TMP101:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_22]], align 4
4538 // CHECK9-NEXT: [[SUB24:%.*]] = sub nsw i32 [[TMP101]], 0
4539 // CHECK9-NEXT: [[DIV25:%.*]] = sdiv i32 [[SUB24]], 1
4540 // CHECK9-NEXT: [[SUB26:%.*]] = sub nsw i32 [[DIV25]], 1
4541 // CHECK9-NEXT: store i32 [[SUB26]], ptr [[DOTCAPTURE_EXPR_23]], align 4
4542 // CHECK9-NEXT: [[TMP102:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_23]], align 4
4543 // CHECK9-NEXT: [[ADD27:%.*]] = add nsw i32 [[TMP102]], 1
4544 // CHECK9-NEXT: [[TMP103:%.*]] = zext i32 [[ADD27]] to i64
4545 // CHECK9-NEXT: [[TMP104:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 0
4546 // CHECK9-NEXT: store i32 3, ptr [[TMP104]], align 4
4547 // CHECK9-NEXT: [[TMP105:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 1
4548 // CHECK9-NEXT: store i32 5, ptr [[TMP105]], align 4
4549 // CHECK9-NEXT: [[TMP106:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 2
4550 // CHECK9-NEXT: store ptr [[TMP98]], ptr [[TMP106]], align 8
4551 // CHECK9-NEXT: [[TMP107:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 3
4552 // CHECK9-NEXT: store ptr [[TMP99]], ptr [[TMP107]], align 8
4553 // CHECK9-NEXT: [[TMP108:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 4
4554 // CHECK9-NEXT: store ptr @.offload_sizes.3, ptr [[TMP108]], align 8
4555 // CHECK9-NEXT: [[TMP109:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 5
4556 // CHECK9-NEXT: store ptr @.offload_maptypes.4, ptr [[TMP109]], align 8
4557 // CHECK9-NEXT: [[TMP110:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 6
4558 // CHECK9-NEXT: store ptr null, ptr [[TMP110]], align 8
4559 // CHECK9-NEXT: [[TMP111:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 7
4560 // CHECK9-NEXT: store ptr null, ptr [[TMP111]], align 8
4561 // CHECK9-NEXT: [[TMP112:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 8
4562 // CHECK9-NEXT: store i64 [[TMP103]], ptr [[TMP112]], align 8
4563 // CHECK9-NEXT: [[TMP113:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 9
4564 // CHECK9-NEXT: store i64 0, ptr [[TMP113]], align 8
4565 // CHECK9-NEXT: [[TMP114:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 10
4566 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP114]], align 4
4567 // CHECK9-NEXT: [[TMP115:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 11
4568 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP115]], align 4
4569 // CHECK9-NEXT: [[TMP116:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 12
4570 // CHECK9-NEXT: store i32 0, ptr [[TMP116]], align 4
4571 // CHECK9-NEXT: [[TMP117:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447.region_id, ptr [[KERNEL_ARGS28]])
4572 // CHECK9-NEXT: [[TMP118:%.*]] = icmp ne i32 [[TMP117]], 0
4573 // CHECK9-NEXT: br i1 [[TMP118]], label [[OMP_OFFLOAD_FAILED29:%.*]], label [[OMP_OFFLOAD_CONT30:%.*]]
4574 // CHECK9: omp_offload.failed29:
4575 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447(i64 [[TMP77]], i64 [[TMP79]], ptr [[TMP80]], ptr [[TMP81]], ptr [[TMP82]]) #[[ATTR2]]
4576 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT30]]
4577 // CHECK9: omp_offload.cont30:
4578 // CHECK9-NEXT: [[TMP119:%.*]] = load i32, ptr [[N]], align 4
4579 // CHECK9-NEXT: store i32 [[TMP119]], ptr [[N_CASTED31]], align 4
4580 // CHECK9-NEXT: [[TMP120:%.*]] = load i64, ptr [[N_CASTED31]], align 8
4581 // CHECK9-NEXT: [[TMP121:%.*]] = load ptr, ptr [[A]], align 8
4582 // CHECK9-NEXT: [[TMP122:%.*]] = load ptr, ptr [[B]], align 8
4583 // CHECK9-NEXT: [[TMP123:%.*]] = load ptr, ptr [[C]], align 8
4584 // CHECK9-NEXT: [[TMP124:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 0
4585 // CHECK9-NEXT: store i64 [[TMP120]], ptr [[TMP124]], align 8
4586 // CHECK9-NEXT: [[TMP125:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 0
4587 // CHECK9-NEXT: store i64 [[TMP120]], ptr [[TMP125]], align 8
4588 // CHECK9-NEXT: [[TMP126:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i64 0, i64 0
4589 // CHECK9-NEXT: store ptr null, ptr [[TMP126]], align 8
4590 // CHECK9-NEXT: [[TMP127:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 1
4591 // CHECK9-NEXT: store ptr [[TMP121]], ptr [[TMP127]], align 8
4592 // CHECK9-NEXT: [[TMP128:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 1
4593 // CHECK9-NEXT: store ptr [[TMP121]], ptr [[TMP128]], align 8
4594 // CHECK9-NEXT: [[TMP129:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i64 0, i64 1
4595 // CHECK9-NEXT: store ptr null, ptr [[TMP129]], align 8
4596 // CHECK9-NEXT: [[TMP130:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 2
4597 // CHECK9-NEXT: store ptr [[TMP122]], ptr [[TMP130]], align 8
4598 // CHECK9-NEXT: [[TMP131:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 2
4599 // CHECK9-NEXT: store ptr [[TMP122]], ptr [[TMP131]], align 8
4600 // CHECK9-NEXT: [[TMP132:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i64 0, i64 2
4601 // CHECK9-NEXT: store ptr null, ptr [[TMP132]], align 8
4602 // CHECK9-NEXT: [[TMP133:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 3
4603 // CHECK9-NEXT: store ptr [[TMP123]], ptr [[TMP133]], align 8
4604 // CHECK9-NEXT: [[TMP134:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 3
4605 // CHECK9-NEXT: store ptr [[TMP123]], ptr [[TMP134]], align 8
4606 // CHECK9-NEXT: [[TMP135:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i64 0, i64 3
4607 // CHECK9-NEXT: store ptr null, ptr [[TMP135]], align 8
4608 // CHECK9-NEXT: [[TMP136:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 0
4609 // CHECK9-NEXT: [[TMP137:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 0
4610 // CHECK9-NEXT: [[TMP138:%.*]] = load i32, ptr [[N]], align 4
4611 // CHECK9-NEXT: store i32 [[TMP138]], ptr [[DOTCAPTURE_EXPR_36]], align 4
4612 // CHECK9-NEXT: [[TMP139:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_36]], align 4
4613 // CHECK9-NEXT: [[SUB38:%.*]] = sub nsw i32 [[TMP139]], 0
4614 // CHECK9-NEXT: [[DIV39:%.*]] = sdiv i32 [[SUB38]], 1
4615 // CHECK9-NEXT: [[SUB40:%.*]] = sub nsw i32 [[DIV39]], 1
4616 // CHECK9-NEXT: store i32 [[SUB40]], ptr [[DOTCAPTURE_EXPR_37]], align 4
4617 // CHECK9-NEXT: [[TMP140:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_37]], align 4
4618 // CHECK9-NEXT: [[ADD41:%.*]] = add nsw i32 [[TMP140]], 1
4619 // CHECK9-NEXT: [[TMP141:%.*]] = zext i32 [[ADD41]] to i64
4620 // CHECK9-NEXT: [[TMP142:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 0
4621 // CHECK9-NEXT: store i32 3, ptr [[TMP142]], align 4
4622 // CHECK9-NEXT: [[TMP143:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 1
4623 // CHECK9-NEXT: store i32 4, ptr [[TMP143]], align 4
4624 // CHECK9-NEXT: [[TMP144:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 2
4625 // CHECK9-NEXT: store ptr [[TMP136]], ptr [[TMP144]], align 8
4626 // CHECK9-NEXT: [[TMP145:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 3
4627 // CHECK9-NEXT: store ptr [[TMP137]], ptr [[TMP145]], align 8
4628 // CHECK9-NEXT: [[TMP146:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 4
4629 // CHECK9-NEXT: store ptr @.offload_sizes.5, ptr [[TMP146]], align 8
4630 // CHECK9-NEXT: [[TMP147:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 5
4631 // CHECK9-NEXT: store ptr @.offload_maptypes.6, ptr [[TMP147]], align 8
4632 // CHECK9-NEXT: [[TMP148:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 6
4633 // CHECK9-NEXT: store ptr null, ptr [[TMP148]], align 8
4634 // CHECK9-NEXT: [[TMP149:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 7
4635 // CHECK9-NEXT: store ptr null, ptr [[TMP149]], align 8
4636 // CHECK9-NEXT: [[TMP150:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 8
4637 // CHECK9-NEXT: store i64 [[TMP141]], ptr [[TMP150]], align 8
4638 // CHECK9-NEXT: [[TMP151:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 9
4639 // CHECK9-NEXT: store i64 0, ptr [[TMP151]], align 8
4640 // CHECK9-NEXT: [[TMP152:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 10
4641 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP152]], align 4
4642 // CHECK9-NEXT: [[TMP153:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 11
4643 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP153]], align 4
4644 // CHECK9-NEXT: [[TMP154:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 12
4645 // CHECK9-NEXT: store i32 0, ptr [[TMP154]], align 4
4646 // CHECK9-NEXT: [[TMP155:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478.region_id, ptr [[KERNEL_ARGS42]])
4647 // CHECK9-NEXT: [[TMP156:%.*]] = icmp ne i32 [[TMP155]], 0
4648 // CHECK9-NEXT: br i1 [[TMP156]], label [[OMP_OFFLOAD_FAILED43:%.*]], label [[OMP_OFFLOAD_CONT44:%.*]]
4649 // CHECK9: omp_offload.failed43:
4650 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478(i64 [[TMP120]], ptr [[TMP121]], ptr [[TMP122]], ptr [[TMP123]]) #[[ATTR2]]
4651 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT44]]
4652 // CHECK9: omp_offload.cont44:
4653 // CHECK9-NEXT: [[TMP157:%.*]] = load i32, ptr [[CH]], align 4
4654 // CHECK9-NEXT: store i32 [[TMP157]], ptr [[CH_CASTED45]], align 4
4655 // CHECK9-NEXT: [[TMP158:%.*]] = load i64, ptr [[CH_CASTED45]], align 8
4656 // CHECK9-NEXT: [[TMP159:%.*]] = load i32, ptr [[N]], align 4
4657 // CHECK9-NEXT: store i32 [[TMP159]], ptr [[N_CASTED46]], align 4
4658 // CHECK9-NEXT: [[TMP160:%.*]] = load i64, ptr [[N_CASTED46]], align 8
4659 // CHECK9-NEXT: [[TMP161:%.*]] = load ptr, ptr [[A]], align 8
4660 // CHECK9-NEXT: [[TMP162:%.*]] = load ptr, ptr [[B]], align 8
4661 // CHECK9-NEXT: [[TMP163:%.*]] = load ptr, ptr [[C]], align 8
4662 // CHECK9-NEXT: [[TMP164:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 0
4663 // CHECK9-NEXT: store i64 [[TMP158]], ptr [[TMP164]], align 8
4664 // CHECK9-NEXT: [[TMP165:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 0
4665 // CHECK9-NEXT: store i64 [[TMP158]], ptr [[TMP165]], align 8
4666 // CHECK9-NEXT: [[TMP166:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i64 0, i64 0
4667 // CHECK9-NEXT: store ptr null, ptr [[TMP166]], align 8
4668 // CHECK9-NEXT: [[TMP167:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 1
4669 // CHECK9-NEXT: store i64 [[TMP160]], ptr [[TMP167]], align 8
4670 // CHECK9-NEXT: [[TMP168:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 1
4671 // CHECK9-NEXT: store i64 [[TMP160]], ptr [[TMP168]], align 8
4672 // CHECK9-NEXT: [[TMP169:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i64 0, i64 1
4673 // CHECK9-NEXT: store ptr null, ptr [[TMP169]], align 8
4674 // CHECK9-NEXT: [[TMP170:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 2
4675 // CHECK9-NEXT: store ptr [[TMP161]], ptr [[TMP170]], align 8
4676 // CHECK9-NEXT: [[TMP171:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 2
4677 // CHECK9-NEXT: store ptr [[TMP161]], ptr [[TMP171]], align 8
4678 // CHECK9-NEXT: [[TMP172:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i64 0, i64 2
4679 // CHECK9-NEXT: store ptr null, ptr [[TMP172]], align 8
4680 // CHECK9-NEXT: [[TMP173:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 3
4681 // CHECK9-NEXT: store ptr [[TMP162]], ptr [[TMP173]], align 8
4682 // CHECK9-NEXT: [[TMP174:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 3
4683 // CHECK9-NEXT: store ptr [[TMP162]], ptr [[TMP174]], align 8
4684 // CHECK9-NEXT: [[TMP175:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i64 0, i64 3
4685 // CHECK9-NEXT: store ptr null, ptr [[TMP175]], align 8
4686 // CHECK9-NEXT: [[TMP176:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 4
4687 // CHECK9-NEXT: store ptr [[TMP163]], ptr [[TMP176]], align 8
4688 // CHECK9-NEXT: [[TMP177:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 4
4689 // CHECK9-NEXT: store ptr [[TMP163]], ptr [[TMP177]], align 8
4690 // CHECK9-NEXT: [[TMP178:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i64 0, i64 4
4691 // CHECK9-NEXT: store ptr null, ptr [[TMP178]], align 8
4692 // CHECK9-NEXT: [[TMP179:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 0
4693 // CHECK9-NEXT: [[TMP180:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 0
4694 // CHECK9-NEXT: [[TMP181:%.*]] = load i32, ptr [[N]], align 4
4695 // CHECK9-NEXT: store i32 [[TMP181]], ptr [[DOTCAPTURE_EXPR_51]], align 4
4696 // CHECK9-NEXT: [[TMP182:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_51]], align 4
4697 // CHECK9-NEXT: [[SUB53:%.*]] = sub nsw i32 [[TMP182]], 0
4698 // CHECK9-NEXT: [[DIV54:%.*]] = sdiv i32 [[SUB53]], 1
4699 // CHECK9-NEXT: [[SUB55:%.*]] = sub nsw i32 [[DIV54]], 1
4700 // CHECK9-NEXT: store i32 [[SUB55]], ptr [[DOTCAPTURE_EXPR_52]], align 4
4701 // CHECK9-NEXT: [[TMP183:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_52]], align 4
4702 // CHECK9-NEXT: [[ADD56:%.*]] = add nsw i32 [[TMP183]], 1
4703 // CHECK9-NEXT: [[TMP184:%.*]] = zext i32 [[ADD56]] to i64
4704 // CHECK9-NEXT: [[TMP185:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 0
4705 // CHECK9-NEXT: store i32 3, ptr [[TMP185]], align 4
4706 // CHECK9-NEXT: [[TMP186:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 1
4707 // CHECK9-NEXT: store i32 5, ptr [[TMP186]], align 4
4708 // CHECK9-NEXT: [[TMP187:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 2
4709 // CHECK9-NEXT: store ptr [[TMP179]], ptr [[TMP187]], align 8
4710 // CHECK9-NEXT: [[TMP188:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 3
4711 // CHECK9-NEXT: store ptr [[TMP180]], ptr [[TMP188]], align 8
4712 // CHECK9-NEXT: [[TMP189:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 4
4713 // CHECK9-NEXT: store ptr @.offload_sizes.7, ptr [[TMP189]], align 8
4714 // CHECK9-NEXT: [[TMP190:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 5
4715 // CHECK9-NEXT: store ptr @.offload_maptypes.8, ptr [[TMP190]], align 8
4716 // CHECK9-NEXT: [[TMP191:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 6
4717 // CHECK9-NEXT: store ptr null, ptr [[TMP191]], align 8
4718 // CHECK9-NEXT: [[TMP192:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 7
4719 // CHECK9-NEXT: store ptr null, ptr [[TMP192]], align 8
4720 // CHECK9-NEXT: [[TMP193:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 8
4721 // CHECK9-NEXT: store i64 [[TMP184]], ptr [[TMP193]], align 8
4722 // CHECK9-NEXT: [[TMP194:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 9
4723 // CHECK9-NEXT: store i64 0, ptr [[TMP194]], align 8
4724 // CHECK9-NEXT: [[TMP195:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 10
4725 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP195]], align 4
4726 // CHECK9-NEXT: [[TMP196:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 11
4727 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP196]], align 4
4728 // CHECK9-NEXT: [[TMP197:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 12
4729 // CHECK9-NEXT: store i32 0, ptr [[TMP197]], align 4
4730 // CHECK9-NEXT: [[TMP198:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506.region_id, ptr [[KERNEL_ARGS57]])
4731 // CHECK9-NEXT: [[TMP199:%.*]] = icmp ne i32 [[TMP198]], 0
4732 // CHECK9-NEXT: br i1 [[TMP199]], label [[OMP_OFFLOAD_FAILED58:%.*]], label [[OMP_OFFLOAD_CONT59:%.*]]
4733 // CHECK9: omp_offload.failed58:
4734 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506(i64 [[TMP158]], i64 [[TMP160]], ptr [[TMP161]], ptr [[TMP162]], ptr [[TMP163]]) #[[ATTR2]]
4735 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT59]]
4736 // CHECK9: omp_offload.cont59:
4737 // CHECK9-NEXT: [[TMP200:%.*]] = load i32, ptr [[N]], align 4
4738 // CHECK9-NEXT: store i32 [[TMP200]], ptr [[N_CASTED60]], align 4
4739 // CHECK9-NEXT: [[TMP201:%.*]] = load i64, ptr [[N_CASTED60]], align 8
4740 // CHECK9-NEXT: [[TMP202:%.*]] = load ptr, ptr [[A]], align 8
4741 // CHECK9-NEXT: [[TMP203:%.*]] = load ptr, ptr [[B]], align 8
4742 // CHECK9-NEXT: [[TMP204:%.*]] = load ptr, ptr [[C]], align 8
4743 // CHECK9-NEXT: [[TMP205:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 0
4744 // CHECK9-NEXT: store i64 [[TMP201]], ptr [[TMP205]], align 8
4745 // CHECK9-NEXT: [[TMP206:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 0
4746 // CHECK9-NEXT: store i64 [[TMP201]], ptr [[TMP206]], align 8
4747 // CHECK9-NEXT: [[TMP207:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i64 0, i64 0
4748 // CHECK9-NEXT: store ptr null, ptr [[TMP207]], align 8
4749 // CHECK9-NEXT: [[TMP208:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 1
4750 // CHECK9-NEXT: store ptr [[TMP202]], ptr [[TMP208]], align 8
4751 // CHECK9-NEXT: [[TMP209:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 1
4752 // CHECK9-NEXT: store ptr [[TMP202]], ptr [[TMP209]], align 8
4753 // CHECK9-NEXT: [[TMP210:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i64 0, i64 1
4754 // CHECK9-NEXT: store ptr null, ptr [[TMP210]], align 8
4755 // CHECK9-NEXT: [[TMP211:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 2
4756 // CHECK9-NEXT: store ptr [[TMP203]], ptr [[TMP211]], align 8
4757 // CHECK9-NEXT: [[TMP212:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 2
4758 // CHECK9-NEXT: store ptr [[TMP203]], ptr [[TMP212]], align 8
4759 // CHECK9-NEXT: [[TMP213:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i64 0, i64 2
4760 // CHECK9-NEXT: store ptr null, ptr [[TMP213]], align 8
4761 // CHECK9-NEXT: [[TMP214:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 3
4762 // CHECK9-NEXT: store ptr [[TMP204]], ptr [[TMP214]], align 8
4763 // CHECK9-NEXT: [[TMP215:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 3
4764 // CHECK9-NEXT: store ptr [[TMP204]], ptr [[TMP215]], align 8
4765 // CHECK9-NEXT: [[TMP216:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i64 0, i64 3
4766 // CHECK9-NEXT: store ptr null, ptr [[TMP216]], align 8
4767 // CHECK9-NEXT: [[TMP217:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 0
4768 // CHECK9-NEXT: [[TMP218:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 0
4769 // CHECK9-NEXT: [[TMP219:%.*]] = load i32, ptr [[N]], align 4
4770 // CHECK9-NEXT: store i32 [[TMP219]], ptr [[DOTCAPTURE_EXPR_65]], align 4
4771 // CHECK9-NEXT: [[TMP220:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_65]], align 4
4772 // CHECK9-NEXT: [[SUB67:%.*]] = sub nsw i32 [[TMP220]], 0
4773 // CHECK9-NEXT: [[DIV68:%.*]] = sdiv i32 [[SUB67]], 1
4774 // CHECK9-NEXT: [[SUB69:%.*]] = sub nsw i32 [[DIV68]], 1
4775 // CHECK9-NEXT: store i32 [[SUB69]], ptr [[DOTCAPTURE_EXPR_66]], align 4
4776 // CHECK9-NEXT: [[TMP221:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_66]], align 4
4777 // CHECK9-NEXT: [[ADD70:%.*]] = add nsw i32 [[TMP221]], 1
4778 // CHECK9-NEXT: [[TMP222:%.*]] = zext i32 [[ADD70]] to i64
4779 // CHECK9-NEXT: [[TMP223:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 0
4780 // CHECK9-NEXT: store i32 3, ptr [[TMP223]], align 4
4781 // CHECK9-NEXT: [[TMP224:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 1
4782 // CHECK9-NEXT: store i32 4, ptr [[TMP224]], align 4
4783 // CHECK9-NEXT: [[TMP225:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 2
4784 // CHECK9-NEXT: store ptr [[TMP217]], ptr [[TMP225]], align 8
4785 // CHECK9-NEXT: [[TMP226:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 3
4786 // CHECK9-NEXT: store ptr [[TMP218]], ptr [[TMP226]], align 8
4787 // CHECK9-NEXT: [[TMP227:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 4
4788 // CHECK9-NEXT: store ptr @.offload_sizes.9, ptr [[TMP227]], align 8
4789 // CHECK9-NEXT: [[TMP228:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 5
4790 // CHECK9-NEXT: store ptr @.offload_maptypes.10, ptr [[TMP228]], align 8
4791 // CHECK9-NEXT: [[TMP229:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 6
4792 // CHECK9-NEXT: store ptr null, ptr [[TMP229]], align 8
4793 // CHECK9-NEXT: [[TMP230:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 7
4794 // CHECK9-NEXT: store ptr null, ptr [[TMP230]], align 8
4795 // CHECK9-NEXT: [[TMP231:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 8
4796 // CHECK9-NEXT: store i64 [[TMP222]], ptr [[TMP231]], align 8
4797 // CHECK9-NEXT: [[TMP232:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 9
4798 // CHECK9-NEXT: store i64 0, ptr [[TMP232]], align 8
4799 // CHECK9-NEXT: [[TMP233:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 10
4800 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP233]], align 4
4801 // CHECK9-NEXT: [[TMP234:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 11
4802 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP234]], align 4
4803 // CHECK9-NEXT: [[TMP235:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 12
4804 // CHECK9-NEXT: store i32 0, ptr [[TMP235]], align 4
4805 // CHECK9-NEXT: [[TMP236:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536.region_id, ptr [[KERNEL_ARGS71]])
4806 // CHECK9-NEXT: [[TMP237:%.*]] = icmp ne i32 [[TMP236]], 0
4807 // CHECK9-NEXT: br i1 [[TMP237]], label [[OMP_OFFLOAD_FAILED72:%.*]], label [[OMP_OFFLOAD_CONT73:%.*]]
4808 // CHECK9: omp_offload.failed72:
4809 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536(i64 [[TMP201]], ptr [[TMP202]], ptr [[TMP203]], ptr [[TMP204]]) #[[ATTR2]]
4810 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT73]]
4811 // CHECK9: omp_offload.cont73:
4812 // CHECK9-NEXT: [[TMP238:%.*]] = load i32, ptr [[CH]], align 4
4813 // CHECK9-NEXT: store i32 [[TMP238]], ptr [[CH_CASTED74]], align 4
4814 // CHECK9-NEXT: [[TMP239:%.*]] = load i64, ptr [[CH_CASTED74]], align 8
4815 // CHECK9-NEXT: [[TMP240:%.*]] = load i32, ptr [[N]], align 4
4816 // CHECK9-NEXT: store i32 [[TMP240]], ptr [[N_CASTED75]], align 4
4817 // CHECK9-NEXT: [[TMP241:%.*]] = load i64, ptr [[N_CASTED75]], align 8
4818 // CHECK9-NEXT: [[TMP242:%.*]] = load ptr, ptr [[A]], align 8
4819 // CHECK9-NEXT: [[TMP243:%.*]] = load ptr, ptr [[B]], align 8
4820 // CHECK9-NEXT: [[TMP244:%.*]] = load ptr, ptr [[C]], align 8
4821 // CHECK9-NEXT: [[TMP245:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 0
4822 // CHECK9-NEXT: store i64 [[TMP239]], ptr [[TMP245]], align 8
4823 // CHECK9-NEXT: [[TMP246:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 0
4824 // CHECK9-NEXT: store i64 [[TMP239]], ptr [[TMP246]], align 8
4825 // CHECK9-NEXT: [[TMP247:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i64 0, i64 0
4826 // CHECK9-NEXT: store ptr null, ptr [[TMP247]], align 8
4827 // CHECK9-NEXT: [[TMP248:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 1
4828 // CHECK9-NEXT: store i64 [[TMP241]], ptr [[TMP248]], align 8
4829 // CHECK9-NEXT: [[TMP249:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 1
4830 // CHECK9-NEXT: store i64 [[TMP241]], ptr [[TMP249]], align 8
4831 // CHECK9-NEXT: [[TMP250:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i64 0, i64 1
4832 // CHECK9-NEXT: store ptr null, ptr [[TMP250]], align 8
4833 // CHECK9-NEXT: [[TMP251:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 2
4834 // CHECK9-NEXT: store ptr [[TMP242]], ptr [[TMP251]], align 8
4835 // CHECK9-NEXT: [[TMP252:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 2
4836 // CHECK9-NEXT: store ptr [[TMP242]], ptr [[TMP252]], align 8
4837 // CHECK9-NEXT: [[TMP253:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i64 0, i64 2
4838 // CHECK9-NEXT: store ptr null, ptr [[TMP253]], align 8
4839 // CHECK9-NEXT: [[TMP254:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 3
4840 // CHECK9-NEXT: store ptr [[TMP243]], ptr [[TMP254]], align 8
4841 // CHECK9-NEXT: [[TMP255:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 3
4842 // CHECK9-NEXT: store ptr [[TMP243]], ptr [[TMP255]], align 8
4843 // CHECK9-NEXT: [[TMP256:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i64 0, i64 3
4844 // CHECK9-NEXT: store ptr null, ptr [[TMP256]], align 8
4845 // CHECK9-NEXT: [[TMP257:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 4
4846 // CHECK9-NEXT: store ptr [[TMP244]], ptr [[TMP257]], align 8
4847 // CHECK9-NEXT: [[TMP258:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 4
4848 // CHECK9-NEXT: store ptr [[TMP244]], ptr [[TMP258]], align 8
4849 // CHECK9-NEXT: [[TMP259:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i64 0, i64 4
4850 // CHECK9-NEXT: store ptr null, ptr [[TMP259]], align 8
4851 // CHECK9-NEXT: [[TMP260:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 0
4852 // CHECK9-NEXT: [[TMP261:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 0
4853 // CHECK9-NEXT: [[TMP262:%.*]] = load i32, ptr [[N]], align 4
4854 // CHECK9-NEXT: store i32 [[TMP262]], ptr [[DOTCAPTURE_EXPR_80]], align 4
4855 // CHECK9-NEXT: [[TMP263:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_80]], align 4
4856 // CHECK9-NEXT: [[SUB82:%.*]] = sub nsw i32 [[TMP263]], 0
4857 // CHECK9-NEXT: [[DIV83:%.*]] = sdiv i32 [[SUB82]], 1
4858 // CHECK9-NEXT: [[SUB84:%.*]] = sub nsw i32 [[DIV83]], 1
4859 // CHECK9-NEXT: store i32 [[SUB84]], ptr [[DOTCAPTURE_EXPR_81]], align 4
4860 // CHECK9-NEXT: [[TMP264:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_81]], align 4
4861 // CHECK9-NEXT: [[ADD85:%.*]] = add nsw i32 [[TMP264]], 1
4862 // CHECK9-NEXT: [[TMP265:%.*]] = zext i32 [[ADD85]] to i64
4863 // CHECK9-NEXT: [[TMP266:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 0
4864 // CHECK9-NEXT: store i32 3, ptr [[TMP266]], align 4
4865 // CHECK9-NEXT: [[TMP267:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 1
4866 // CHECK9-NEXT: store i32 5, ptr [[TMP267]], align 4
4867 // CHECK9-NEXT: [[TMP268:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 2
4868 // CHECK9-NEXT: store ptr [[TMP260]], ptr [[TMP268]], align 8
4869 // CHECK9-NEXT: [[TMP269:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 3
4870 // CHECK9-NEXT: store ptr [[TMP261]], ptr [[TMP269]], align 8
4871 // CHECK9-NEXT: [[TMP270:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 4
4872 // CHECK9-NEXT: store ptr @.offload_sizes.11, ptr [[TMP270]], align 8
4873 // CHECK9-NEXT: [[TMP271:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 5
4874 // CHECK9-NEXT: store ptr @.offload_maptypes.12, ptr [[TMP271]], align 8
4875 // CHECK9-NEXT: [[TMP272:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 6
4876 // CHECK9-NEXT: store ptr null, ptr [[TMP272]], align 8
4877 // CHECK9-NEXT: [[TMP273:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 7
4878 // CHECK9-NEXT: store ptr null, ptr [[TMP273]], align 8
4879 // CHECK9-NEXT: [[TMP274:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 8
4880 // CHECK9-NEXT: store i64 [[TMP265]], ptr [[TMP274]], align 8
4881 // CHECK9-NEXT: [[TMP275:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 9
4882 // CHECK9-NEXT: store i64 0, ptr [[TMP275]], align 8
4883 // CHECK9-NEXT: [[TMP276:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 10
4884 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP276]], align 4
4885 // CHECK9-NEXT: [[TMP277:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 11
4886 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP277]], align 4
4887 // CHECK9-NEXT: [[TMP278:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 12
4888 // CHECK9-NEXT: store i32 0, ptr [[TMP278]], align 4
4889 // CHECK9-NEXT: [[TMP279:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562.region_id, ptr [[KERNEL_ARGS86]])
4890 // CHECK9-NEXT: [[TMP280:%.*]] = icmp ne i32 [[TMP279]], 0
4891 // CHECK9-NEXT: br i1 [[TMP280]], label [[OMP_OFFLOAD_FAILED87:%.*]], label [[OMP_OFFLOAD_CONT88:%.*]]
4892 // CHECK9: omp_offload.failed87:
4893 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562(i64 [[TMP239]], i64 [[TMP241]], ptr [[TMP242]], ptr [[TMP243]], ptr [[TMP244]]) #[[ATTR2]]
4894 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT88]]
4895 // CHECK9: omp_offload.cont88:
4896 // CHECK9-NEXT: [[CALL:%.*]] = call noundef signext i32 @_Z5tmainIiET_v()
4897 // CHECK9-NEXT: ret i32 [[CALL]]
4900 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369
4901 // CHECK9-SAME: (i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1:[0-9]+]] {
4902 // CHECK9-NEXT: entry:
4903 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
4904 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
4905 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
4906 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
4907 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
4908 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
4909 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
4910 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
4911 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
4912 // CHECK9-NEXT: ret void
4915 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369.omp_outlined
4916 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
4917 // CHECK9-NEXT: entry:
4918 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
4919 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
4920 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
4921 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
4922 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
4923 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
4924 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
4925 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
4926 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
4927 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
4928 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
4929 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
4930 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
4931 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
4932 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
4933 // CHECK9-NEXT: [[I3:%.*]] = alloca i32, align 4
4934 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
4935 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
4936 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
4937 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
4938 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
4939 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
4940 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
4941 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
4942 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
4943 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
4944 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
4945 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
4946 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
4947 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
4948 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
4949 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
4950 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
4951 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
4952 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
4953 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
4954 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
4955 // CHECK9: omp.precond.then:
4956 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
4957 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
4958 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
4959 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
4960 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
4961 // CHECK9-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
4962 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
4963 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
4964 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
4965 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
4966 // CHECK9-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
4967 // CHECK9-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
4968 // CHECK9: cond.true:
4969 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
4970 // CHECK9-NEXT: br label [[COND_END:%.*]]
4971 // CHECK9: cond.false:
4972 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
4973 // CHECK9-NEXT: br label [[COND_END]]
4974 // CHECK9: cond.end:
4975 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
4976 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
4977 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
4978 // CHECK9-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
4979 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
4980 // CHECK9: omp.inner.for.cond:
4981 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
4982 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
4983 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
4984 // CHECK9-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
4985 // CHECK9: omp.inner.for.body:
4986 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
4987 // CHECK9-NEXT: [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
4988 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
4989 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
4990 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369.omp_outlined.omp_outlined, i64 [[TMP18]], i64 [[TMP20]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
4991 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
4992 // CHECK9: omp.inner.for.inc:
4993 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
4994 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
4995 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
4996 // CHECK9-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
4997 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
4998 // CHECK9: omp.inner.for.end:
4999 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
5000 // CHECK9: omp.loop.exit:
5001 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5002 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[TMP23]], align 4
5003 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP24]])
5004 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
5005 // CHECK9: omp.precond.end:
5006 // CHECK9-NEXT: ret void
5009 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369.omp_outlined.omp_outlined
5010 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
5011 // CHECK9-NEXT: entry:
5012 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
5013 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
5014 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
5015 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
5016 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
5017 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
5018 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
5019 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
5020 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
5021 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
5022 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
5023 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
5024 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
5025 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
5026 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
5027 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
5028 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
5029 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
5030 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
5031 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
5032 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
5033 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
5034 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
5035 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
5036 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
5037 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
5038 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
5039 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
5040 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
5041 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
5042 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
5043 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
5044 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5045 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
5046 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
5047 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
5048 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
5049 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
5050 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5051 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
5052 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
5053 // CHECK9: omp.precond.then:
5054 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
5055 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5056 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
5057 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
5058 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
5059 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
5060 // CHECK9-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
5061 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
5062 // CHECK9-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
5063 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
5064 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
5065 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5066 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
5067 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2:[0-9]+]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
5068 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
5069 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5070 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
5071 // CHECK9-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
5072 // CHECK9: cond.true:
5073 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5074 // CHECK9-NEXT: br label [[COND_END:%.*]]
5075 // CHECK9: cond.false:
5076 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
5077 // CHECK9-NEXT: br label [[COND_END]]
5078 // CHECK9: cond.end:
5079 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
5080 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
5081 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
5082 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
5083 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
5084 // CHECK9: omp.inner.for.cond:
5085 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5086 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
5087 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
5088 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
5089 // CHECK9: omp.inner.for.body:
5090 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5091 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
5092 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
5093 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
5094 // CHECK9-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 8
5095 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[I4]], align 4
5096 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
5097 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i64 [[IDXPROM]]
5098 // CHECK9-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 8
5099 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 8
5100 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
5101 // CHECK9-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
5102 // CHECK9-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i64 [[IDXPROM7]]
5103 // CHECK9-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX8]], align 8
5104 // CHECK9-NEXT: [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
5105 // CHECK9-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 8
5106 // CHECK9-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
5107 // CHECK9-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
5108 // CHECK9-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i64 [[IDXPROM10]]
5109 // CHECK9-NEXT: store double [[ADD9]], ptr [[ARRAYIDX11]], align 8
5110 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
5111 // CHECK9: omp.body.continue:
5112 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
5113 // CHECK9: omp.inner.for.inc:
5114 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5115 // CHECK9-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
5116 // CHECK9-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4
5117 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
5118 // CHECK9: omp.inner.for.end:
5119 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
5120 // CHECK9: omp.loop.exit:
5121 // CHECK9-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5122 // CHECK9-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
5123 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
5124 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
5125 // CHECK9: omp.precond.end:
5126 // CHECK9-NEXT: ret void
5129 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408
5130 // CHECK9-SAME: (i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
5131 // CHECK9-NEXT: entry:
5132 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
5133 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
5134 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
5135 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
5136 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
5137 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
5138 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
5139 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
5140 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
5141 // CHECK9-NEXT: ret void
5144 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408.omp_outlined
5145 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
5146 // CHECK9-NEXT: entry:
5147 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
5148 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
5149 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
5150 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
5151 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
5152 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
5153 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
5154 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
5155 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
5156 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
5157 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
5158 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
5159 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
5160 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
5161 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
5162 // CHECK9-NEXT: [[I3:%.*]] = alloca i32, align 4
5163 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
5164 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
5165 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
5166 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
5167 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
5168 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
5169 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
5170 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
5171 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
5172 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
5173 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
5174 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
5175 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5176 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
5177 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
5178 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
5179 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
5180 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
5181 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5182 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
5183 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
5184 // CHECK9: omp.precond.then:
5185 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
5186 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5187 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
5188 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
5189 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
5190 // CHECK9-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5191 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
5192 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
5193 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5194 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5195 // CHECK9-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
5196 // CHECK9-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
5197 // CHECK9: cond.true:
5198 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5199 // CHECK9-NEXT: br label [[COND_END:%.*]]
5200 // CHECK9: cond.false:
5201 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5202 // CHECK9-NEXT: br label [[COND_END]]
5203 // CHECK9: cond.end:
5204 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
5205 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
5206 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
5207 // CHECK9-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
5208 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
5209 // CHECK9: omp.inner.for.cond:
5210 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5211 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5212 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
5213 // CHECK9-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
5214 // CHECK9: omp.inner.for.body:
5215 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
5216 // CHECK9-NEXT: [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
5217 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5218 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
5219 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408.omp_outlined.omp_outlined, i64 [[TMP18]], i64 [[TMP20]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
5220 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
5221 // CHECK9: omp.inner.for.inc:
5222 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5223 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
5224 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
5225 // CHECK9-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
5226 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
5227 // CHECK9: omp.inner.for.end:
5228 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
5229 // CHECK9: omp.loop.exit:
5230 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5231 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[TMP23]], align 4
5232 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP24]])
5233 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
5234 // CHECK9: omp.precond.end:
5235 // CHECK9-NEXT: ret void
5238 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408.omp_outlined.omp_outlined
5239 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
5240 // CHECK9-NEXT: entry:
5241 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
5242 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
5243 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
5244 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
5245 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
5246 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
5247 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
5248 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
5249 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
5250 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
5251 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
5252 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
5253 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
5254 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
5255 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
5256 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
5257 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
5258 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
5259 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
5260 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
5261 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
5262 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
5263 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
5264 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
5265 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
5266 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
5267 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
5268 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
5269 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
5270 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
5271 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
5272 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
5273 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5274 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
5275 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
5276 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
5277 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
5278 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
5279 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5280 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
5281 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
5282 // CHECK9: omp.precond.then:
5283 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
5284 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5285 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
5286 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
5287 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
5288 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
5289 // CHECK9-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
5290 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
5291 // CHECK9-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
5292 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
5293 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
5294 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5295 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
5296 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
5297 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
5298 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5299 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
5300 // CHECK9-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
5301 // CHECK9: cond.true:
5302 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5303 // CHECK9-NEXT: br label [[COND_END:%.*]]
5304 // CHECK9: cond.false:
5305 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
5306 // CHECK9-NEXT: br label [[COND_END]]
5307 // CHECK9: cond.end:
5308 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
5309 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
5310 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
5311 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
5312 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
5313 // CHECK9: omp.inner.for.cond:
5314 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5315 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
5316 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
5317 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
5318 // CHECK9: omp.inner.for.body:
5319 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5320 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
5321 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
5322 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
5323 // CHECK9-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 8
5324 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[I4]], align 4
5325 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
5326 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i64 [[IDXPROM]]
5327 // CHECK9-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 8
5328 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 8
5329 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
5330 // CHECK9-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
5331 // CHECK9-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i64 [[IDXPROM7]]
5332 // CHECK9-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX8]], align 8
5333 // CHECK9-NEXT: [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
5334 // CHECK9-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 8
5335 // CHECK9-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
5336 // CHECK9-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
5337 // CHECK9-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i64 [[IDXPROM10]]
5338 // CHECK9-NEXT: store double [[ADD9]], ptr [[ARRAYIDX11]], align 8
5339 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
5340 // CHECK9: omp.body.continue:
5341 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
5342 // CHECK9: omp.inner.for.inc:
5343 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5344 // CHECK9-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
5345 // CHECK9-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4
5346 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
5347 // CHECK9: omp.inner.for.end:
5348 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
5349 // CHECK9: omp.loop.exit:
5350 // CHECK9-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5351 // CHECK9-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
5352 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
5353 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
5354 // CHECK9: omp.precond.end:
5355 // CHECK9-NEXT: ret void
5358 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447
5359 // CHECK9-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
5360 // CHECK9-NEXT: entry:
5361 // CHECK9-NEXT: [[CH_ADDR:%.*]] = alloca i64, align 8
5362 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
5363 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
5364 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
5365 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
5366 // CHECK9-NEXT: store i64 [[CH]], ptr [[CH_ADDR]], align 8
5367 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
5368 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
5369 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
5370 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
5371 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
5372 // CHECK9-NEXT: ret void
5375 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447.omp_outlined
5376 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
5377 // CHECK9-NEXT: entry:
5378 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
5379 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
5380 // CHECK9-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 8
5381 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
5382 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
5383 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
5384 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
5385 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
5386 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
5387 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
5388 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
5389 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
5390 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
5391 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
5392 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
5393 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
5394 // CHECK9-NEXT: [[I3:%.*]] = alloca i32, align 4
5395 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
5396 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
5397 // CHECK9-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 8
5398 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
5399 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
5400 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
5401 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
5402 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 8
5403 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 8
5404 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 8
5405 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 8
5406 // CHECK9-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 8
5407 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP1]], align 4
5408 // CHECK9-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
5409 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5410 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
5411 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
5412 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
5413 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
5414 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
5415 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5416 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
5417 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
5418 // CHECK9: omp.precond.then:
5419 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
5420 // CHECK9-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5421 // CHECK9-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_COMB_UB]], align 4
5422 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
5423 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
5424 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP0]], align 4
5425 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5426 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
5427 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 91, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
5428 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5429 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5430 // CHECK9-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
5431 // CHECK9-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
5432 // CHECK9: cond.true:
5433 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5434 // CHECK9-NEXT: br label [[COND_END:%.*]]
5435 // CHECK9: cond.false:
5436 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5437 // CHECK9-NEXT: br label [[COND_END]]
5438 // CHECK9: cond.end:
5439 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
5440 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
5441 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
5442 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
5443 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
5444 // CHECK9: omp.inner.for.cond:
5445 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5446 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5447 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
5448 // CHECK9-NEXT: [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
5449 // CHECK9-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
5450 // CHECK9: omp.inner.for.body:
5451 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
5452 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
5453 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5454 // CHECK9-NEXT: [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
5455 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447.omp_outlined.omp_outlined, i64 [[TMP20]], i64 [[TMP22]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]])
5456 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
5457 // CHECK9: omp.inner.for.inc:
5458 // CHECK9-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5459 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
5460 // CHECK9-NEXT: [[ADD6:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
5461 // CHECK9-NEXT: store i32 [[ADD6]], ptr [[DOTOMP_IV]], align 4
5462 // CHECK9-NEXT: [[TMP25:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
5463 // CHECK9-NEXT: [[TMP26:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
5464 // CHECK9-NEXT: [[ADD7:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
5465 // CHECK9-NEXT: store i32 [[ADD7]], ptr [[DOTOMP_COMB_LB]], align 4
5466 // CHECK9-NEXT: [[TMP27:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5467 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
5468 // CHECK9-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP27]], [[TMP28]]
5469 // CHECK9-NEXT: store i32 [[ADD8]], ptr [[DOTOMP_COMB_UB]], align 4
5470 // CHECK9-NEXT: [[TMP29:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5471 // CHECK9-NEXT: [[TMP30:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5472 // CHECK9-NEXT: [[CMP9:%.*]] = icmp sgt i32 [[TMP29]], [[TMP30]]
5473 // CHECK9-NEXT: br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
5474 // CHECK9: cond.true10:
5475 // CHECK9-NEXT: [[TMP31:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5476 // CHECK9-NEXT: br label [[COND_END12:%.*]]
5477 // CHECK9: cond.false11:
5478 // CHECK9-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5479 // CHECK9-NEXT: br label [[COND_END12]]
5480 // CHECK9: cond.end12:
5481 // CHECK9-NEXT: [[COND13:%.*]] = phi i32 [ [[TMP31]], [[COND_TRUE10]] ], [ [[TMP32]], [[COND_FALSE11]] ]
5482 // CHECK9-NEXT: store i32 [[COND13]], ptr [[DOTOMP_COMB_UB]], align 4
5483 // CHECK9-NEXT: [[TMP33:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
5484 // CHECK9-NEXT: store i32 [[TMP33]], ptr [[DOTOMP_IV]], align 4
5485 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
5486 // CHECK9: omp.inner.for.end:
5487 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
5488 // CHECK9: omp.loop.exit:
5489 // CHECK9-NEXT: [[TMP34:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5490 // CHECK9-NEXT: [[TMP35:%.*]] = load i32, ptr [[TMP34]], align 4
5491 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP35]])
5492 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
5493 // CHECK9: omp.precond.end:
5494 // CHECK9-NEXT: ret void
5497 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447.omp_outlined.omp_outlined
5498 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
5499 // CHECK9-NEXT: entry:
5500 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
5501 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
5502 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
5503 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
5504 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
5505 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
5506 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
5507 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
5508 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
5509 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
5510 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
5511 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
5512 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
5513 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
5514 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
5515 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
5516 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
5517 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
5518 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
5519 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
5520 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
5521 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
5522 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
5523 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
5524 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
5525 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
5526 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
5527 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
5528 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
5529 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
5530 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
5531 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
5532 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5533 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
5534 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
5535 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
5536 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
5537 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
5538 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5539 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
5540 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
5541 // CHECK9: omp.precond.then:
5542 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
5543 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5544 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
5545 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
5546 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
5547 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
5548 // CHECK9-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
5549 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
5550 // CHECK9-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
5551 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
5552 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
5553 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5554 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
5555 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
5556 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
5557 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5558 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
5559 // CHECK9-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
5560 // CHECK9: cond.true:
5561 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5562 // CHECK9-NEXT: br label [[COND_END:%.*]]
5563 // CHECK9: cond.false:
5564 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
5565 // CHECK9-NEXT: br label [[COND_END]]
5566 // CHECK9: cond.end:
5567 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
5568 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
5569 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
5570 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
5571 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
5572 // CHECK9: omp.inner.for.cond:
5573 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5574 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
5575 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
5576 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
5577 // CHECK9: omp.inner.for.body:
5578 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5579 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
5580 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
5581 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
5582 // CHECK9-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 8
5583 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[I4]], align 4
5584 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
5585 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i64 [[IDXPROM]]
5586 // CHECK9-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 8
5587 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 8
5588 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
5589 // CHECK9-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
5590 // CHECK9-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i64 [[IDXPROM7]]
5591 // CHECK9-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX8]], align 8
5592 // CHECK9-NEXT: [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
5593 // CHECK9-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 8
5594 // CHECK9-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
5595 // CHECK9-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
5596 // CHECK9-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i64 [[IDXPROM10]]
5597 // CHECK9-NEXT: store double [[ADD9]], ptr [[ARRAYIDX11]], align 8
5598 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
5599 // CHECK9: omp.body.continue:
5600 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
5601 // CHECK9: omp.inner.for.inc:
5602 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5603 // CHECK9-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
5604 // CHECK9-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4
5605 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
5606 // CHECK9: omp.inner.for.end:
5607 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
5608 // CHECK9: omp.loop.exit:
5609 // CHECK9-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5610 // CHECK9-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
5611 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
5612 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
5613 // CHECK9: omp.precond.end:
5614 // CHECK9-NEXT: ret void
5617 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478
5618 // CHECK9-SAME: (i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
5619 // CHECK9-NEXT: entry:
5620 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
5621 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
5622 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
5623 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
5624 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
5625 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
5626 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
5627 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
5628 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
5629 // CHECK9-NEXT: ret void
5632 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478.omp_outlined
5633 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
5634 // CHECK9-NEXT: entry:
5635 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
5636 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
5637 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
5638 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
5639 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
5640 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
5641 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
5642 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
5643 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
5644 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
5645 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
5646 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
5647 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
5648 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
5649 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
5650 // CHECK9-NEXT: [[I3:%.*]] = alloca i32, align 4
5651 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
5652 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
5653 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
5654 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
5655 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
5656 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
5657 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
5658 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
5659 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
5660 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
5661 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
5662 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
5663 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5664 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
5665 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
5666 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
5667 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
5668 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
5669 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5670 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
5671 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
5672 // CHECK9: omp.precond.then:
5673 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
5674 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5675 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
5676 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
5677 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
5678 // CHECK9-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5679 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
5680 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
5681 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5682 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5683 // CHECK9-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
5684 // CHECK9-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
5685 // CHECK9: cond.true:
5686 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5687 // CHECK9-NEXT: br label [[COND_END:%.*]]
5688 // CHECK9: cond.false:
5689 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5690 // CHECK9-NEXT: br label [[COND_END]]
5691 // CHECK9: cond.end:
5692 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
5693 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
5694 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
5695 // CHECK9-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
5696 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
5697 // CHECK9: omp.inner.for.cond:
5698 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5699 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5700 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
5701 // CHECK9-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
5702 // CHECK9: omp.inner.for.body:
5703 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
5704 // CHECK9-NEXT: [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
5705 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5706 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
5707 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478.omp_outlined.omp_outlined, i64 [[TMP18]], i64 [[TMP20]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
5708 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
5709 // CHECK9: omp.inner.for.inc:
5710 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5711 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
5712 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
5713 // CHECK9-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
5714 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
5715 // CHECK9: omp.inner.for.end:
5716 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
5717 // CHECK9: omp.loop.exit:
5718 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5719 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[TMP23]], align 4
5720 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP24]])
5721 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
5722 // CHECK9: omp.precond.end:
5723 // CHECK9-NEXT: ret void
5726 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478.omp_outlined.omp_outlined
5727 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
5728 // CHECK9-NEXT: entry:
5729 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
5730 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
5731 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
5732 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
5733 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
5734 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
5735 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
5736 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
5737 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
5738 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
5739 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
5740 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
5741 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
5742 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
5743 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
5744 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
5745 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
5746 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
5747 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
5748 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
5749 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
5750 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
5751 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
5752 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
5753 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
5754 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
5755 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
5756 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
5757 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
5758 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
5759 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
5760 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
5761 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5762 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
5763 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
5764 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
5765 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
5766 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
5767 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5768 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
5769 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
5770 // CHECK9: omp.precond.then:
5771 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
5772 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5773 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
5774 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
5775 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
5776 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
5777 // CHECK9-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
5778 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
5779 // CHECK9-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
5780 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
5781 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
5782 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5783 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
5784 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
5785 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
5786 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5787 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
5788 // CHECK9-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
5789 // CHECK9: cond.true:
5790 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5791 // CHECK9-NEXT: br label [[COND_END:%.*]]
5792 // CHECK9: cond.false:
5793 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
5794 // CHECK9-NEXT: br label [[COND_END]]
5795 // CHECK9: cond.end:
5796 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
5797 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
5798 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
5799 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
5800 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
5801 // CHECK9: omp.inner.for.cond:
5802 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5803 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
5804 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
5805 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
5806 // CHECK9: omp.inner.for.body:
5807 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5808 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
5809 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
5810 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
5811 // CHECK9-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 8
5812 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[I4]], align 4
5813 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
5814 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i64 [[IDXPROM]]
5815 // CHECK9-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 8
5816 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 8
5817 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
5818 // CHECK9-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
5819 // CHECK9-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i64 [[IDXPROM7]]
5820 // CHECK9-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX8]], align 8
5821 // CHECK9-NEXT: [[ADD9:%.*]] = fadd double [[TMP22]], [[TMP25]]
5822 // CHECK9-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 8
5823 // CHECK9-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
5824 // CHECK9-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
5825 // CHECK9-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i64 [[IDXPROM10]]
5826 // CHECK9-NEXT: store double [[ADD9]], ptr [[ARRAYIDX11]], align 8
5827 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
5828 // CHECK9: omp.body.continue:
5829 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
5830 // CHECK9: omp.inner.for.inc:
5831 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5832 // CHECK9-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
5833 // CHECK9-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4
5834 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
5835 // CHECK9: omp.inner.for.end:
5836 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
5837 // CHECK9: omp.loop.exit:
5838 // CHECK9-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5839 // CHECK9-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
5840 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
5841 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
5842 // CHECK9: omp.precond.end:
5843 // CHECK9-NEXT: ret void
5846 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506
5847 // CHECK9-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
5848 // CHECK9-NEXT: entry:
5849 // CHECK9-NEXT: [[CH_ADDR:%.*]] = alloca i64, align 8
5850 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
5851 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
5852 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
5853 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
5854 // CHECK9-NEXT: store i64 [[CH]], ptr [[CH_ADDR]], align 8
5855 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
5856 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
5857 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
5858 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
5859 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
5860 // CHECK9-NEXT: ret void
5863 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506.omp_outlined
5864 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
5865 // CHECK9-NEXT: entry:
5866 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
5867 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
5868 // CHECK9-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 8
5869 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
5870 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
5871 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
5872 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
5873 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
5874 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
5875 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
5876 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
5877 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
5878 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
5879 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
5880 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
5881 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
5882 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
5883 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
5884 // CHECK9-NEXT: [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
5885 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
5886 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
5887 // CHECK9-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 8
5888 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
5889 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
5890 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
5891 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
5892 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 8
5893 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 8
5894 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 8
5895 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 8
5896 // CHECK9-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 8
5897 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP0]], align 4
5898 // CHECK9-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
5899 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP1]], align 4
5900 // CHECK9-NEXT: store i32 [[TMP6]], ptr [[DOTCAPTURE_EXPR_1]], align 4
5901 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5902 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
5903 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
5904 // CHECK9-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
5905 // CHECK9-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
5906 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
5907 // CHECK9-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
5908 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
5909 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
5910 // CHECK9: omp.precond.then:
5911 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
5912 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
5913 // CHECK9-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_COMB_UB]], align 4
5914 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
5915 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
5916 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5917 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
5918 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
5919 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5920 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
5921 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
5922 // CHECK9-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
5923 // CHECK9: cond.true:
5924 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
5925 // CHECK9-NEXT: br label [[COND_END:%.*]]
5926 // CHECK9: cond.false:
5927 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5928 // CHECK9-NEXT: br label [[COND_END]]
5929 // CHECK9: cond.end:
5930 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
5931 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
5932 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
5933 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
5934 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
5935 // CHECK9: omp.inner.for.cond:
5936 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5937 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5938 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
5939 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
5940 // CHECK9: omp.inner.for.body:
5941 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
5942 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
5943 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
5944 // CHECK9-NEXT: [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
5945 // CHECK9-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
5946 // CHECK9-NEXT: store i32 [[TMP23]], ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
5947 // CHECK9-NEXT: [[TMP24:%.*]] = load i64, ptr [[DOTCAPTURE_EXPR__CASTED]], align 8
5948 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506.omp_outlined.omp_outlined, i64 [[TMP20]], i64 [[TMP22]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]], i64 [[TMP24]])
5949 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
5950 // CHECK9: omp.inner.for.inc:
5951 // CHECK9-NEXT: [[TMP25:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
5952 // CHECK9-NEXT: [[TMP26:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
5953 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
5954 // CHECK9-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
5955 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
5956 // CHECK9: omp.inner.for.end:
5957 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
5958 // CHECK9: omp.loop.exit:
5959 // CHECK9-NEXT: [[TMP27:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
5960 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[TMP27]], align 4
5961 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP28]])
5962 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
5963 // CHECK9: omp.precond.end:
5964 // CHECK9-NEXT: ret void
5967 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506.omp_outlined.omp_outlined
5968 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
5969 // CHECK9-NEXT: entry:
5970 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
5971 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
5972 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
5973 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
5974 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
5975 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
5976 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
5977 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
5978 // CHECK9-NEXT: [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
5979 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
5980 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
5981 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
5982 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
5983 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
5984 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
5985 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
5986 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
5987 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
5988 // CHECK9-NEXT: [[I5:%.*]] = alloca i32, align 4
5989 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
5990 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
5991 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
5992 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
5993 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
5994 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
5995 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
5996 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
5997 // CHECK9-NEXT: store i64 [[DOTCAPTURE_EXPR_]], ptr [[DOTCAPTURE_EXPR__ADDR]], align 8
5998 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
5999 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
6000 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
6001 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
6002 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
6003 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_1]], align 4
6004 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
6005 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
6006 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
6007 // CHECK9-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
6008 // CHECK9-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
6009 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
6010 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
6011 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
6012 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
6013 // CHECK9: omp.precond.then:
6014 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
6015 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
6016 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
6017 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
6018 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
6019 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
6020 // CHECK9-NEXT: [[CONV4:%.*]] = trunc i64 [[TMP9]] to i32
6021 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
6022 // CHECK9-NEXT: store i32 [[CONV4]], ptr [[DOTOMP_UB]], align 4
6023 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
6024 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
6025 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
6026 // CHECK9-NEXT: [[TMP11:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
6027 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[TMP11]], align 4
6028 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP12]], i32 33, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
6029 // CHECK9-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
6030 // CHECK9: omp.dispatch.cond:
6031 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
6032 // CHECK9-NEXT: [[TMP14:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
6033 // CHECK9-NEXT: [[CONV6:%.*]] = trunc i64 [[TMP14]] to i32
6034 // CHECK9-NEXT: [[CMP7:%.*]] = icmp sgt i32 [[TMP13]], [[CONV6]]
6035 // CHECK9-NEXT: br i1 [[CMP7]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
6036 // CHECK9: cond.true:
6037 // CHECK9-NEXT: [[TMP15:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
6038 // CHECK9-NEXT: [[CONV8:%.*]] = trunc i64 [[TMP15]] to i32
6039 // CHECK9-NEXT: br label [[COND_END:%.*]]
6040 // CHECK9: cond.false:
6041 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
6042 // CHECK9-NEXT: br label [[COND_END]]
6043 // CHECK9: cond.end:
6044 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[CONV8]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
6045 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
6046 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
6047 // CHECK9-NEXT: store i32 [[TMP17]], ptr [[DOTOMP_IV]], align 4
6048 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
6049 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
6050 // CHECK9-NEXT: [[CMP9:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
6051 // CHECK9-NEXT: br i1 [[CMP9]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
6052 // CHECK9: omp.dispatch.body:
6053 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
6054 // CHECK9: omp.inner.for.cond:
6055 // CHECK9-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
6056 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
6057 // CHECK9-NEXT: [[CMP10:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
6058 // CHECK9-NEXT: br i1 [[CMP10]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
6059 // CHECK9: omp.inner.for.body:
6060 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
6061 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
6062 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
6063 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I5]], align 4
6064 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP2]], align 8
6065 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[I5]], align 4
6066 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP24]] to i64
6067 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i64 [[IDXPROM]]
6068 // CHECK9-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX]], align 8
6069 // CHECK9-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP3]], align 8
6070 // CHECK9-NEXT: [[TMP27:%.*]] = load i32, ptr [[I5]], align 4
6071 // CHECK9-NEXT: [[IDXPROM11:%.*]] = sext i32 [[TMP27]] to i64
6072 // CHECK9-NEXT: [[ARRAYIDX12:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i64 [[IDXPROM11]]
6073 // CHECK9-NEXT: [[TMP28:%.*]] = load double, ptr [[ARRAYIDX12]], align 8
6074 // CHECK9-NEXT: [[ADD13:%.*]] = fadd double [[TMP25]], [[TMP28]]
6075 // CHECK9-NEXT: [[TMP29:%.*]] = load ptr, ptr [[TMP1]], align 8
6076 // CHECK9-NEXT: [[TMP30:%.*]] = load i32, ptr [[I5]], align 4
6077 // CHECK9-NEXT: [[IDXPROM14:%.*]] = sext i32 [[TMP30]] to i64
6078 // CHECK9-NEXT: [[ARRAYIDX15:%.*]] = getelementptr inbounds double, ptr [[TMP29]], i64 [[IDXPROM14]]
6079 // CHECK9-NEXT: store double [[ADD13]], ptr [[ARRAYIDX15]], align 8
6080 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
6081 // CHECK9: omp.body.continue:
6082 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
6083 // CHECK9: omp.inner.for.inc:
6084 // CHECK9-NEXT: [[TMP31:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
6085 // CHECK9-NEXT: [[ADD16:%.*]] = add nsw i32 [[TMP31]], 1
6086 // CHECK9-NEXT: store i32 [[ADD16]], ptr [[DOTOMP_IV]], align 4
6087 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
6088 // CHECK9: omp.inner.for.end:
6089 // CHECK9-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
6090 // CHECK9: omp.dispatch.inc:
6091 // CHECK9-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
6092 // CHECK9-NEXT: [[TMP33:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
6093 // CHECK9-NEXT: [[ADD17:%.*]] = add nsw i32 [[TMP32]], [[TMP33]]
6094 // CHECK9-NEXT: store i32 [[ADD17]], ptr [[DOTOMP_LB]], align 4
6095 // CHECK9-NEXT: [[TMP34:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
6096 // CHECK9-NEXT: [[TMP35:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
6097 // CHECK9-NEXT: [[ADD18:%.*]] = add nsw i32 [[TMP34]], [[TMP35]]
6098 // CHECK9-NEXT: store i32 [[ADD18]], ptr [[DOTOMP_UB]], align 4
6099 // CHECK9-NEXT: br label [[OMP_DISPATCH_COND]]
6100 // CHECK9: omp.dispatch.end:
6101 // CHECK9-NEXT: [[TMP36:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
6102 // CHECK9-NEXT: [[TMP37:%.*]] = load i32, ptr [[TMP36]], align 4
6103 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP37]])
6104 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
6105 // CHECK9: omp.precond.end:
6106 // CHECK9-NEXT: ret void
6109 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536
6110 // CHECK9-SAME: (i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
6111 // CHECK9-NEXT: entry:
6112 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
6113 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
6114 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
6115 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
6116 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
6117 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
6118 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
6119 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
6120 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
6121 // CHECK9-NEXT: ret void
6124 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536.omp_outlined
6125 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
6126 // CHECK9-NEXT: entry:
6127 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
6128 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
6129 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
6130 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
6131 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
6132 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
6133 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
6134 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
6135 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
6136 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
6137 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
6138 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
6139 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
6140 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
6141 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
6142 // CHECK9-NEXT: [[I3:%.*]] = alloca i32, align 4
6143 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
6144 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
6145 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
6146 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
6147 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
6148 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
6149 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
6150 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
6151 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
6152 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
6153 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
6154 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
6155 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
6156 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
6157 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
6158 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
6159 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
6160 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
6161 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
6162 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
6163 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
6164 // CHECK9: omp.precond.then:
6165 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
6166 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
6167 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
6168 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
6169 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
6170 // CHECK9-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
6171 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
6172 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
6173 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
6174 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
6175 // CHECK9-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
6176 // CHECK9-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
6177 // CHECK9: cond.true:
6178 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
6179 // CHECK9-NEXT: br label [[COND_END:%.*]]
6180 // CHECK9: cond.false:
6181 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
6182 // CHECK9-NEXT: br label [[COND_END]]
6183 // CHECK9: cond.end:
6184 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
6185 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
6186 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
6187 // CHECK9-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
6188 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
6189 // CHECK9: omp.inner.for.cond:
6190 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
6191 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
6192 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
6193 // CHECK9-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
6194 // CHECK9: omp.inner.for.body:
6195 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
6196 // CHECK9-NEXT: [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
6197 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
6198 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
6199 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536.omp_outlined.omp_outlined, i64 [[TMP18]], i64 [[TMP20]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
6200 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
6201 // CHECK9: omp.inner.for.inc:
6202 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
6203 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
6204 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
6205 // CHECK9-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
6206 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
6207 // CHECK9: omp.inner.for.end:
6208 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
6209 // CHECK9: omp.loop.exit:
6210 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
6211 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[TMP23]], align 4
6212 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP24]])
6213 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
6214 // CHECK9: omp.precond.end:
6215 // CHECK9-NEXT: ret void
6218 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536.omp_outlined.omp_outlined
6219 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
6220 // CHECK9-NEXT: entry:
6221 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
6222 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
6223 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
6224 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
6225 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
6226 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
6227 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
6228 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
6229 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
6230 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
6231 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
6232 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
6233 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
6234 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
6235 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
6236 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
6237 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
6238 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
6239 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
6240 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
6241 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
6242 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
6243 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
6244 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
6245 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
6246 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
6247 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
6248 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
6249 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
6250 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
6251 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
6252 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
6253 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
6254 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
6255 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
6256 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
6257 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
6258 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
6259 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
6260 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
6261 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
6262 // CHECK9: omp.precond.then:
6263 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
6264 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
6265 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
6266 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
6267 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
6268 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
6269 // CHECK9-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
6270 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
6271 // CHECK9-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
6272 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
6273 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
6274 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
6275 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
6276 // CHECK9-NEXT: [[TMP12:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
6277 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[TMP12]], align 4
6278 // CHECK9-NEXT: call void @__kmpc_dispatch_init_4(ptr @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
6279 // CHECK9-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
6280 // CHECK9: omp.dispatch.cond:
6281 // CHECK9-NEXT: [[TMP14:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
6282 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[TMP14]], align 4
6283 // CHECK9-NEXT: [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(ptr @[[GLOB3]], i32 [[TMP15]], ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]])
6284 // CHECK9-NEXT: [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
6285 // CHECK9-NEXT: br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
6286 // CHECK9: omp.dispatch.body:
6287 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
6288 // CHECK9-NEXT: store i32 [[TMP17]], ptr [[DOTOMP_IV]], align 4
6289 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
6290 // CHECK9: omp.inner.for.cond:
6291 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP19:![0-9]+]]
6292 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP19]]
6293 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
6294 // CHECK9-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
6295 // CHECK9: omp.inner.for.body:
6296 // CHECK9-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP19]]
6297 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
6298 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
6299 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP19]]
6300 // CHECK9-NEXT: [[TMP21:%.*]] = load ptr, ptr [[TMP2]], align 8, !llvm.access.group [[ACC_GRP19]]
6301 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP19]]
6302 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP22]] to i64
6303 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP21]], i64 [[IDXPROM]]
6304 // CHECK9-NEXT: [[TMP23:%.*]] = load double, ptr [[ARRAYIDX]], align 8, !llvm.access.group [[ACC_GRP19]]
6305 // CHECK9-NEXT: [[TMP24:%.*]] = load ptr, ptr [[TMP3]], align 8, !llvm.access.group [[ACC_GRP19]]
6306 // CHECK9-NEXT: [[TMP25:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP19]]
6307 // CHECK9-NEXT: [[IDXPROM6:%.*]] = sext i32 [[TMP25]] to i64
6308 // CHECK9-NEXT: [[ARRAYIDX7:%.*]] = getelementptr inbounds double, ptr [[TMP24]], i64 [[IDXPROM6]]
6309 // CHECK9-NEXT: [[TMP26:%.*]] = load double, ptr [[ARRAYIDX7]], align 8, !llvm.access.group [[ACC_GRP19]]
6310 // CHECK9-NEXT: [[ADD8:%.*]] = fadd double [[TMP23]], [[TMP26]]
6311 // CHECK9-NEXT: [[TMP27:%.*]] = load ptr, ptr [[TMP1]], align 8, !llvm.access.group [[ACC_GRP19]]
6312 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP19]]
6313 // CHECK9-NEXT: [[IDXPROM9:%.*]] = sext i32 [[TMP28]] to i64
6314 // CHECK9-NEXT: [[ARRAYIDX10:%.*]] = getelementptr inbounds double, ptr [[TMP27]], i64 [[IDXPROM9]]
6315 // CHECK9-NEXT: store double [[ADD8]], ptr [[ARRAYIDX10]], align 8, !llvm.access.group [[ACC_GRP19]]
6316 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
6317 // CHECK9: omp.body.continue:
6318 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
6319 // CHECK9: omp.inner.for.inc:
6320 // CHECK9-NEXT: [[TMP29:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP19]]
6321 // CHECK9-NEXT: [[ADD11:%.*]] = add nsw i32 [[TMP29]], 1
6322 // CHECK9-NEXT: store i32 [[ADD11]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP19]]
6323 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP20:![0-9]+]]
6324 // CHECK9: omp.inner.for.end:
6325 // CHECK9-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
6326 // CHECK9: omp.dispatch.inc:
6327 // CHECK9-NEXT: br label [[OMP_DISPATCH_COND]]
6328 // CHECK9: omp.dispatch.end:
6329 // CHECK9-NEXT: [[TMP30:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
6330 // CHECK9-NEXT: [[TMP31:%.*]] = load i32, ptr [[TMP30]], align 4
6331 // CHECK9-NEXT: call void @__kmpc_dispatch_deinit(ptr @[[GLOB3]], i32 [[TMP31]])
6332 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
6333 // CHECK9: omp.precond.end:
6334 // CHECK9-NEXT: ret void
6337 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562
6338 // CHECK9-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
6339 // CHECK9-NEXT: entry:
6340 // CHECK9-NEXT: [[CH_ADDR:%.*]] = alloca i64, align 8
6341 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
6342 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
6343 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
6344 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
6345 // CHECK9-NEXT: store i64 [[CH]], ptr [[CH_ADDR]], align 8
6346 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
6347 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
6348 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
6349 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
6350 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
6351 // CHECK9-NEXT: ret void
6354 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562.omp_outlined
6355 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
6356 // CHECK9-NEXT: entry:
6357 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
6358 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
6359 // CHECK9-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 8
6360 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
6361 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
6362 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
6363 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
6364 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
6365 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
6366 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
6367 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
6368 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
6369 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
6370 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
6371 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
6372 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
6373 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
6374 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
6375 // CHECK9-NEXT: [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
6376 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
6377 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
6378 // CHECK9-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 8
6379 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
6380 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
6381 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
6382 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
6383 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 8
6384 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 8
6385 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 8
6386 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 8
6387 // CHECK9-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 8
6388 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP0]], align 4
6389 // CHECK9-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
6390 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP1]], align 4
6391 // CHECK9-NEXT: store i32 [[TMP6]], ptr [[DOTCAPTURE_EXPR_1]], align 4
6392 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
6393 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
6394 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
6395 // CHECK9-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
6396 // CHECK9-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
6397 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
6398 // CHECK9-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
6399 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
6400 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
6401 // CHECK9: omp.precond.then:
6402 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
6403 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
6404 // CHECK9-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_COMB_UB]], align 4
6405 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
6406 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
6407 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
6408 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
6409 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
6410 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
6411 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
6412 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
6413 // CHECK9-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
6414 // CHECK9: cond.true:
6415 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
6416 // CHECK9-NEXT: br label [[COND_END:%.*]]
6417 // CHECK9: cond.false:
6418 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
6419 // CHECK9-NEXT: br label [[COND_END]]
6420 // CHECK9: cond.end:
6421 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
6422 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
6423 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
6424 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
6425 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
6426 // CHECK9: omp.inner.for.cond:
6427 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
6428 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
6429 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
6430 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
6431 // CHECK9: omp.inner.for.body:
6432 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
6433 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
6434 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
6435 // CHECK9-NEXT: [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
6436 // CHECK9-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
6437 // CHECK9-NEXT: store i32 [[TMP23]], ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
6438 // CHECK9-NEXT: [[TMP24:%.*]] = load i64, ptr [[DOTCAPTURE_EXPR__CASTED]], align 8
6439 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562.omp_outlined.omp_outlined, i64 [[TMP20]], i64 [[TMP22]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]], i64 [[TMP24]])
6440 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
6441 // CHECK9: omp.inner.for.inc:
6442 // CHECK9-NEXT: [[TMP25:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
6443 // CHECK9-NEXT: [[TMP26:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
6444 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
6445 // CHECK9-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
6446 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
6447 // CHECK9: omp.inner.for.end:
6448 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
6449 // CHECK9: omp.loop.exit:
6450 // CHECK9-NEXT: [[TMP27:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
6451 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[TMP27]], align 4
6452 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP28]])
6453 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
6454 // CHECK9: omp.precond.end:
6455 // CHECK9-NEXT: ret void
6458 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562.omp_outlined.omp_outlined
6459 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
6460 // CHECK9-NEXT: entry:
6461 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
6462 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
6463 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
6464 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
6465 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
6466 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
6467 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
6468 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
6469 // CHECK9-NEXT: [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
6470 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
6471 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
6472 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
6473 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
6474 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
6475 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
6476 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
6477 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
6478 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
6479 // CHECK9-NEXT: [[I5:%.*]] = alloca i32, align 4
6480 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
6481 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
6482 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
6483 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
6484 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
6485 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
6486 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
6487 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
6488 // CHECK9-NEXT: store i64 [[DOTCAPTURE_EXPR_]], ptr [[DOTCAPTURE_EXPR__ADDR]], align 8
6489 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
6490 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
6491 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
6492 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
6493 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
6494 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_1]], align 4
6495 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
6496 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
6497 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
6498 // CHECK9-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
6499 // CHECK9-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
6500 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
6501 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
6502 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
6503 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
6504 // CHECK9: omp.precond.then:
6505 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
6506 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
6507 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
6508 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
6509 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
6510 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
6511 // CHECK9-NEXT: [[CONV4:%.*]] = trunc i64 [[TMP9]] to i32
6512 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
6513 // CHECK9-NEXT: store i32 [[CONV4]], ptr [[DOTOMP_UB]], align 4
6514 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
6515 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
6516 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
6517 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
6518 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
6519 // CHECK9-NEXT: [[TMP13:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
6520 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[TMP13]], align 4
6521 // CHECK9-NEXT: call void @__kmpc_dispatch_init_4(ptr @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
6522 // CHECK9-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
6523 // CHECK9: omp.dispatch.cond:
6524 // CHECK9-NEXT: [[TMP15:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
6525 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[TMP15]], align 4
6526 // CHECK9-NEXT: [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(ptr @[[GLOB3]], i32 [[TMP16]], ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]])
6527 // CHECK9-NEXT: [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
6528 // CHECK9-NEXT: br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
6529 // CHECK9: omp.dispatch.body:
6530 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
6531 // CHECK9-NEXT: store i32 [[TMP18]], ptr [[DOTOMP_IV]], align 4
6532 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
6533 // CHECK9: omp.inner.for.cond:
6534 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP22:![0-9]+]]
6535 // CHECK9-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP22]]
6536 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
6537 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
6538 // CHECK9: omp.inner.for.body:
6539 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP22]]
6540 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
6541 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
6542 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I5]], align 4, !llvm.access.group [[ACC_GRP22]]
6543 // CHECK9-NEXT: [[TMP22:%.*]] = load ptr, ptr [[TMP2]], align 8, !llvm.access.group [[ACC_GRP22]]
6544 // CHECK9-NEXT: [[TMP23:%.*]] = load i32, ptr [[I5]], align 4, !llvm.access.group [[ACC_GRP22]]
6545 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP23]] to i64
6546 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP22]], i64 [[IDXPROM]]
6547 // CHECK9-NEXT: [[TMP24:%.*]] = load double, ptr [[ARRAYIDX]], align 8, !llvm.access.group [[ACC_GRP22]]
6548 // CHECK9-NEXT: [[TMP25:%.*]] = load ptr, ptr [[TMP3]], align 8, !llvm.access.group [[ACC_GRP22]]
6549 // CHECK9-NEXT: [[TMP26:%.*]] = load i32, ptr [[I5]], align 4, !llvm.access.group [[ACC_GRP22]]
6550 // CHECK9-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP26]] to i64
6551 // CHECK9-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP25]], i64 [[IDXPROM7]]
6552 // CHECK9-NEXT: [[TMP27:%.*]] = load double, ptr [[ARRAYIDX8]], align 8, !llvm.access.group [[ACC_GRP22]]
6553 // CHECK9-NEXT: [[ADD9:%.*]] = fadd double [[TMP24]], [[TMP27]]
6554 // CHECK9-NEXT: [[TMP28:%.*]] = load ptr, ptr [[TMP1]], align 8, !llvm.access.group [[ACC_GRP22]]
6555 // CHECK9-NEXT: [[TMP29:%.*]] = load i32, ptr [[I5]], align 4, !llvm.access.group [[ACC_GRP22]]
6556 // CHECK9-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP29]] to i64
6557 // CHECK9-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds double, ptr [[TMP28]], i64 [[IDXPROM10]]
6558 // CHECK9-NEXT: store double [[ADD9]], ptr [[ARRAYIDX11]], align 8, !llvm.access.group [[ACC_GRP22]]
6559 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
6560 // CHECK9: omp.body.continue:
6561 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
6562 // CHECK9: omp.inner.for.inc:
6563 // CHECK9-NEXT: [[TMP30:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP22]]
6564 // CHECK9-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP30]], 1
6565 // CHECK9-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP22]]
6566 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP23:![0-9]+]]
6567 // CHECK9: omp.inner.for.end:
6568 // CHECK9-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
6569 // CHECK9: omp.dispatch.inc:
6570 // CHECK9-NEXT: br label [[OMP_DISPATCH_COND]]
6571 // CHECK9: omp.dispatch.end:
6572 // CHECK9-NEXT: [[TMP31:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
6573 // CHECK9-NEXT: [[TMP32:%.*]] = load i32, ptr [[TMP31]], align 4
6574 // CHECK9-NEXT: call void @__kmpc_dispatch_deinit(ptr @[[GLOB3]], i32 [[TMP32]])
6575 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
6576 // CHECK9: omp.precond.end:
6577 // CHECK9-NEXT: ret void
6580 // CHECK9-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
6581 // CHECK9-SAME: () #[[ATTR3:[0-9]+]] comdat {
6582 // CHECK9-NEXT: entry:
6583 // CHECK9-NEXT: [[A:%.*]] = alloca ptr, align 8
6584 // CHECK9-NEXT: [[B:%.*]] = alloca ptr, align 8
6585 // CHECK9-NEXT: [[C:%.*]] = alloca ptr, align 8
6586 // CHECK9-NEXT: [[N:%.*]] = alloca i32, align 4
6587 // CHECK9-NEXT: [[CH:%.*]] = alloca i32, align 4
6588 // CHECK9-NEXT: [[N_CASTED:%.*]] = alloca i64, align 8
6589 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x ptr], align 8
6590 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x ptr], align 8
6591 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x ptr], align 8
6592 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
6593 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
6594 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
6595 // CHECK9-NEXT: [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
6596 // CHECK9-NEXT: [[N_CASTED3:%.*]] = alloca i64, align 8
6597 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS4:%.*]] = alloca [4 x ptr], align 8
6598 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS5:%.*]] = alloca [4 x ptr], align 8
6599 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS6:%.*]] = alloca [4 x ptr], align 8
6600 // CHECK9-NEXT: [[_TMP7:%.*]] = alloca i32, align 4
6601 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_8:%.*]] = alloca i32, align 4
6602 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_9:%.*]] = alloca i32, align 4
6603 // CHECK9-NEXT: [[KERNEL_ARGS14:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
6604 // CHECK9-NEXT: [[CH_CASTED:%.*]] = alloca i64, align 8
6605 // CHECK9-NEXT: [[N_CASTED17:%.*]] = alloca i64, align 8
6606 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS18:%.*]] = alloca [5 x ptr], align 8
6607 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS19:%.*]] = alloca [5 x ptr], align 8
6608 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS20:%.*]] = alloca [5 x ptr], align 8
6609 // CHECK9-NEXT: [[_TMP21:%.*]] = alloca i32, align 4
6610 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_22:%.*]] = alloca i32, align 4
6611 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_23:%.*]] = alloca i32, align 4
6612 // CHECK9-NEXT: [[KERNEL_ARGS28:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
6613 // CHECK9-NEXT: [[N_CASTED31:%.*]] = alloca i64, align 8
6614 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS32:%.*]] = alloca [4 x ptr], align 8
6615 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS33:%.*]] = alloca [4 x ptr], align 8
6616 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS34:%.*]] = alloca [4 x ptr], align 8
6617 // CHECK9-NEXT: [[_TMP35:%.*]] = alloca i32, align 4
6618 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_36:%.*]] = alloca i32, align 4
6619 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_37:%.*]] = alloca i32, align 4
6620 // CHECK9-NEXT: [[KERNEL_ARGS42:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
6621 // CHECK9-NEXT: [[CH_CASTED45:%.*]] = alloca i64, align 8
6622 // CHECK9-NEXT: [[N_CASTED46:%.*]] = alloca i64, align 8
6623 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS47:%.*]] = alloca [5 x ptr], align 8
6624 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS48:%.*]] = alloca [5 x ptr], align 8
6625 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS49:%.*]] = alloca [5 x ptr], align 8
6626 // CHECK9-NEXT: [[_TMP50:%.*]] = alloca i32, align 4
6627 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_51:%.*]] = alloca i32, align 4
6628 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_52:%.*]] = alloca i32, align 4
6629 // CHECK9-NEXT: [[KERNEL_ARGS57:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
6630 // CHECK9-NEXT: [[N_CASTED60:%.*]] = alloca i64, align 8
6631 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS61:%.*]] = alloca [4 x ptr], align 8
6632 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS62:%.*]] = alloca [4 x ptr], align 8
6633 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS63:%.*]] = alloca [4 x ptr], align 8
6634 // CHECK9-NEXT: [[_TMP64:%.*]] = alloca i32, align 4
6635 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_65:%.*]] = alloca i32, align 4
6636 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_66:%.*]] = alloca i32, align 4
6637 // CHECK9-NEXT: [[KERNEL_ARGS71:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
6638 // CHECK9-NEXT: [[CH_CASTED74:%.*]] = alloca i64, align 8
6639 // CHECK9-NEXT: [[N_CASTED75:%.*]] = alloca i64, align 8
6640 // CHECK9-NEXT: [[DOTOFFLOAD_BASEPTRS76:%.*]] = alloca [5 x ptr], align 8
6641 // CHECK9-NEXT: [[DOTOFFLOAD_PTRS77:%.*]] = alloca [5 x ptr], align 8
6642 // CHECK9-NEXT: [[DOTOFFLOAD_MAPPERS78:%.*]] = alloca [5 x ptr], align 8
6643 // CHECK9-NEXT: [[_TMP79:%.*]] = alloca i32, align 4
6644 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_80:%.*]] = alloca i32, align 4
6645 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_81:%.*]] = alloca i32, align 4
6646 // CHECK9-NEXT: [[KERNEL_ARGS86:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
6647 // CHECK9-NEXT: store i32 10000, ptr [[N]], align 4
6648 // CHECK9-NEXT: store i32 100, ptr [[CH]], align 4
6649 // CHECK9-NEXT: [[TMP0:%.*]] = load i32, ptr [[N]], align 4
6650 // CHECK9-NEXT: store i32 [[TMP0]], ptr [[N_CASTED]], align 4
6651 // CHECK9-NEXT: [[TMP1:%.*]] = load i64, ptr [[N_CASTED]], align 8
6652 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A]], align 8
6653 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B]], align 8
6654 // CHECK9-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C]], align 8
6655 // CHECK9-NEXT: [[TMP5:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
6656 // CHECK9-NEXT: store i64 [[TMP1]], ptr [[TMP5]], align 8
6657 // CHECK9-NEXT: [[TMP6:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
6658 // CHECK9-NEXT: store i64 [[TMP1]], ptr [[TMP6]], align 8
6659 // CHECK9-NEXT: [[TMP7:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 0
6660 // CHECK9-NEXT: store ptr null, ptr [[TMP7]], align 8
6661 // CHECK9-NEXT: [[TMP8:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
6662 // CHECK9-NEXT: store ptr [[TMP2]], ptr [[TMP8]], align 8
6663 // CHECK9-NEXT: [[TMP9:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 1
6664 // CHECK9-NEXT: store ptr [[TMP2]], ptr [[TMP9]], align 8
6665 // CHECK9-NEXT: [[TMP10:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 1
6666 // CHECK9-NEXT: store ptr null, ptr [[TMP10]], align 8
6667 // CHECK9-NEXT: [[TMP11:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
6668 // CHECK9-NEXT: store ptr [[TMP3]], ptr [[TMP11]], align 8
6669 // CHECK9-NEXT: [[TMP12:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 2
6670 // CHECK9-NEXT: store ptr [[TMP3]], ptr [[TMP12]], align 8
6671 // CHECK9-NEXT: [[TMP13:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 2
6672 // CHECK9-NEXT: store ptr null, ptr [[TMP13]], align 8
6673 // CHECK9-NEXT: [[TMP14:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
6674 // CHECK9-NEXT: store ptr [[TMP4]], ptr [[TMP14]], align 8
6675 // CHECK9-NEXT: [[TMP15:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 3
6676 // CHECK9-NEXT: store ptr [[TMP4]], ptr [[TMP15]], align 8
6677 // CHECK9-NEXT: [[TMP16:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i64 0, i64 3
6678 // CHECK9-NEXT: store ptr null, ptr [[TMP16]], align 8
6679 // CHECK9-NEXT: [[TMP17:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
6680 // CHECK9-NEXT: [[TMP18:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
6681 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[N]], align 4
6682 // CHECK9-NEXT: store i32 [[TMP19]], ptr [[DOTCAPTURE_EXPR_]], align 4
6683 // CHECK9-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
6684 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP20]], 0
6685 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
6686 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
6687 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
6688 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
6689 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], 1
6690 // CHECK9-NEXT: [[TMP22:%.*]] = zext i32 [[ADD]] to i64
6691 // CHECK9-NEXT: [[TMP23:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0
6692 // CHECK9-NEXT: store i32 3, ptr [[TMP23]], align 4
6693 // CHECK9-NEXT: [[TMP24:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1
6694 // CHECK9-NEXT: store i32 4, ptr [[TMP24]], align 4
6695 // CHECK9-NEXT: [[TMP25:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2
6696 // CHECK9-NEXT: store ptr [[TMP17]], ptr [[TMP25]], align 8
6697 // CHECK9-NEXT: [[TMP26:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3
6698 // CHECK9-NEXT: store ptr [[TMP18]], ptr [[TMP26]], align 8
6699 // CHECK9-NEXT: [[TMP27:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4
6700 // CHECK9-NEXT: store ptr @.offload_sizes.13, ptr [[TMP27]], align 8
6701 // CHECK9-NEXT: [[TMP28:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5
6702 // CHECK9-NEXT: store ptr @.offload_maptypes.14, ptr [[TMP28]], align 8
6703 // CHECK9-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6
6704 // CHECK9-NEXT: store ptr null, ptr [[TMP29]], align 8
6705 // CHECK9-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7
6706 // CHECK9-NEXT: store ptr null, ptr [[TMP30]], align 8
6707 // CHECK9-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8
6708 // CHECK9-NEXT: store i64 [[TMP22]], ptr [[TMP31]], align 8
6709 // CHECK9-NEXT: [[TMP32:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9
6710 // CHECK9-NEXT: store i64 0, ptr [[TMP32]], align 8
6711 // CHECK9-NEXT: [[TMP33:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10
6712 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP33]], align 4
6713 // CHECK9-NEXT: [[TMP34:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11
6714 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP34]], align 4
6715 // CHECK9-NEXT: [[TMP35:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12
6716 // CHECK9-NEXT: store i32 0, ptr [[TMP35]], align 4
6717 // CHECK9-NEXT: [[TMP36:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.region_id, ptr [[KERNEL_ARGS]])
6718 // CHECK9-NEXT: [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
6719 // CHECK9-NEXT: br i1 [[TMP37]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
6720 // CHECK9: omp_offload.failed:
6721 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42(i64 [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]]) #[[ATTR2]]
6722 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT]]
6723 // CHECK9: omp_offload.cont:
6724 // CHECK9-NEXT: [[TMP38:%.*]] = load i32, ptr [[N]], align 4
6725 // CHECK9-NEXT: store i32 [[TMP38]], ptr [[N_CASTED3]], align 4
6726 // CHECK9-NEXT: [[TMP39:%.*]] = load i64, ptr [[N_CASTED3]], align 8
6727 // CHECK9-NEXT: [[TMP40:%.*]] = load ptr, ptr [[A]], align 8
6728 // CHECK9-NEXT: [[TMP41:%.*]] = load ptr, ptr [[B]], align 8
6729 // CHECK9-NEXT: [[TMP42:%.*]] = load ptr, ptr [[C]], align 8
6730 // CHECK9-NEXT: [[TMP43:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
6731 // CHECK9-NEXT: store i64 [[TMP39]], ptr [[TMP43]], align 8
6732 // CHECK9-NEXT: [[TMP44:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
6733 // CHECK9-NEXT: store i64 [[TMP39]], ptr [[TMP44]], align 8
6734 // CHECK9-NEXT: [[TMP45:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i64 0, i64 0
6735 // CHECK9-NEXT: store ptr null, ptr [[TMP45]], align 8
6736 // CHECK9-NEXT: [[TMP46:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 1
6737 // CHECK9-NEXT: store ptr [[TMP40]], ptr [[TMP46]], align 8
6738 // CHECK9-NEXT: [[TMP47:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 1
6739 // CHECK9-NEXT: store ptr [[TMP40]], ptr [[TMP47]], align 8
6740 // CHECK9-NEXT: [[TMP48:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i64 0, i64 1
6741 // CHECK9-NEXT: store ptr null, ptr [[TMP48]], align 8
6742 // CHECK9-NEXT: [[TMP49:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 2
6743 // CHECK9-NEXT: store ptr [[TMP41]], ptr [[TMP49]], align 8
6744 // CHECK9-NEXT: [[TMP50:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 2
6745 // CHECK9-NEXT: store ptr [[TMP41]], ptr [[TMP50]], align 8
6746 // CHECK9-NEXT: [[TMP51:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i64 0, i64 2
6747 // CHECK9-NEXT: store ptr null, ptr [[TMP51]], align 8
6748 // CHECK9-NEXT: [[TMP52:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 3
6749 // CHECK9-NEXT: store ptr [[TMP42]], ptr [[TMP52]], align 8
6750 // CHECK9-NEXT: [[TMP53:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 3
6751 // CHECK9-NEXT: store ptr [[TMP42]], ptr [[TMP53]], align 8
6752 // CHECK9-NEXT: [[TMP54:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i64 0, i64 3
6753 // CHECK9-NEXT: store ptr null, ptr [[TMP54]], align 8
6754 // CHECK9-NEXT: [[TMP55:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
6755 // CHECK9-NEXT: [[TMP56:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
6756 // CHECK9-NEXT: [[TMP57:%.*]] = load i32, ptr [[N]], align 4
6757 // CHECK9-NEXT: store i32 [[TMP57]], ptr [[DOTCAPTURE_EXPR_8]], align 4
6758 // CHECK9-NEXT: [[TMP58:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_8]], align 4
6759 // CHECK9-NEXT: [[SUB10:%.*]] = sub nsw i32 [[TMP58]], 0
6760 // CHECK9-NEXT: [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
6761 // CHECK9-NEXT: [[SUB12:%.*]] = sub nsw i32 [[DIV11]], 1
6762 // CHECK9-NEXT: store i32 [[SUB12]], ptr [[DOTCAPTURE_EXPR_9]], align 4
6763 // CHECK9-NEXT: [[TMP59:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_9]], align 4
6764 // CHECK9-NEXT: [[ADD13:%.*]] = add nsw i32 [[TMP59]], 1
6765 // CHECK9-NEXT: [[TMP60:%.*]] = zext i32 [[ADD13]] to i64
6766 // CHECK9-NEXT: [[TMP61:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 0
6767 // CHECK9-NEXT: store i32 3, ptr [[TMP61]], align 4
6768 // CHECK9-NEXT: [[TMP62:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 1
6769 // CHECK9-NEXT: store i32 4, ptr [[TMP62]], align 4
6770 // CHECK9-NEXT: [[TMP63:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 2
6771 // CHECK9-NEXT: store ptr [[TMP55]], ptr [[TMP63]], align 8
6772 // CHECK9-NEXT: [[TMP64:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 3
6773 // CHECK9-NEXT: store ptr [[TMP56]], ptr [[TMP64]], align 8
6774 // CHECK9-NEXT: [[TMP65:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 4
6775 // CHECK9-NEXT: store ptr @.offload_sizes.15, ptr [[TMP65]], align 8
6776 // CHECK9-NEXT: [[TMP66:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 5
6777 // CHECK9-NEXT: store ptr @.offload_maptypes.16, ptr [[TMP66]], align 8
6778 // CHECK9-NEXT: [[TMP67:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 6
6779 // CHECK9-NEXT: store ptr null, ptr [[TMP67]], align 8
6780 // CHECK9-NEXT: [[TMP68:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 7
6781 // CHECK9-NEXT: store ptr null, ptr [[TMP68]], align 8
6782 // CHECK9-NEXT: [[TMP69:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 8
6783 // CHECK9-NEXT: store i64 [[TMP60]], ptr [[TMP69]], align 8
6784 // CHECK9-NEXT: [[TMP70:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 9
6785 // CHECK9-NEXT: store i64 0, ptr [[TMP70]], align 8
6786 // CHECK9-NEXT: [[TMP71:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 10
6787 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP71]], align 4
6788 // CHECK9-NEXT: [[TMP72:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 11
6789 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP72]], align 4
6790 // CHECK9-NEXT: [[TMP73:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 12
6791 // CHECK9-NEXT: store i32 0, ptr [[TMP73]], align 4
6792 // CHECK9-NEXT: [[TMP74:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51.region_id, ptr [[KERNEL_ARGS14]])
6793 // CHECK9-NEXT: [[TMP75:%.*]] = icmp ne i32 [[TMP74]], 0
6794 // CHECK9-NEXT: br i1 [[TMP75]], label [[OMP_OFFLOAD_FAILED15:%.*]], label [[OMP_OFFLOAD_CONT16:%.*]]
6795 // CHECK9: omp_offload.failed15:
6796 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51(i64 [[TMP39]], ptr [[TMP40]], ptr [[TMP41]], ptr [[TMP42]]) #[[ATTR2]]
6797 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT16]]
6798 // CHECK9: omp_offload.cont16:
6799 // CHECK9-NEXT: [[TMP76:%.*]] = load i32, ptr [[CH]], align 4
6800 // CHECK9-NEXT: store i32 [[TMP76]], ptr [[CH_CASTED]], align 4
6801 // CHECK9-NEXT: [[TMP77:%.*]] = load i64, ptr [[CH_CASTED]], align 8
6802 // CHECK9-NEXT: [[TMP78:%.*]] = load i32, ptr [[N]], align 4
6803 // CHECK9-NEXT: store i32 [[TMP78]], ptr [[N_CASTED17]], align 4
6804 // CHECK9-NEXT: [[TMP79:%.*]] = load i64, ptr [[N_CASTED17]], align 8
6805 // CHECK9-NEXT: [[TMP80:%.*]] = load ptr, ptr [[A]], align 8
6806 // CHECK9-NEXT: [[TMP81:%.*]] = load ptr, ptr [[B]], align 8
6807 // CHECK9-NEXT: [[TMP82:%.*]] = load ptr, ptr [[C]], align 8
6808 // CHECK9-NEXT: [[TMP83:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 0
6809 // CHECK9-NEXT: store i64 [[TMP77]], ptr [[TMP83]], align 8
6810 // CHECK9-NEXT: [[TMP84:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 0
6811 // CHECK9-NEXT: store i64 [[TMP77]], ptr [[TMP84]], align 8
6812 // CHECK9-NEXT: [[TMP85:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i64 0, i64 0
6813 // CHECK9-NEXT: store ptr null, ptr [[TMP85]], align 8
6814 // CHECK9-NEXT: [[TMP86:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 1
6815 // CHECK9-NEXT: store i64 [[TMP79]], ptr [[TMP86]], align 8
6816 // CHECK9-NEXT: [[TMP87:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 1
6817 // CHECK9-NEXT: store i64 [[TMP79]], ptr [[TMP87]], align 8
6818 // CHECK9-NEXT: [[TMP88:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i64 0, i64 1
6819 // CHECK9-NEXT: store ptr null, ptr [[TMP88]], align 8
6820 // CHECK9-NEXT: [[TMP89:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 2
6821 // CHECK9-NEXT: store ptr [[TMP80]], ptr [[TMP89]], align 8
6822 // CHECK9-NEXT: [[TMP90:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 2
6823 // CHECK9-NEXT: store ptr [[TMP80]], ptr [[TMP90]], align 8
6824 // CHECK9-NEXT: [[TMP91:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i64 0, i64 2
6825 // CHECK9-NEXT: store ptr null, ptr [[TMP91]], align 8
6826 // CHECK9-NEXT: [[TMP92:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 3
6827 // CHECK9-NEXT: store ptr [[TMP81]], ptr [[TMP92]], align 8
6828 // CHECK9-NEXT: [[TMP93:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 3
6829 // CHECK9-NEXT: store ptr [[TMP81]], ptr [[TMP93]], align 8
6830 // CHECK9-NEXT: [[TMP94:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i64 0, i64 3
6831 // CHECK9-NEXT: store ptr null, ptr [[TMP94]], align 8
6832 // CHECK9-NEXT: [[TMP95:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 4
6833 // CHECK9-NEXT: store ptr [[TMP82]], ptr [[TMP95]], align 8
6834 // CHECK9-NEXT: [[TMP96:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 4
6835 // CHECK9-NEXT: store ptr [[TMP82]], ptr [[TMP96]], align 8
6836 // CHECK9-NEXT: [[TMP97:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i64 0, i64 4
6837 // CHECK9-NEXT: store ptr null, ptr [[TMP97]], align 8
6838 // CHECK9-NEXT: [[TMP98:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 0
6839 // CHECK9-NEXT: [[TMP99:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 0
6840 // CHECK9-NEXT: [[TMP100:%.*]] = load i32, ptr [[N]], align 4
6841 // CHECK9-NEXT: store i32 [[TMP100]], ptr [[DOTCAPTURE_EXPR_22]], align 4
6842 // CHECK9-NEXT: [[TMP101:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_22]], align 4
6843 // CHECK9-NEXT: [[SUB24:%.*]] = sub nsw i32 [[TMP101]], 0
6844 // CHECK9-NEXT: [[DIV25:%.*]] = sdiv i32 [[SUB24]], 1
6845 // CHECK9-NEXT: [[SUB26:%.*]] = sub nsw i32 [[DIV25]], 1
6846 // CHECK9-NEXT: store i32 [[SUB26]], ptr [[DOTCAPTURE_EXPR_23]], align 4
6847 // CHECK9-NEXT: [[TMP102:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_23]], align 4
6848 // CHECK9-NEXT: [[ADD27:%.*]] = add nsw i32 [[TMP102]], 1
6849 // CHECK9-NEXT: [[TMP103:%.*]] = zext i32 [[ADD27]] to i64
6850 // CHECK9-NEXT: [[TMP104:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 0
6851 // CHECK9-NEXT: store i32 3, ptr [[TMP104]], align 4
6852 // CHECK9-NEXT: [[TMP105:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 1
6853 // CHECK9-NEXT: store i32 5, ptr [[TMP105]], align 4
6854 // CHECK9-NEXT: [[TMP106:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 2
6855 // CHECK9-NEXT: store ptr [[TMP98]], ptr [[TMP106]], align 8
6856 // CHECK9-NEXT: [[TMP107:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 3
6857 // CHECK9-NEXT: store ptr [[TMP99]], ptr [[TMP107]], align 8
6858 // CHECK9-NEXT: [[TMP108:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 4
6859 // CHECK9-NEXT: store ptr @.offload_sizes.17, ptr [[TMP108]], align 8
6860 // CHECK9-NEXT: [[TMP109:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 5
6861 // CHECK9-NEXT: store ptr @.offload_maptypes.18, ptr [[TMP109]], align 8
6862 // CHECK9-NEXT: [[TMP110:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 6
6863 // CHECK9-NEXT: store ptr null, ptr [[TMP110]], align 8
6864 // CHECK9-NEXT: [[TMP111:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 7
6865 // CHECK9-NEXT: store ptr null, ptr [[TMP111]], align 8
6866 // CHECK9-NEXT: [[TMP112:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 8
6867 // CHECK9-NEXT: store i64 [[TMP103]], ptr [[TMP112]], align 8
6868 // CHECK9-NEXT: [[TMP113:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 9
6869 // CHECK9-NEXT: store i64 0, ptr [[TMP113]], align 8
6870 // CHECK9-NEXT: [[TMP114:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 10
6871 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP114]], align 4
6872 // CHECK9-NEXT: [[TMP115:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 11
6873 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP115]], align 4
6874 // CHECK9-NEXT: [[TMP116:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 12
6875 // CHECK9-NEXT: store i32 0, ptr [[TMP116]], align 4
6876 // CHECK9-NEXT: [[TMP117:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59.region_id, ptr [[KERNEL_ARGS28]])
6877 // CHECK9-NEXT: [[TMP118:%.*]] = icmp ne i32 [[TMP117]], 0
6878 // CHECK9-NEXT: br i1 [[TMP118]], label [[OMP_OFFLOAD_FAILED29:%.*]], label [[OMP_OFFLOAD_CONT30:%.*]]
6879 // CHECK9: omp_offload.failed29:
6880 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59(i64 [[TMP77]], i64 [[TMP79]], ptr [[TMP80]], ptr [[TMP81]], ptr [[TMP82]]) #[[ATTR2]]
6881 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT30]]
6882 // CHECK9: omp_offload.cont30:
6883 // CHECK9-NEXT: [[TMP119:%.*]] = load i32, ptr [[N]], align 4
6884 // CHECK9-NEXT: store i32 [[TMP119]], ptr [[N_CASTED31]], align 4
6885 // CHECK9-NEXT: [[TMP120:%.*]] = load i64, ptr [[N_CASTED31]], align 8
6886 // CHECK9-NEXT: [[TMP121:%.*]] = load ptr, ptr [[A]], align 8
6887 // CHECK9-NEXT: [[TMP122:%.*]] = load ptr, ptr [[B]], align 8
6888 // CHECK9-NEXT: [[TMP123:%.*]] = load ptr, ptr [[C]], align 8
6889 // CHECK9-NEXT: [[TMP124:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 0
6890 // CHECK9-NEXT: store i64 [[TMP120]], ptr [[TMP124]], align 8
6891 // CHECK9-NEXT: [[TMP125:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 0
6892 // CHECK9-NEXT: store i64 [[TMP120]], ptr [[TMP125]], align 8
6893 // CHECK9-NEXT: [[TMP126:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i64 0, i64 0
6894 // CHECK9-NEXT: store ptr null, ptr [[TMP126]], align 8
6895 // CHECK9-NEXT: [[TMP127:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 1
6896 // CHECK9-NEXT: store ptr [[TMP121]], ptr [[TMP127]], align 8
6897 // CHECK9-NEXT: [[TMP128:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 1
6898 // CHECK9-NEXT: store ptr [[TMP121]], ptr [[TMP128]], align 8
6899 // CHECK9-NEXT: [[TMP129:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i64 0, i64 1
6900 // CHECK9-NEXT: store ptr null, ptr [[TMP129]], align 8
6901 // CHECK9-NEXT: [[TMP130:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 2
6902 // CHECK9-NEXT: store ptr [[TMP122]], ptr [[TMP130]], align 8
6903 // CHECK9-NEXT: [[TMP131:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 2
6904 // CHECK9-NEXT: store ptr [[TMP122]], ptr [[TMP131]], align 8
6905 // CHECK9-NEXT: [[TMP132:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i64 0, i64 2
6906 // CHECK9-NEXT: store ptr null, ptr [[TMP132]], align 8
6907 // CHECK9-NEXT: [[TMP133:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 3
6908 // CHECK9-NEXT: store ptr [[TMP123]], ptr [[TMP133]], align 8
6909 // CHECK9-NEXT: [[TMP134:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 3
6910 // CHECK9-NEXT: store ptr [[TMP123]], ptr [[TMP134]], align 8
6911 // CHECK9-NEXT: [[TMP135:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i64 0, i64 3
6912 // CHECK9-NEXT: store ptr null, ptr [[TMP135]], align 8
6913 // CHECK9-NEXT: [[TMP136:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 0
6914 // CHECK9-NEXT: [[TMP137:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 0
6915 // CHECK9-NEXT: [[TMP138:%.*]] = load i32, ptr [[N]], align 4
6916 // CHECK9-NEXT: store i32 [[TMP138]], ptr [[DOTCAPTURE_EXPR_36]], align 4
6917 // CHECK9-NEXT: [[TMP139:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_36]], align 4
6918 // CHECK9-NEXT: [[SUB38:%.*]] = sub nsw i32 [[TMP139]], 0
6919 // CHECK9-NEXT: [[DIV39:%.*]] = sdiv i32 [[SUB38]], 1
6920 // CHECK9-NEXT: [[SUB40:%.*]] = sub nsw i32 [[DIV39]], 1
6921 // CHECK9-NEXT: store i32 [[SUB40]], ptr [[DOTCAPTURE_EXPR_37]], align 4
6922 // CHECK9-NEXT: [[TMP140:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_37]], align 4
6923 // CHECK9-NEXT: [[ADD41:%.*]] = add nsw i32 [[TMP140]], 1
6924 // CHECK9-NEXT: [[TMP141:%.*]] = zext i32 [[ADD41]] to i64
6925 // CHECK9-NEXT: [[TMP142:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 0
6926 // CHECK9-NEXT: store i32 3, ptr [[TMP142]], align 4
6927 // CHECK9-NEXT: [[TMP143:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 1
6928 // CHECK9-NEXT: store i32 4, ptr [[TMP143]], align 4
6929 // CHECK9-NEXT: [[TMP144:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 2
6930 // CHECK9-NEXT: store ptr [[TMP136]], ptr [[TMP144]], align 8
6931 // CHECK9-NEXT: [[TMP145:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 3
6932 // CHECK9-NEXT: store ptr [[TMP137]], ptr [[TMP145]], align 8
6933 // CHECK9-NEXT: [[TMP146:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 4
6934 // CHECK9-NEXT: store ptr @.offload_sizes.19, ptr [[TMP146]], align 8
6935 // CHECK9-NEXT: [[TMP147:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 5
6936 // CHECK9-NEXT: store ptr @.offload_maptypes.20, ptr [[TMP147]], align 8
6937 // CHECK9-NEXT: [[TMP148:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 6
6938 // CHECK9-NEXT: store ptr null, ptr [[TMP148]], align 8
6939 // CHECK9-NEXT: [[TMP149:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 7
6940 // CHECK9-NEXT: store ptr null, ptr [[TMP149]], align 8
6941 // CHECK9-NEXT: [[TMP150:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 8
6942 // CHECK9-NEXT: store i64 [[TMP141]], ptr [[TMP150]], align 8
6943 // CHECK9-NEXT: [[TMP151:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 9
6944 // CHECK9-NEXT: store i64 0, ptr [[TMP151]], align 8
6945 // CHECK9-NEXT: [[TMP152:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 10
6946 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP152]], align 4
6947 // CHECK9-NEXT: [[TMP153:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 11
6948 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP153]], align 4
6949 // CHECK9-NEXT: [[TMP154:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 12
6950 // CHECK9-NEXT: store i32 0, ptr [[TMP154]], align 4
6951 // CHECK9-NEXT: [[TMP155:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67.region_id, ptr [[KERNEL_ARGS42]])
6952 // CHECK9-NEXT: [[TMP156:%.*]] = icmp ne i32 [[TMP155]], 0
6953 // CHECK9-NEXT: br i1 [[TMP156]], label [[OMP_OFFLOAD_FAILED43:%.*]], label [[OMP_OFFLOAD_CONT44:%.*]]
6954 // CHECK9: omp_offload.failed43:
6955 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67(i64 [[TMP120]], ptr [[TMP121]], ptr [[TMP122]], ptr [[TMP123]]) #[[ATTR2]]
6956 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT44]]
6957 // CHECK9: omp_offload.cont44:
6958 // CHECK9-NEXT: [[TMP157:%.*]] = load i32, ptr [[CH]], align 4
6959 // CHECK9-NEXT: store i32 [[TMP157]], ptr [[CH_CASTED45]], align 4
6960 // CHECK9-NEXT: [[TMP158:%.*]] = load i64, ptr [[CH_CASTED45]], align 8
6961 // CHECK9-NEXT: [[TMP159:%.*]] = load i32, ptr [[N]], align 4
6962 // CHECK9-NEXT: store i32 [[TMP159]], ptr [[N_CASTED46]], align 4
6963 // CHECK9-NEXT: [[TMP160:%.*]] = load i64, ptr [[N_CASTED46]], align 8
6964 // CHECK9-NEXT: [[TMP161:%.*]] = load ptr, ptr [[A]], align 8
6965 // CHECK9-NEXT: [[TMP162:%.*]] = load ptr, ptr [[B]], align 8
6966 // CHECK9-NEXT: [[TMP163:%.*]] = load ptr, ptr [[C]], align 8
6967 // CHECK9-NEXT: [[TMP164:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 0
6968 // CHECK9-NEXT: store i64 [[TMP158]], ptr [[TMP164]], align 8
6969 // CHECK9-NEXT: [[TMP165:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 0
6970 // CHECK9-NEXT: store i64 [[TMP158]], ptr [[TMP165]], align 8
6971 // CHECK9-NEXT: [[TMP166:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i64 0, i64 0
6972 // CHECK9-NEXT: store ptr null, ptr [[TMP166]], align 8
6973 // CHECK9-NEXT: [[TMP167:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 1
6974 // CHECK9-NEXT: store i64 [[TMP160]], ptr [[TMP167]], align 8
6975 // CHECK9-NEXT: [[TMP168:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 1
6976 // CHECK9-NEXT: store i64 [[TMP160]], ptr [[TMP168]], align 8
6977 // CHECK9-NEXT: [[TMP169:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i64 0, i64 1
6978 // CHECK9-NEXT: store ptr null, ptr [[TMP169]], align 8
6979 // CHECK9-NEXT: [[TMP170:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 2
6980 // CHECK9-NEXT: store ptr [[TMP161]], ptr [[TMP170]], align 8
6981 // CHECK9-NEXT: [[TMP171:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 2
6982 // CHECK9-NEXT: store ptr [[TMP161]], ptr [[TMP171]], align 8
6983 // CHECK9-NEXT: [[TMP172:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i64 0, i64 2
6984 // CHECK9-NEXT: store ptr null, ptr [[TMP172]], align 8
6985 // CHECK9-NEXT: [[TMP173:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 3
6986 // CHECK9-NEXT: store ptr [[TMP162]], ptr [[TMP173]], align 8
6987 // CHECK9-NEXT: [[TMP174:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 3
6988 // CHECK9-NEXT: store ptr [[TMP162]], ptr [[TMP174]], align 8
6989 // CHECK9-NEXT: [[TMP175:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i64 0, i64 3
6990 // CHECK9-NEXT: store ptr null, ptr [[TMP175]], align 8
6991 // CHECK9-NEXT: [[TMP176:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 4
6992 // CHECK9-NEXT: store ptr [[TMP163]], ptr [[TMP176]], align 8
6993 // CHECK9-NEXT: [[TMP177:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 4
6994 // CHECK9-NEXT: store ptr [[TMP163]], ptr [[TMP177]], align 8
6995 // CHECK9-NEXT: [[TMP178:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i64 0, i64 4
6996 // CHECK9-NEXT: store ptr null, ptr [[TMP178]], align 8
6997 // CHECK9-NEXT: [[TMP179:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 0
6998 // CHECK9-NEXT: [[TMP180:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 0
6999 // CHECK9-NEXT: [[TMP181:%.*]] = load i32, ptr [[N]], align 4
7000 // CHECK9-NEXT: store i32 [[TMP181]], ptr [[DOTCAPTURE_EXPR_51]], align 4
7001 // CHECK9-NEXT: [[TMP182:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_51]], align 4
7002 // CHECK9-NEXT: [[SUB53:%.*]] = sub nsw i32 [[TMP182]], 0
7003 // CHECK9-NEXT: [[DIV54:%.*]] = sdiv i32 [[SUB53]], 1
7004 // CHECK9-NEXT: [[SUB55:%.*]] = sub nsw i32 [[DIV54]], 1
7005 // CHECK9-NEXT: store i32 [[SUB55]], ptr [[DOTCAPTURE_EXPR_52]], align 4
7006 // CHECK9-NEXT: [[TMP183:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_52]], align 4
7007 // CHECK9-NEXT: [[ADD56:%.*]] = add nsw i32 [[TMP183]], 1
7008 // CHECK9-NEXT: [[TMP184:%.*]] = zext i32 [[ADD56]] to i64
7009 // CHECK9-NEXT: [[TMP185:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 0
7010 // CHECK9-NEXT: store i32 3, ptr [[TMP185]], align 4
7011 // CHECK9-NEXT: [[TMP186:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 1
7012 // CHECK9-NEXT: store i32 5, ptr [[TMP186]], align 4
7013 // CHECK9-NEXT: [[TMP187:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 2
7014 // CHECK9-NEXT: store ptr [[TMP179]], ptr [[TMP187]], align 8
7015 // CHECK9-NEXT: [[TMP188:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 3
7016 // CHECK9-NEXT: store ptr [[TMP180]], ptr [[TMP188]], align 8
7017 // CHECK9-NEXT: [[TMP189:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 4
7018 // CHECK9-NEXT: store ptr @.offload_sizes.21, ptr [[TMP189]], align 8
7019 // CHECK9-NEXT: [[TMP190:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 5
7020 // CHECK9-NEXT: store ptr @.offload_maptypes.22, ptr [[TMP190]], align 8
7021 // CHECK9-NEXT: [[TMP191:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 6
7022 // CHECK9-NEXT: store ptr null, ptr [[TMP191]], align 8
7023 // CHECK9-NEXT: [[TMP192:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 7
7024 // CHECK9-NEXT: store ptr null, ptr [[TMP192]], align 8
7025 // CHECK9-NEXT: [[TMP193:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 8
7026 // CHECK9-NEXT: store i64 [[TMP184]], ptr [[TMP193]], align 8
7027 // CHECK9-NEXT: [[TMP194:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 9
7028 // CHECK9-NEXT: store i64 0, ptr [[TMP194]], align 8
7029 // CHECK9-NEXT: [[TMP195:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 10
7030 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP195]], align 4
7031 // CHECK9-NEXT: [[TMP196:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 11
7032 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP196]], align 4
7033 // CHECK9-NEXT: [[TMP197:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 12
7034 // CHECK9-NEXT: store i32 0, ptr [[TMP197]], align 4
7035 // CHECK9-NEXT: [[TMP198:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75.region_id, ptr [[KERNEL_ARGS57]])
7036 // CHECK9-NEXT: [[TMP199:%.*]] = icmp ne i32 [[TMP198]], 0
7037 // CHECK9-NEXT: br i1 [[TMP199]], label [[OMP_OFFLOAD_FAILED58:%.*]], label [[OMP_OFFLOAD_CONT59:%.*]]
7038 // CHECK9: omp_offload.failed58:
7039 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75(i64 [[TMP158]], i64 [[TMP160]], ptr [[TMP161]], ptr [[TMP162]], ptr [[TMP163]]) #[[ATTR2]]
7040 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT59]]
7041 // CHECK9: omp_offload.cont59:
7042 // CHECK9-NEXT: [[TMP200:%.*]] = load i32, ptr [[N]], align 4
7043 // CHECK9-NEXT: store i32 [[TMP200]], ptr [[N_CASTED60]], align 4
7044 // CHECK9-NEXT: [[TMP201:%.*]] = load i64, ptr [[N_CASTED60]], align 8
7045 // CHECK9-NEXT: [[TMP202:%.*]] = load ptr, ptr [[A]], align 8
7046 // CHECK9-NEXT: [[TMP203:%.*]] = load ptr, ptr [[B]], align 8
7047 // CHECK9-NEXT: [[TMP204:%.*]] = load ptr, ptr [[C]], align 8
7048 // CHECK9-NEXT: [[TMP205:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 0
7049 // CHECK9-NEXT: store i64 [[TMP201]], ptr [[TMP205]], align 8
7050 // CHECK9-NEXT: [[TMP206:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 0
7051 // CHECK9-NEXT: store i64 [[TMP201]], ptr [[TMP206]], align 8
7052 // CHECK9-NEXT: [[TMP207:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i64 0, i64 0
7053 // CHECK9-NEXT: store ptr null, ptr [[TMP207]], align 8
7054 // CHECK9-NEXT: [[TMP208:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 1
7055 // CHECK9-NEXT: store ptr [[TMP202]], ptr [[TMP208]], align 8
7056 // CHECK9-NEXT: [[TMP209:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 1
7057 // CHECK9-NEXT: store ptr [[TMP202]], ptr [[TMP209]], align 8
7058 // CHECK9-NEXT: [[TMP210:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i64 0, i64 1
7059 // CHECK9-NEXT: store ptr null, ptr [[TMP210]], align 8
7060 // CHECK9-NEXT: [[TMP211:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 2
7061 // CHECK9-NEXT: store ptr [[TMP203]], ptr [[TMP211]], align 8
7062 // CHECK9-NEXT: [[TMP212:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 2
7063 // CHECK9-NEXT: store ptr [[TMP203]], ptr [[TMP212]], align 8
7064 // CHECK9-NEXT: [[TMP213:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i64 0, i64 2
7065 // CHECK9-NEXT: store ptr null, ptr [[TMP213]], align 8
7066 // CHECK9-NEXT: [[TMP214:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 3
7067 // CHECK9-NEXT: store ptr [[TMP204]], ptr [[TMP214]], align 8
7068 // CHECK9-NEXT: [[TMP215:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 3
7069 // CHECK9-NEXT: store ptr [[TMP204]], ptr [[TMP215]], align 8
7070 // CHECK9-NEXT: [[TMP216:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i64 0, i64 3
7071 // CHECK9-NEXT: store ptr null, ptr [[TMP216]], align 8
7072 // CHECK9-NEXT: [[TMP217:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 0
7073 // CHECK9-NEXT: [[TMP218:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 0
7074 // CHECK9-NEXT: [[TMP219:%.*]] = load i32, ptr [[N]], align 4
7075 // CHECK9-NEXT: store i32 [[TMP219]], ptr [[DOTCAPTURE_EXPR_65]], align 4
7076 // CHECK9-NEXT: [[TMP220:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_65]], align 4
7077 // CHECK9-NEXT: [[SUB67:%.*]] = sub nsw i32 [[TMP220]], 0
7078 // CHECK9-NEXT: [[DIV68:%.*]] = sdiv i32 [[SUB67]], 1
7079 // CHECK9-NEXT: [[SUB69:%.*]] = sub nsw i32 [[DIV68]], 1
7080 // CHECK9-NEXT: store i32 [[SUB69]], ptr [[DOTCAPTURE_EXPR_66]], align 4
7081 // CHECK9-NEXT: [[TMP221:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_66]], align 4
7082 // CHECK9-NEXT: [[ADD70:%.*]] = add nsw i32 [[TMP221]], 1
7083 // CHECK9-NEXT: [[TMP222:%.*]] = zext i32 [[ADD70]] to i64
7084 // CHECK9-NEXT: [[TMP223:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 0
7085 // CHECK9-NEXT: store i32 3, ptr [[TMP223]], align 4
7086 // CHECK9-NEXT: [[TMP224:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 1
7087 // CHECK9-NEXT: store i32 4, ptr [[TMP224]], align 4
7088 // CHECK9-NEXT: [[TMP225:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 2
7089 // CHECK9-NEXT: store ptr [[TMP217]], ptr [[TMP225]], align 8
7090 // CHECK9-NEXT: [[TMP226:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 3
7091 // CHECK9-NEXT: store ptr [[TMP218]], ptr [[TMP226]], align 8
7092 // CHECK9-NEXT: [[TMP227:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 4
7093 // CHECK9-NEXT: store ptr @.offload_sizes.23, ptr [[TMP227]], align 8
7094 // CHECK9-NEXT: [[TMP228:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 5
7095 // CHECK9-NEXT: store ptr @.offload_maptypes.24, ptr [[TMP228]], align 8
7096 // CHECK9-NEXT: [[TMP229:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 6
7097 // CHECK9-NEXT: store ptr null, ptr [[TMP229]], align 8
7098 // CHECK9-NEXT: [[TMP230:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 7
7099 // CHECK9-NEXT: store ptr null, ptr [[TMP230]], align 8
7100 // CHECK9-NEXT: [[TMP231:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 8
7101 // CHECK9-NEXT: store i64 [[TMP222]], ptr [[TMP231]], align 8
7102 // CHECK9-NEXT: [[TMP232:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 9
7103 // CHECK9-NEXT: store i64 0, ptr [[TMP232]], align 8
7104 // CHECK9-NEXT: [[TMP233:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 10
7105 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP233]], align 4
7106 // CHECK9-NEXT: [[TMP234:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 11
7107 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP234]], align 4
7108 // CHECK9-NEXT: [[TMP235:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 12
7109 // CHECK9-NEXT: store i32 0, ptr [[TMP235]], align 4
7110 // CHECK9-NEXT: [[TMP236:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83.region_id, ptr [[KERNEL_ARGS71]])
7111 // CHECK9-NEXT: [[TMP237:%.*]] = icmp ne i32 [[TMP236]], 0
7112 // CHECK9-NEXT: br i1 [[TMP237]], label [[OMP_OFFLOAD_FAILED72:%.*]], label [[OMP_OFFLOAD_CONT73:%.*]]
7113 // CHECK9: omp_offload.failed72:
7114 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83(i64 [[TMP201]], ptr [[TMP202]], ptr [[TMP203]], ptr [[TMP204]]) #[[ATTR2]]
7115 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT73]]
7116 // CHECK9: omp_offload.cont73:
7117 // CHECK9-NEXT: [[TMP238:%.*]] = load i32, ptr [[CH]], align 4
7118 // CHECK9-NEXT: store i32 [[TMP238]], ptr [[CH_CASTED74]], align 4
7119 // CHECK9-NEXT: [[TMP239:%.*]] = load i64, ptr [[CH_CASTED74]], align 8
7120 // CHECK9-NEXT: [[TMP240:%.*]] = load i32, ptr [[N]], align 4
7121 // CHECK9-NEXT: store i32 [[TMP240]], ptr [[N_CASTED75]], align 4
7122 // CHECK9-NEXT: [[TMP241:%.*]] = load i64, ptr [[N_CASTED75]], align 8
7123 // CHECK9-NEXT: [[TMP242:%.*]] = load ptr, ptr [[A]], align 8
7124 // CHECK9-NEXT: [[TMP243:%.*]] = load ptr, ptr [[B]], align 8
7125 // CHECK9-NEXT: [[TMP244:%.*]] = load ptr, ptr [[C]], align 8
7126 // CHECK9-NEXT: [[TMP245:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 0
7127 // CHECK9-NEXT: store i64 [[TMP239]], ptr [[TMP245]], align 8
7128 // CHECK9-NEXT: [[TMP246:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 0
7129 // CHECK9-NEXT: store i64 [[TMP239]], ptr [[TMP246]], align 8
7130 // CHECK9-NEXT: [[TMP247:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i64 0, i64 0
7131 // CHECK9-NEXT: store ptr null, ptr [[TMP247]], align 8
7132 // CHECK9-NEXT: [[TMP248:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 1
7133 // CHECK9-NEXT: store i64 [[TMP241]], ptr [[TMP248]], align 8
7134 // CHECK9-NEXT: [[TMP249:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 1
7135 // CHECK9-NEXT: store i64 [[TMP241]], ptr [[TMP249]], align 8
7136 // CHECK9-NEXT: [[TMP250:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i64 0, i64 1
7137 // CHECK9-NEXT: store ptr null, ptr [[TMP250]], align 8
7138 // CHECK9-NEXT: [[TMP251:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 2
7139 // CHECK9-NEXT: store ptr [[TMP242]], ptr [[TMP251]], align 8
7140 // CHECK9-NEXT: [[TMP252:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 2
7141 // CHECK9-NEXT: store ptr [[TMP242]], ptr [[TMP252]], align 8
7142 // CHECK9-NEXT: [[TMP253:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i64 0, i64 2
7143 // CHECK9-NEXT: store ptr null, ptr [[TMP253]], align 8
7144 // CHECK9-NEXT: [[TMP254:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 3
7145 // CHECK9-NEXT: store ptr [[TMP243]], ptr [[TMP254]], align 8
7146 // CHECK9-NEXT: [[TMP255:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 3
7147 // CHECK9-NEXT: store ptr [[TMP243]], ptr [[TMP255]], align 8
7148 // CHECK9-NEXT: [[TMP256:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i64 0, i64 3
7149 // CHECK9-NEXT: store ptr null, ptr [[TMP256]], align 8
7150 // CHECK9-NEXT: [[TMP257:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 4
7151 // CHECK9-NEXT: store ptr [[TMP244]], ptr [[TMP257]], align 8
7152 // CHECK9-NEXT: [[TMP258:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 4
7153 // CHECK9-NEXT: store ptr [[TMP244]], ptr [[TMP258]], align 8
7154 // CHECK9-NEXT: [[TMP259:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i64 0, i64 4
7155 // CHECK9-NEXT: store ptr null, ptr [[TMP259]], align 8
7156 // CHECK9-NEXT: [[TMP260:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 0
7157 // CHECK9-NEXT: [[TMP261:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 0
7158 // CHECK9-NEXT: [[TMP262:%.*]] = load i32, ptr [[N]], align 4
7159 // CHECK9-NEXT: store i32 [[TMP262]], ptr [[DOTCAPTURE_EXPR_80]], align 4
7160 // CHECK9-NEXT: [[TMP263:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_80]], align 4
7161 // CHECK9-NEXT: [[SUB82:%.*]] = sub nsw i32 [[TMP263]], 0
7162 // CHECK9-NEXT: [[DIV83:%.*]] = sdiv i32 [[SUB82]], 1
7163 // CHECK9-NEXT: [[SUB84:%.*]] = sub nsw i32 [[DIV83]], 1
7164 // CHECK9-NEXT: store i32 [[SUB84]], ptr [[DOTCAPTURE_EXPR_81]], align 4
7165 // CHECK9-NEXT: [[TMP264:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_81]], align 4
7166 // CHECK9-NEXT: [[ADD85:%.*]] = add nsw i32 [[TMP264]], 1
7167 // CHECK9-NEXT: [[TMP265:%.*]] = zext i32 [[ADD85]] to i64
7168 // CHECK9-NEXT: [[TMP266:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 0
7169 // CHECK9-NEXT: store i32 3, ptr [[TMP266]], align 4
7170 // CHECK9-NEXT: [[TMP267:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 1
7171 // CHECK9-NEXT: store i32 5, ptr [[TMP267]], align 4
7172 // CHECK9-NEXT: [[TMP268:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 2
7173 // CHECK9-NEXT: store ptr [[TMP260]], ptr [[TMP268]], align 8
7174 // CHECK9-NEXT: [[TMP269:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 3
7175 // CHECK9-NEXT: store ptr [[TMP261]], ptr [[TMP269]], align 8
7176 // CHECK9-NEXT: [[TMP270:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 4
7177 // CHECK9-NEXT: store ptr @.offload_sizes.25, ptr [[TMP270]], align 8
7178 // CHECK9-NEXT: [[TMP271:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 5
7179 // CHECK9-NEXT: store ptr @.offload_maptypes.26, ptr [[TMP271]], align 8
7180 // CHECK9-NEXT: [[TMP272:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 6
7181 // CHECK9-NEXT: store ptr null, ptr [[TMP272]], align 8
7182 // CHECK9-NEXT: [[TMP273:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 7
7183 // CHECK9-NEXT: store ptr null, ptr [[TMP273]], align 8
7184 // CHECK9-NEXT: [[TMP274:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 8
7185 // CHECK9-NEXT: store i64 [[TMP265]], ptr [[TMP274]], align 8
7186 // CHECK9-NEXT: [[TMP275:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 9
7187 // CHECK9-NEXT: store i64 0, ptr [[TMP275]], align 8
7188 // CHECK9-NEXT: [[TMP276:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 10
7189 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP276]], align 4
7190 // CHECK9-NEXT: [[TMP277:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 11
7191 // CHECK9-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP277]], align 4
7192 // CHECK9-NEXT: [[TMP278:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 12
7193 // CHECK9-NEXT: store i32 0, ptr [[TMP278]], align 4
7194 // CHECK9-NEXT: [[TMP279:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91.region_id, ptr [[KERNEL_ARGS86]])
7195 // CHECK9-NEXT: [[TMP280:%.*]] = icmp ne i32 [[TMP279]], 0
7196 // CHECK9-NEXT: br i1 [[TMP280]], label [[OMP_OFFLOAD_FAILED87:%.*]], label [[OMP_OFFLOAD_CONT88:%.*]]
7197 // CHECK9: omp_offload.failed87:
7198 // CHECK9-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91(i64 [[TMP239]], i64 [[TMP241]], ptr [[TMP242]], ptr [[TMP243]], ptr [[TMP244]]) #[[ATTR2]]
7199 // CHECK9-NEXT: br label [[OMP_OFFLOAD_CONT88]]
7200 // CHECK9: omp_offload.cont88:
7201 // CHECK9-NEXT: ret i32 0
7204 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42
7205 // CHECK9-SAME: (i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
7206 // CHECK9-NEXT: entry:
7207 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
7208 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
7209 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
7210 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
7211 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
7212 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
7213 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
7214 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
7215 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
7216 // CHECK9-NEXT: ret void
7219 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.omp_outlined
7220 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
7221 // CHECK9-NEXT: entry:
7222 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
7223 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
7224 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
7225 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
7226 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
7227 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
7228 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
7229 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
7230 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
7231 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
7232 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
7233 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
7234 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
7235 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
7236 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
7237 // CHECK9-NEXT: [[I3:%.*]] = alloca i32, align 4
7238 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
7239 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
7240 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
7241 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
7242 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
7243 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
7244 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
7245 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
7246 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
7247 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
7248 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
7249 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
7250 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7251 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
7252 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
7253 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
7254 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
7255 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
7256 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7257 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
7258 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
7259 // CHECK9: omp.precond.then:
7260 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
7261 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7262 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
7263 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
7264 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
7265 // CHECK9-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7266 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
7267 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
7268 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7269 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7270 // CHECK9-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
7271 // CHECK9-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
7272 // CHECK9: cond.true:
7273 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7274 // CHECK9-NEXT: br label [[COND_END:%.*]]
7275 // CHECK9: cond.false:
7276 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7277 // CHECK9-NEXT: br label [[COND_END]]
7278 // CHECK9: cond.end:
7279 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
7280 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
7281 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
7282 // CHECK9-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
7283 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
7284 // CHECK9: omp.inner.for.cond:
7285 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7286 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7287 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
7288 // CHECK9-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
7289 // CHECK9: omp.inner.for.body:
7290 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
7291 // CHECK9-NEXT: [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
7292 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7293 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
7294 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.omp_outlined.omp_outlined, i64 [[TMP18]], i64 [[TMP20]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
7295 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
7296 // CHECK9: omp.inner.for.inc:
7297 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7298 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
7299 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
7300 // CHECK9-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
7301 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
7302 // CHECK9: omp.inner.for.end:
7303 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
7304 // CHECK9: omp.loop.exit:
7305 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7306 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[TMP23]], align 4
7307 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP24]])
7308 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
7309 // CHECK9: omp.precond.end:
7310 // CHECK9-NEXT: ret void
7313 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.omp_outlined.omp_outlined
7314 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
7315 // CHECK9-NEXT: entry:
7316 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
7317 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
7318 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
7319 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
7320 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
7321 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
7322 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
7323 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
7324 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
7325 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
7326 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
7327 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
7328 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
7329 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
7330 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
7331 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
7332 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
7333 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
7334 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
7335 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
7336 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
7337 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
7338 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
7339 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
7340 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
7341 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
7342 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
7343 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
7344 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
7345 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
7346 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
7347 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
7348 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7349 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
7350 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
7351 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
7352 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
7353 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
7354 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7355 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
7356 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
7357 // CHECK9: omp.precond.then:
7358 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
7359 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7360 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
7361 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
7362 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
7363 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
7364 // CHECK9-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
7365 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
7366 // CHECK9-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
7367 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
7368 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
7369 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7370 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
7371 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
7372 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
7373 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7374 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
7375 // CHECK9-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
7376 // CHECK9: cond.true:
7377 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7378 // CHECK9-NEXT: br label [[COND_END:%.*]]
7379 // CHECK9: cond.false:
7380 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
7381 // CHECK9-NEXT: br label [[COND_END]]
7382 // CHECK9: cond.end:
7383 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
7384 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
7385 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
7386 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
7387 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
7388 // CHECK9: omp.inner.for.cond:
7389 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7390 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
7391 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
7392 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
7393 // CHECK9: omp.inner.for.body:
7394 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7395 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
7396 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
7397 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
7398 // CHECK9-NEXT: [[TMP20:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7399 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[TMP20]], align 4
7400 // CHECK9-NEXT: [[TMP22:%.*]] = call i32 @__kmpc_cancel(ptr @[[GLOB3]], i32 [[TMP21]], i32 2)
7401 // CHECK9-NEXT: [[TMP23:%.*]] = icmp ne i32 [[TMP22]], 0
7402 // CHECK9-NEXT: br i1 [[TMP23]], label [[DOTCANCEL_EXIT:%.*]], label [[DOTCANCEL_CONTINUE:%.*]]
7403 // CHECK9: .cancel.exit:
7404 // CHECK9-NEXT: br label [[CANCEL_EXIT:%.*]]
7405 // CHECK9: .cancel.continue:
7406 // CHECK9-NEXT: [[TMP24:%.*]] = load ptr, ptr [[TMP2]], align 8
7407 // CHECK9-NEXT: [[TMP25:%.*]] = load i32, ptr [[I4]], align 4
7408 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP25]] to i64
7409 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP24]], i64 [[IDXPROM]]
7410 // CHECK9-NEXT: [[TMP26:%.*]] = load i32, ptr [[ARRAYIDX]], align 4
7411 // CHECK9-NEXT: [[TMP27:%.*]] = load ptr, ptr [[TMP3]], align 8
7412 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[I4]], align 4
7413 // CHECK9-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP28]] to i64
7414 // CHECK9-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, ptr [[TMP27]], i64 [[IDXPROM7]]
7415 // CHECK9-NEXT: [[TMP29:%.*]] = load i32, ptr [[ARRAYIDX8]], align 4
7416 // CHECK9-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP26]], [[TMP29]]
7417 // CHECK9-NEXT: [[TMP30:%.*]] = load ptr, ptr [[TMP1]], align 8
7418 // CHECK9-NEXT: [[TMP31:%.*]] = load i32, ptr [[I4]], align 4
7419 // CHECK9-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP31]] to i64
7420 // CHECK9-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds i32, ptr [[TMP30]], i64 [[IDXPROM10]]
7421 // CHECK9-NEXT: store i32 [[ADD9]], ptr [[ARRAYIDX11]], align 4
7422 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
7423 // CHECK9: omp.body.continue:
7424 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
7425 // CHECK9: omp.inner.for.inc:
7426 // CHECK9-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7427 // CHECK9-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP32]], 1
7428 // CHECK9-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4
7429 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
7430 // CHECK9: omp.inner.for.end:
7431 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
7432 // CHECK9: omp.loop.exit:
7433 // CHECK9-NEXT: [[TMP33:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7434 // CHECK9-NEXT: [[TMP34:%.*]] = load i32, ptr [[TMP33]], align 4
7435 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP34]])
7436 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
7437 // CHECK9: cancel.exit:
7438 // CHECK9-NEXT: [[TMP35:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7439 // CHECK9-NEXT: [[TMP36:%.*]] = load i32, ptr [[TMP35]], align 4
7440 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP36]])
7441 // CHECK9-NEXT: br label [[CANCEL_CONT:%.*]]
7442 // CHECK9: omp.precond.end:
7443 // CHECK9-NEXT: br label [[CANCEL_CONT]]
7444 // CHECK9: cancel.cont:
7445 // CHECK9-NEXT: ret void
7448 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51
7449 // CHECK9-SAME: (i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
7450 // CHECK9-NEXT: entry:
7451 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
7452 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
7453 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
7454 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
7455 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
7456 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
7457 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
7458 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
7459 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
7460 // CHECK9-NEXT: ret void
7463 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51.omp_outlined
7464 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
7465 // CHECK9-NEXT: entry:
7466 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
7467 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
7468 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
7469 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
7470 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
7471 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
7472 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
7473 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
7474 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
7475 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
7476 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
7477 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
7478 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
7479 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
7480 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
7481 // CHECK9-NEXT: [[I3:%.*]] = alloca i32, align 4
7482 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
7483 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
7484 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
7485 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
7486 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
7487 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
7488 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
7489 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
7490 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
7491 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
7492 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
7493 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
7494 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7495 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
7496 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
7497 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
7498 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
7499 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
7500 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7501 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
7502 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
7503 // CHECK9: omp.precond.then:
7504 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
7505 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7506 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
7507 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
7508 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
7509 // CHECK9-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7510 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
7511 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
7512 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7513 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7514 // CHECK9-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
7515 // CHECK9-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
7516 // CHECK9: cond.true:
7517 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7518 // CHECK9-NEXT: br label [[COND_END:%.*]]
7519 // CHECK9: cond.false:
7520 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7521 // CHECK9-NEXT: br label [[COND_END]]
7522 // CHECK9: cond.end:
7523 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
7524 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
7525 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
7526 // CHECK9-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
7527 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
7528 // CHECK9: omp.inner.for.cond:
7529 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7530 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7531 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
7532 // CHECK9-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
7533 // CHECK9: omp.inner.for.body:
7534 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
7535 // CHECK9-NEXT: [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
7536 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7537 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
7538 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51.omp_outlined.omp_outlined, i64 [[TMP18]], i64 [[TMP20]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
7539 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
7540 // CHECK9: omp.inner.for.inc:
7541 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7542 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
7543 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
7544 // CHECK9-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
7545 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
7546 // CHECK9: omp.inner.for.end:
7547 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
7548 // CHECK9: omp.loop.exit:
7549 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7550 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[TMP23]], align 4
7551 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP24]])
7552 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
7553 // CHECK9: omp.precond.end:
7554 // CHECK9-NEXT: ret void
7557 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51.omp_outlined.omp_outlined
7558 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
7559 // CHECK9-NEXT: entry:
7560 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
7561 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
7562 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
7563 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
7564 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
7565 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
7566 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
7567 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
7568 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
7569 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
7570 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
7571 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
7572 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
7573 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
7574 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
7575 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
7576 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
7577 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
7578 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
7579 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
7580 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
7581 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
7582 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
7583 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
7584 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
7585 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
7586 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
7587 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
7588 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
7589 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
7590 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
7591 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
7592 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7593 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
7594 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
7595 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
7596 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
7597 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
7598 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7599 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
7600 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
7601 // CHECK9: omp.precond.then:
7602 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
7603 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7604 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
7605 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
7606 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
7607 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
7608 // CHECK9-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
7609 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
7610 // CHECK9-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
7611 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
7612 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
7613 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7614 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
7615 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
7616 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
7617 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7618 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
7619 // CHECK9-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
7620 // CHECK9: cond.true:
7621 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7622 // CHECK9-NEXT: br label [[COND_END:%.*]]
7623 // CHECK9: cond.false:
7624 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
7625 // CHECK9-NEXT: br label [[COND_END]]
7626 // CHECK9: cond.end:
7627 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
7628 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
7629 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
7630 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
7631 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
7632 // CHECK9: omp.inner.for.cond:
7633 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7634 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
7635 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
7636 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
7637 // CHECK9: omp.inner.for.body:
7638 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7639 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
7640 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
7641 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
7642 // CHECK9-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 8
7643 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[I4]], align 4
7644 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
7645 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP20]], i64 [[IDXPROM]]
7646 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[ARRAYIDX]], align 4
7647 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 8
7648 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
7649 // CHECK9-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
7650 // CHECK9-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, ptr [[TMP23]], i64 [[IDXPROM7]]
7651 // CHECK9-NEXT: [[TMP25:%.*]] = load i32, ptr [[ARRAYIDX8]], align 4
7652 // CHECK9-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
7653 // CHECK9-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 8
7654 // CHECK9-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
7655 // CHECK9-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
7656 // CHECK9-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds i32, ptr [[TMP26]], i64 [[IDXPROM10]]
7657 // CHECK9-NEXT: store i32 [[ADD9]], ptr [[ARRAYIDX11]], align 4
7658 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
7659 // CHECK9: omp.body.continue:
7660 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
7661 // CHECK9: omp.inner.for.inc:
7662 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7663 // CHECK9-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
7664 // CHECK9-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4
7665 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
7666 // CHECK9: omp.inner.for.end:
7667 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
7668 // CHECK9: omp.loop.exit:
7669 // CHECK9-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7670 // CHECK9-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
7671 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
7672 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
7673 // CHECK9: omp.precond.end:
7674 // CHECK9-NEXT: ret void
7677 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59
7678 // CHECK9-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
7679 // CHECK9-NEXT: entry:
7680 // CHECK9-NEXT: [[CH_ADDR:%.*]] = alloca i64, align 8
7681 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
7682 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
7683 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
7684 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
7685 // CHECK9-NEXT: store i64 [[CH]], ptr [[CH_ADDR]], align 8
7686 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
7687 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
7688 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
7689 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
7690 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
7691 // CHECK9-NEXT: ret void
7694 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59.omp_outlined
7695 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
7696 // CHECK9-NEXT: entry:
7697 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
7698 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
7699 // CHECK9-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 8
7700 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
7701 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
7702 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
7703 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
7704 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
7705 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
7706 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
7707 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
7708 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
7709 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
7710 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
7711 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
7712 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
7713 // CHECK9-NEXT: [[I3:%.*]] = alloca i32, align 4
7714 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
7715 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
7716 // CHECK9-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 8
7717 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
7718 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
7719 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
7720 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
7721 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 8
7722 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 8
7723 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 8
7724 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 8
7725 // CHECK9-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 8
7726 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP1]], align 4
7727 // CHECK9-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
7728 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7729 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
7730 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
7731 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
7732 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
7733 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
7734 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7735 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
7736 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
7737 // CHECK9: omp.precond.then:
7738 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
7739 // CHECK9-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7740 // CHECK9-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_COMB_UB]], align 4
7741 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
7742 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
7743 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP0]], align 4
7744 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7745 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
7746 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 91, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
7747 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7748 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7749 // CHECK9-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
7750 // CHECK9-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
7751 // CHECK9: cond.true:
7752 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7753 // CHECK9-NEXT: br label [[COND_END:%.*]]
7754 // CHECK9: cond.false:
7755 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7756 // CHECK9-NEXT: br label [[COND_END]]
7757 // CHECK9: cond.end:
7758 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
7759 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
7760 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
7761 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
7762 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
7763 // CHECK9: omp.inner.for.cond:
7764 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7765 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7766 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
7767 // CHECK9-NEXT: [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
7768 // CHECK9-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
7769 // CHECK9: omp.inner.for.body:
7770 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
7771 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
7772 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7773 // CHECK9-NEXT: [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
7774 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59.omp_outlined.omp_outlined, i64 [[TMP20]], i64 [[TMP22]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]])
7775 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
7776 // CHECK9: omp.inner.for.inc:
7777 // CHECK9-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7778 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
7779 // CHECK9-NEXT: [[ADD6:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
7780 // CHECK9-NEXT: store i32 [[ADD6]], ptr [[DOTOMP_IV]], align 4
7781 // CHECK9-NEXT: [[TMP25:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
7782 // CHECK9-NEXT: [[TMP26:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
7783 // CHECK9-NEXT: [[ADD7:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
7784 // CHECK9-NEXT: store i32 [[ADD7]], ptr [[DOTOMP_COMB_LB]], align 4
7785 // CHECK9-NEXT: [[TMP27:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7786 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
7787 // CHECK9-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP27]], [[TMP28]]
7788 // CHECK9-NEXT: store i32 [[ADD8]], ptr [[DOTOMP_COMB_UB]], align 4
7789 // CHECK9-NEXT: [[TMP29:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7790 // CHECK9-NEXT: [[TMP30:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7791 // CHECK9-NEXT: [[CMP9:%.*]] = icmp sgt i32 [[TMP29]], [[TMP30]]
7792 // CHECK9-NEXT: br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
7793 // CHECK9: cond.true10:
7794 // CHECK9-NEXT: [[TMP31:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7795 // CHECK9-NEXT: br label [[COND_END12:%.*]]
7796 // CHECK9: cond.false11:
7797 // CHECK9-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
7798 // CHECK9-NEXT: br label [[COND_END12]]
7799 // CHECK9: cond.end12:
7800 // CHECK9-NEXT: [[COND13:%.*]] = phi i32 [ [[TMP31]], [[COND_TRUE10]] ], [ [[TMP32]], [[COND_FALSE11]] ]
7801 // CHECK9-NEXT: store i32 [[COND13]], ptr [[DOTOMP_COMB_UB]], align 4
7802 // CHECK9-NEXT: [[TMP33:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
7803 // CHECK9-NEXT: store i32 [[TMP33]], ptr [[DOTOMP_IV]], align 4
7804 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
7805 // CHECK9: omp.inner.for.end:
7806 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
7807 // CHECK9: omp.loop.exit:
7808 // CHECK9-NEXT: [[TMP34:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7809 // CHECK9-NEXT: [[TMP35:%.*]] = load i32, ptr [[TMP34]], align 4
7810 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP35]])
7811 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
7812 // CHECK9: omp.precond.end:
7813 // CHECK9-NEXT: ret void
7816 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59.omp_outlined.omp_outlined
7817 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
7818 // CHECK9-NEXT: entry:
7819 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
7820 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
7821 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
7822 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
7823 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
7824 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
7825 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
7826 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
7827 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
7828 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
7829 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
7830 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
7831 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
7832 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
7833 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
7834 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
7835 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
7836 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
7837 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
7838 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
7839 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
7840 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
7841 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
7842 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
7843 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
7844 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
7845 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
7846 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
7847 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
7848 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
7849 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
7850 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
7851 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7852 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
7853 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
7854 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
7855 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
7856 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
7857 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7858 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
7859 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
7860 // CHECK9: omp.precond.then:
7861 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
7862 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7863 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
7864 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
7865 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
7866 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
7867 // CHECK9-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
7868 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
7869 // CHECK9-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
7870 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
7871 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
7872 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7873 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
7874 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
7875 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
7876 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7877 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
7878 // CHECK9-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
7879 // CHECK9: cond.true:
7880 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7881 // CHECK9-NEXT: br label [[COND_END:%.*]]
7882 // CHECK9: cond.false:
7883 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
7884 // CHECK9-NEXT: br label [[COND_END]]
7885 // CHECK9: cond.end:
7886 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
7887 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
7888 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
7889 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
7890 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
7891 // CHECK9: omp.inner.for.cond:
7892 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7893 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
7894 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
7895 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
7896 // CHECK9: omp.inner.for.body:
7897 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7898 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
7899 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
7900 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
7901 // CHECK9-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 8
7902 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[I4]], align 4
7903 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
7904 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP20]], i64 [[IDXPROM]]
7905 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[ARRAYIDX]], align 4
7906 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 8
7907 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
7908 // CHECK9-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
7909 // CHECK9-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, ptr [[TMP23]], i64 [[IDXPROM7]]
7910 // CHECK9-NEXT: [[TMP25:%.*]] = load i32, ptr [[ARRAYIDX8]], align 4
7911 // CHECK9-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
7912 // CHECK9-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 8
7913 // CHECK9-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
7914 // CHECK9-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
7915 // CHECK9-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds i32, ptr [[TMP26]], i64 [[IDXPROM10]]
7916 // CHECK9-NEXT: store i32 [[ADD9]], ptr [[ARRAYIDX11]], align 4
7917 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
7918 // CHECK9: omp.body.continue:
7919 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
7920 // CHECK9: omp.inner.for.inc:
7921 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
7922 // CHECK9-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
7923 // CHECK9-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4
7924 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
7925 // CHECK9: omp.inner.for.end:
7926 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
7927 // CHECK9: omp.loop.exit:
7928 // CHECK9-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7929 // CHECK9-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
7930 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
7931 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
7932 // CHECK9: omp.precond.end:
7933 // CHECK9-NEXT: ret void
7936 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67
7937 // CHECK9-SAME: (i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
7938 // CHECK9-NEXT: entry:
7939 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
7940 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
7941 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
7942 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
7943 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
7944 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
7945 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
7946 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
7947 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
7948 // CHECK9-NEXT: ret void
7951 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67.omp_outlined
7952 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
7953 // CHECK9-NEXT: entry:
7954 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
7955 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
7956 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
7957 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
7958 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
7959 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
7960 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
7961 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
7962 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
7963 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
7964 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
7965 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
7966 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
7967 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
7968 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
7969 // CHECK9-NEXT: [[I3:%.*]] = alloca i32, align 4
7970 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
7971 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
7972 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
7973 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
7974 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
7975 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
7976 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
7977 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
7978 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
7979 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
7980 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
7981 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
7982 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7983 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
7984 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
7985 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
7986 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
7987 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
7988 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
7989 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
7990 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
7991 // CHECK9: omp.precond.then:
7992 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
7993 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
7994 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
7995 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
7996 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
7997 // CHECK9-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
7998 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
7999 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
8000 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8001 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8002 // CHECK9-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
8003 // CHECK9-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
8004 // CHECK9: cond.true:
8005 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8006 // CHECK9-NEXT: br label [[COND_END:%.*]]
8007 // CHECK9: cond.false:
8008 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8009 // CHECK9-NEXT: br label [[COND_END]]
8010 // CHECK9: cond.end:
8011 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
8012 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
8013 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
8014 // CHECK9-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
8015 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
8016 // CHECK9: omp.inner.for.cond:
8017 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8018 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8019 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
8020 // CHECK9-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
8021 // CHECK9: omp.inner.for.body:
8022 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
8023 // CHECK9-NEXT: [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
8024 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8025 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
8026 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67.omp_outlined.omp_outlined, i64 [[TMP18]], i64 [[TMP20]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
8027 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
8028 // CHECK9: omp.inner.for.inc:
8029 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8030 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
8031 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
8032 // CHECK9-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
8033 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
8034 // CHECK9: omp.inner.for.end:
8035 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
8036 // CHECK9: omp.loop.exit:
8037 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8038 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[TMP23]], align 4
8039 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP24]])
8040 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
8041 // CHECK9: omp.precond.end:
8042 // CHECK9-NEXT: ret void
8045 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67.omp_outlined.omp_outlined
8046 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
8047 // CHECK9-NEXT: entry:
8048 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
8049 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
8050 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
8051 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
8052 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
8053 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
8054 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
8055 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
8056 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
8057 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
8058 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
8059 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
8060 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
8061 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
8062 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
8063 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
8064 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
8065 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
8066 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
8067 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
8068 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
8069 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
8070 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
8071 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
8072 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
8073 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
8074 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
8075 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
8076 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
8077 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
8078 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
8079 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
8080 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
8081 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
8082 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
8083 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
8084 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
8085 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
8086 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
8087 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
8088 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
8089 // CHECK9: omp.precond.then:
8090 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
8091 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8092 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
8093 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
8094 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
8095 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
8096 // CHECK9-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
8097 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
8098 // CHECK9-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
8099 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
8100 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
8101 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8102 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
8103 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
8104 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
8105 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8106 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
8107 // CHECK9-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
8108 // CHECK9: cond.true:
8109 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8110 // CHECK9-NEXT: br label [[COND_END:%.*]]
8111 // CHECK9: cond.false:
8112 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
8113 // CHECK9-NEXT: br label [[COND_END]]
8114 // CHECK9: cond.end:
8115 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
8116 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
8117 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
8118 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
8119 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
8120 // CHECK9: omp.inner.for.cond:
8121 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8122 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
8123 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
8124 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
8125 // CHECK9: omp.inner.for.body:
8126 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8127 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
8128 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
8129 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
8130 // CHECK9-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 8
8131 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[I4]], align 4
8132 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP21]] to i64
8133 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP20]], i64 [[IDXPROM]]
8134 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[ARRAYIDX]], align 4
8135 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 8
8136 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
8137 // CHECK9-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP24]] to i64
8138 // CHECK9-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, ptr [[TMP23]], i64 [[IDXPROM7]]
8139 // CHECK9-NEXT: [[TMP25:%.*]] = load i32, ptr [[ARRAYIDX8]], align 4
8140 // CHECK9-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
8141 // CHECK9-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 8
8142 // CHECK9-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
8143 // CHECK9-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP27]] to i64
8144 // CHECK9-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds i32, ptr [[TMP26]], i64 [[IDXPROM10]]
8145 // CHECK9-NEXT: store i32 [[ADD9]], ptr [[ARRAYIDX11]], align 4
8146 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
8147 // CHECK9: omp.body.continue:
8148 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
8149 // CHECK9: omp.inner.for.inc:
8150 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8151 // CHECK9-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP28]], 1
8152 // CHECK9-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4
8153 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
8154 // CHECK9: omp.inner.for.end:
8155 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
8156 // CHECK9: omp.loop.exit:
8157 // CHECK9-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8158 // CHECK9-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
8159 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
8160 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
8161 // CHECK9: omp.precond.end:
8162 // CHECK9-NEXT: ret void
8165 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75
8166 // CHECK9-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
8167 // CHECK9-NEXT: entry:
8168 // CHECK9-NEXT: [[CH_ADDR:%.*]] = alloca i64, align 8
8169 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
8170 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
8171 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
8172 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
8173 // CHECK9-NEXT: store i64 [[CH]], ptr [[CH_ADDR]], align 8
8174 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
8175 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
8176 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
8177 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
8178 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
8179 // CHECK9-NEXT: ret void
8182 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75.omp_outlined
8183 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
8184 // CHECK9-NEXT: entry:
8185 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
8186 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
8187 // CHECK9-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 8
8188 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
8189 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
8190 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
8191 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
8192 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
8193 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
8194 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
8195 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
8196 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
8197 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
8198 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
8199 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
8200 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
8201 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
8202 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
8203 // CHECK9-NEXT: [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
8204 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
8205 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
8206 // CHECK9-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 8
8207 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
8208 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
8209 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
8210 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
8211 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 8
8212 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 8
8213 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 8
8214 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 8
8215 // CHECK9-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 8
8216 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP0]], align 4
8217 // CHECK9-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
8218 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP1]], align 4
8219 // CHECK9-NEXT: store i32 [[TMP6]], ptr [[DOTCAPTURE_EXPR_1]], align 4
8220 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8221 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
8222 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
8223 // CHECK9-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
8224 // CHECK9-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
8225 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
8226 // CHECK9-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8227 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
8228 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
8229 // CHECK9: omp.precond.then:
8230 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
8231 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
8232 // CHECK9-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_COMB_UB]], align 4
8233 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
8234 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
8235 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8236 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
8237 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
8238 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8239 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
8240 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
8241 // CHECK9-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
8242 // CHECK9: cond.true:
8243 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
8244 // CHECK9-NEXT: br label [[COND_END:%.*]]
8245 // CHECK9: cond.false:
8246 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8247 // CHECK9-NEXT: br label [[COND_END]]
8248 // CHECK9: cond.end:
8249 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
8250 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
8251 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
8252 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
8253 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
8254 // CHECK9: omp.inner.for.cond:
8255 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8256 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8257 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
8258 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
8259 // CHECK9: omp.inner.for.body:
8260 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
8261 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
8262 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8263 // CHECK9-NEXT: [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
8264 // CHECK9-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
8265 // CHECK9-NEXT: store i32 [[TMP23]], ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
8266 // CHECK9-NEXT: [[TMP24:%.*]] = load i64, ptr [[DOTCAPTURE_EXPR__CASTED]], align 8
8267 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75.omp_outlined.omp_outlined, i64 [[TMP20]], i64 [[TMP22]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]], i64 [[TMP24]])
8268 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
8269 // CHECK9: omp.inner.for.inc:
8270 // CHECK9-NEXT: [[TMP25:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8271 // CHECK9-NEXT: [[TMP26:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
8272 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
8273 // CHECK9-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
8274 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
8275 // CHECK9: omp.inner.for.end:
8276 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
8277 // CHECK9: omp.loop.exit:
8278 // CHECK9-NEXT: [[TMP27:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8279 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[TMP27]], align 4
8280 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP28]])
8281 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
8282 // CHECK9: omp.precond.end:
8283 // CHECK9-NEXT: ret void
8286 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75.omp_outlined.omp_outlined
8287 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
8288 // CHECK9-NEXT: entry:
8289 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
8290 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
8291 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
8292 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
8293 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
8294 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
8295 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
8296 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
8297 // CHECK9-NEXT: [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
8298 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
8299 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
8300 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
8301 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
8302 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
8303 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
8304 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
8305 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
8306 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
8307 // CHECK9-NEXT: [[I5:%.*]] = alloca i32, align 4
8308 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
8309 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
8310 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
8311 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
8312 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
8313 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
8314 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
8315 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
8316 // CHECK9-NEXT: store i64 [[DOTCAPTURE_EXPR_]], ptr [[DOTCAPTURE_EXPR__ADDR]], align 8
8317 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
8318 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
8319 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
8320 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
8321 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
8322 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_1]], align 4
8323 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8324 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
8325 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
8326 // CHECK9-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
8327 // CHECK9-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
8328 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
8329 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8330 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
8331 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
8332 // CHECK9: omp.precond.then:
8333 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
8334 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
8335 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
8336 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
8337 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
8338 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
8339 // CHECK9-NEXT: [[CONV4:%.*]] = trunc i64 [[TMP9]] to i32
8340 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
8341 // CHECK9-NEXT: store i32 [[CONV4]], ptr [[DOTOMP_UB]], align 4
8342 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
8343 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
8344 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
8345 // CHECK9-NEXT: [[TMP11:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8346 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[TMP11]], align 4
8347 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP12]], i32 33, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
8348 // CHECK9-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
8349 // CHECK9: omp.dispatch.cond:
8350 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
8351 // CHECK9-NEXT: [[TMP14:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
8352 // CHECK9-NEXT: [[CONV6:%.*]] = trunc i64 [[TMP14]] to i32
8353 // CHECK9-NEXT: [[CMP7:%.*]] = icmp sgt i32 [[TMP13]], [[CONV6]]
8354 // CHECK9-NEXT: br i1 [[CMP7]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
8355 // CHECK9: cond.true:
8356 // CHECK9-NEXT: [[TMP15:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
8357 // CHECK9-NEXT: [[CONV8:%.*]] = trunc i64 [[TMP15]] to i32
8358 // CHECK9-NEXT: br label [[COND_END:%.*]]
8359 // CHECK9: cond.false:
8360 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
8361 // CHECK9-NEXT: br label [[COND_END]]
8362 // CHECK9: cond.end:
8363 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[CONV8]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
8364 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
8365 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
8366 // CHECK9-NEXT: store i32 [[TMP17]], ptr [[DOTOMP_IV]], align 4
8367 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8368 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
8369 // CHECK9-NEXT: [[CMP9:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
8370 // CHECK9-NEXT: br i1 [[CMP9]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
8371 // CHECK9: omp.dispatch.body:
8372 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
8373 // CHECK9: omp.inner.for.cond:
8374 // CHECK9-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8375 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
8376 // CHECK9-NEXT: [[CMP10:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
8377 // CHECK9-NEXT: br i1 [[CMP10]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
8378 // CHECK9: omp.inner.for.body:
8379 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8380 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
8381 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
8382 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I5]], align 4
8383 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP2]], align 8
8384 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[I5]], align 4
8385 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP24]] to i64
8386 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP23]], i64 [[IDXPROM]]
8387 // CHECK9-NEXT: [[TMP25:%.*]] = load i32, ptr [[ARRAYIDX]], align 4
8388 // CHECK9-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP3]], align 8
8389 // CHECK9-NEXT: [[TMP27:%.*]] = load i32, ptr [[I5]], align 4
8390 // CHECK9-NEXT: [[IDXPROM11:%.*]] = sext i32 [[TMP27]] to i64
8391 // CHECK9-NEXT: [[ARRAYIDX12:%.*]] = getelementptr inbounds i32, ptr [[TMP26]], i64 [[IDXPROM11]]
8392 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[ARRAYIDX12]], align 4
8393 // CHECK9-NEXT: [[ADD13:%.*]] = add nsw i32 [[TMP25]], [[TMP28]]
8394 // CHECK9-NEXT: [[TMP29:%.*]] = load ptr, ptr [[TMP1]], align 8
8395 // CHECK9-NEXT: [[TMP30:%.*]] = load i32, ptr [[I5]], align 4
8396 // CHECK9-NEXT: [[IDXPROM14:%.*]] = sext i32 [[TMP30]] to i64
8397 // CHECK9-NEXT: [[ARRAYIDX15:%.*]] = getelementptr inbounds i32, ptr [[TMP29]], i64 [[IDXPROM14]]
8398 // CHECK9-NEXT: store i32 [[ADD13]], ptr [[ARRAYIDX15]], align 4
8399 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
8400 // CHECK9: omp.body.continue:
8401 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
8402 // CHECK9: omp.inner.for.inc:
8403 // CHECK9-NEXT: [[TMP31:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8404 // CHECK9-NEXT: [[ADD16:%.*]] = add nsw i32 [[TMP31]], 1
8405 // CHECK9-NEXT: store i32 [[ADD16]], ptr [[DOTOMP_IV]], align 4
8406 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
8407 // CHECK9: omp.inner.for.end:
8408 // CHECK9-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
8409 // CHECK9: omp.dispatch.inc:
8410 // CHECK9-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
8411 // CHECK9-NEXT: [[TMP33:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
8412 // CHECK9-NEXT: [[ADD17:%.*]] = add nsw i32 [[TMP32]], [[TMP33]]
8413 // CHECK9-NEXT: store i32 [[ADD17]], ptr [[DOTOMP_LB]], align 4
8414 // CHECK9-NEXT: [[TMP34:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
8415 // CHECK9-NEXT: [[TMP35:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
8416 // CHECK9-NEXT: [[ADD18:%.*]] = add nsw i32 [[TMP34]], [[TMP35]]
8417 // CHECK9-NEXT: store i32 [[ADD18]], ptr [[DOTOMP_UB]], align 4
8418 // CHECK9-NEXT: br label [[OMP_DISPATCH_COND]]
8419 // CHECK9: omp.dispatch.end:
8420 // CHECK9-NEXT: [[TMP36:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8421 // CHECK9-NEXT: [[TMP37:%.*]] = load i32, ptr [[TMP36]], align 4
8422 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP37]])
8423 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
8424 // CHECK9: omp.precond.end:
8425 // CHECK9-NEXT: ret void
8428 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83
8429 // CHECK9-SAME: (i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
8430 // CHECK9-NEXT: entry:
8431 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
8432 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
8433 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
8434 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
8435 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
8436 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
8437 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
8438 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
8439 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
8440 // CHECK9-NEXT: ret void
8443 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83.omp_outlined
8444 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
8445 // CHECK9-NEXT: entry:
8446 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
8447 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
8448 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
8449 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
8450 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
8451 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
8452 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
8453 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
8454 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
8455 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
8456 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
8457 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
8458 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
8459 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
8460 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
8461 // CHECK9-NEXT: [[I3:%.*]] = alloca i32, align 4
8462 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
8463 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
8464 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
8465 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
8466 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
8467 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
8468 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
8469 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
8470 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
8471 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
8472 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
8473 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
8474 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
8475 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
8476 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
8477 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
8478 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
8479 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
8480 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
8481 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
8482 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
8483 // CHECK9: omp.precond.then:
8484 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
8485 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8486 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
8487 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
8488 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
8489 // CHECK9-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8490 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
8491 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
8492 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8493 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8494 // CHECK9-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
8495 // CHECK9-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
8496 // CHECK9: cond.true:
8497 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8498 // CHECK9-NEXT: br label [[COND_END:%.*]]
8499 // CHECK9: cond.false:
8500 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8501 // CHECK9-NEXT: br label [[COND_END]]
8502 // CHECK9: cond.end:
8503 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
8504 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
8505 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
8506 // CHECK9-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
8507 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
8508 // CHECK9: omp.inner.for.cond:
8509 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8510 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8511 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
8512 // CHECK9-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
8513 // CHECK9: omp.inner.for.body:
8514 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
8515 // CHECK9-NEXT: [[TMP18:%.*]] = zext i32 [[TMP17]] to i64
8516 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8517 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
8518 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83.omp_outlined.omp_outlined, i64 [[TMP18]], i64 [[TMP20]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
8519 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
8520 // CHECK9: omp.inner.for.inc:
8521 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8522 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
8523 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
8524 // CHECK9-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
8525 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
8526 // CHECK9: omp.inner.for.end:
8527 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
8528 // CHECK9: omp.loop.exit:
8529 // CHECK9-NEXT: [[TMP23:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8530 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[TMP23]], align 4
8531 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP24]])
8532 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
8533 // CHECK9: omp.precond.end:
8534 // CHECK9-NEXT: ret void
8537 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83.omp_outlined.omp_outlined
8538 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
8539 // CHECK9-NEXT: entry:
8540 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
8541 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
8542 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
8543 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
8544 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
8545 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
8546 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
8547 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
8548 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
8549 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
8550 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
8551 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
8552 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
8553 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
8554 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
8555 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
8556 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
8557 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
8558 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
8559 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
8560 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
8561 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
8562 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
8563 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
8564 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
8565 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
8566 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
8567 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
8568 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
8569 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
8570 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
8571 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
8572 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
8573 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
8574 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
8575 // CHECK9-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
8576 // CHECK9-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
8577 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
8578 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
8579 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
8580 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
8581 // CHECK9: omp.precond.then:
8582 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
8583 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8584 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
8585 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
8586 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
8587 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
8588 // CHECK9-NEXT: [[CONV3:%.*]] = trunc i64 [[TMP9]] to i32
8589 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
8590 // CHECK9-NEXT: store i32 [[CONV3]], ptr [[DOTOMP_UB]], align 4
8591 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
8592 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
8593 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
8594 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
8595 // CHECK9-NEXT: [[TMP12:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8596 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[TMP12]], align 4
8597 // CHECK9-NEXT: call void @__kmpc_dispatch_init_4(ptr @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
8598 // CHECK9-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
8599 // CHECK9: omp.dispatch.cond:
8600 // CHECK9-NEXT: [[TMP14:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8601 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[TMP14]], align 4
8602 // CHECK9-NEXT: [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(ptr @[[GLOB3]], i32 [[TMP15]], ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]])
8603 // CHECK9-NEXT: [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
8604 // CHECK9-NEXT: br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
8605 // CHECK9: omp.dispatch.body:
8606 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
8607 // CHECK9-NEXT: store i32 [[TMP17]], ptr [[DOTOMP_IV]], align 4
8608 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
8609 // CHECK9: omp.inner.for.cond:
8610 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP25:![0-9]+]]
8611 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP25]]
8612 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
8613 // CHECK9-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
8614 // CHECK9: omp.inner.for.body:
8615 // CHECK9-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP25]]
8616 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
8617 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
8618 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP25]]
8619 // CHECK9-NEXT: [[TMP21:%.*]] = load ptr, ptr [[TMP2]], align 8, !llvm.access.group [[ACC_GRP25]]
8620 // CHECK9-NEXT: [[TMP22:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP25]]
8621 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP22]] to i64
8622 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP21]], i64 [[IDXPROM]]
8623 // CHECK9-NEXT: [[TMP23:%.*]] = load i32, ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP25]]
8624 // CHECK9-NEXT: [[TMP24:%.*]] = load ptr, ptr [[TMP3]], align 8, !llvm.access.group [[ACC_GRP25]]
8625 // CHECK9-NEXT: [[TMP25:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP25]]
8626 // CHECK9-NEXT: [[IDXPROM6:%.*]] = sext i32 [[TMP25]] to i64
8627 // CHECK9-NEXT: [[ARRAYIDX7:%.*]] = getelementptr inbounds i32, ptr [[TMP24]], i64 [[IDXPROM6]]
8628 // CHECK9-NEXT: [[TMP26:%.*]] = load i32, ptr [[ARRAYIDX7]], align 4, !llvm.access.group [[ACC_GRP25]]
8629 // CHECK9-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP23]], [[TMP26]]
8630 // CHECK9-NEXT: [[TMP27:%.*]] = load ptr, ptr [[TMP1]], align 8, !llvm.access.group [[ACC_GRP25]]
8631 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP25]]
8632 // CHECK9-NEXT: [[IDXPROM9:%.*]] = sext i32 [[TMP28]] to i64
8633 // CHECK9-NEXT: [[ARRAYIDX10:%.*]] = getelementptr inbounds i32, ptr [[TMP27]], i64 [[IDXPROM9]]
8634 // CHECK9-NEXT: store i32 [[ADD8]], ptr [[ARRAYIDX10]], align 4, !llvm.access.group [[ACC_GRP25]]
8635 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
8636 // CHECK9: omp.body.continue:
8637 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
8638 // CHECK9: omp.inner.for.inc:
8639 // CHECK9-NEXT: [[TMP29:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP25]]
8640 // CHECK9-NEXT: [[ADD11:%.*]] = add nsw i32 [[TMP29]], 1
8641 // CHECK9-NEXT: store i32 [[ADD11]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP25]]
8642 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP26:![0-9]+]]
8643 // CHECK9: omp.inner.for.end:
8644 // CHECK9-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
8645 // CHECK9: omp.dispatch.inc:
8646 // CHECK9-NEXT: br label [[OMP_DISPATCH_COND]]
8647 // CHECK9: omp.dispatch.end:
8648 // CHECK9-NEXT: [[TMP30:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8649 // CHECK9-NEXT: [[TMP31:%.*]] = load i32, ptr [[TMP30]], align 4
8650 // CHECK9-NEXT: call void @__kmpc_dispatch_deinit(ptr @[[GLOB3]], i32 [[TMP31]])
8651 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
8652 // CHECK9: omp.precond.end:
8653 // CHECK9-NEXT: ret void
8656 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91
8657 // CHECK9-SAME: (i64 noundef [[CH:%.*]], i64 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
8658 // CHECK9-NEXT: entry:
8659 // CHECK9-NEXT: [[CH_ADDR:%.*]] = alloca i64, align 8
8660 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca i64, align 8
8661 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
8662 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
8663 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
8664 // CHECK9-NEXT: store i64 [[CH]], ptr [[CH_ADDR]], align 8
8665 // CHECK9-NEXT: store i64 [[N]], ptr [[N_ADDR]], align 8
8666 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
8667 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
8668 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
8669 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
8670 // CHECK9-NEXT: ret void
8673 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91.omp_outlined
8674 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]]) #[[ATTR1]] {
8675 // CHECK9-NEXT: entry:
8676 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
8677 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
8678 // CHECK9-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 8
8679 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
8680 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
8681 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
8682 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
8683 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
8684 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
8685 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
8686 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
8687 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
8688 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
8689 // CHECK9-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
8690 // CHECK9-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
8691 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
8692 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
8693 // CHECK9-NEXT: [[I4:%.*]] = alloca i32, align 4
8694 // CHECK9-NEXT: [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i64, align 8
8695 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
8696 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
8697 // CHECK9-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 8
8698 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
8699 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
8700 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
8701 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
8702 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 8
8703 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 8
8704 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 8
8705 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 8
8706 // CHECK9-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 8
8707 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP0]], align 4
8708 // CHECK9-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
8709 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP1]], align 4
8710 // CHECK9-NEXT: store i32 [[TMP6]], ptr [[DOTCAPTURE_EXPR_1]], align 4
8711 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8712 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
8713 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
8714 // CHECK9-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
8715 // CHECK9-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
8716 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
8717 // CHECK9-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8718 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
8719 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
8720 // CHECK9: omp.precond.then:
8721 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
8722 // CHECK9-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
8723 // CHECK9-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_COMB_UB]], align 4
8724 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
8725 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
8726 // CHECK9-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8727 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
8728 // CHECK9-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
8729 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8730 // CHECK9-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
8731 // CHECK9-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
8732 // CHECK9-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
8733 // CHECK9: cond.true:
8734 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
8735 // CHECK9-NEXT: br label [[COND_END:%.*]]
8736 // CHECK9: cond.false:
8737 // CHECK9-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8738 // CHECK9-NEXT: br label [[COND_END]]
8739 // CHECK9: cond.end:
8740 // CHECK9-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
8741 // CHECK9-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
8742 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
8743 // CHECK9-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
8744 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
8745 // CHECK9: omp.inner.for.cond:
8746 // CHECK9-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8747 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8748 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
8749 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
8750 // CHECK9: omp.inner.for.body:
8751 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
8752 // CHECK9-NEXT: [[TMP20:%.*]] = zext i32 [[TMP19]] to i64
8753 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
8754 // CHECK9-NEXT: [[TMP22:%.*]] = zext i32 [[TMP21]] to i64
8755 // CHECK9-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
8756 // CHECK9-NEXT: store i32 [[TMP23]], ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
8757 // CHECK9-NEXT: [[TMP24:%.*]] = load i64, ptr [[DOTCAPTURE_EXPR__CASTED]], align 8
8758 // CHECK9-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91.omp_outlined.omp_outlined, i64 [[TMP20]], i64 [[TMP22]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]], i64 [[TMP24]])
8759 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
8760 // CHECK9: omp.inner.for.inc:
8761 // CHECK9-NEXT: [[TMP25:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
8762 // CHECK9-NEXT: [[TMP26:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
8763 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
8764 // CHECK9-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
8765 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]]
8766 // CHECK9: omp.inner.for.end:
8767 // CHECK9-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
8768 // CHECK9: omp.loop.exit:
8769 // CHECK9-NEXT: [[TMP27:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8770 // CHECK9-NEXT: [[TMP28:%.*]] = load i32, ptr [[TMP27]], align 4
8771 // CHECK9-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP28]])
8772 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
8773 // CHECK9: omp.precond.end:
8774 // CHECK9-NEXT: ret void
8777 // CHECK9-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91.omp_outlined.omp_outlined
8778 // CHECK9-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i64 noundef [[DOTPREVIOUS_LB_:%.*]], i64 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[A:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[B:%.*]], ptr noundef nonnull align 8 dereferenceable(8) [[C:%.*]], i64 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
8779 // CHECK9-NEXT: entry:
8780 // CHECK9-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 8
8781 // CHECK9-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 8
8782 // CHECK9-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i64, align 8
8783 // CHECK9-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i64, align 8
8784 // CHECK9-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 8
8785 // CHECK9-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 8
8786 // CHECK9-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 8
8787 // CHECK9-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 8
8788 // CHECK9-NEXT: [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i64, align 8
8789 // CHECK9-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
8790 // CHECK9-NEXT: [[TMP:%.*]] = alloca i32, align 4
8791 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
8792 // CHECK9-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
8793 // CHECK9-NEXT: [[I:%.*]] = alloca i32, align 4
8794 // CHECK9-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
8795 // CHECK9-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
8796 // CHECK9-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
8797 // CHECK9-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
8798 // CHECK9-NEXT: [[I5:%.*]] = alloca i32, align 4
8799 // CHECK9-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 8
8800 // CHECK9-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 8
8801 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 8
8802 // CHECK9-NEXT: store i64 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 8
8803 // CHECK9-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 8
8804 // CHECK9-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 8
8805 // CHECK9-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 8
8806 // CHECK9-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 8
8807 // CHECK9-NEXT: store i64 [[DOTCAPTURE_EXPR_]], ptr [[DOTCAPTURE_EXPR__ADDR]], align 8
8808 // CHECK9-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 8
8809 // CHECK9-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 8
8810 // CHECK9-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 8
8811 // CHECK9-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 8
8812 // CHECK9-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
8813 // CHECK9-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_1]], align 4
8814 // CHECK9-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8815 // CHECK9-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
8816 // CHECK9-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
8817 // CHECK9-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
8818 // CHECK9-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
8819 // CHECK9-NEXT: store i32 0, ptr [[I]], align 4
8820 // CHECK9-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
8821 // CHECK9-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
8822 // CHECK9-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
8823 // CHECK9: omp.precond.then:
8824 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
8825 // CHECK9-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
8826 // CHECK9-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
8827 // CHECK9-NEXT: [[TMP8:%.*]] = load i64, ptr [[DOTPREVIOUS_LB__ADDR]], align 8
8828 // CHECK9-NEXT: [[CONV:%.*]] = trunc i64 [[TMP8]] to i32
8829 // CHECK9-NEXT: [[TMP9:%.*]] = load i64, ptr [[DOTPREVIOUS_UB__ADDR]], align 8
8830 // CHECK9-NEXT: [[CONV4:%.*]] = trunc i64 [[TMP9]] to i32
8831 // CHECK9-NEXT: store i32 [[CONV]], ptr [[DOTOMP_LB]], align 4
8832 // CHECK9-NEXT: store i32 [[CONV4]], ptr [[DOTOMP_UB]], align 4
8833 // CHECK9-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
8834 // CHECK9-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
8835 // CHECK9-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
8836 // CHECK9-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
8837 // CHECK9-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
8838 // CHECK9-NEXT: [[TMP13:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8839 // CHECK9-NEXT: [[TMP14:%.*]] = load i32, ptr [[TMP13]], align 4
8840 // CHECK9-NEXT: call void @__kmpc_dispatch_init_4(ptr @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
8841 // CHECK9-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
8842 // CHECK9: omp.dispatch.cond:
8843 // CHECK9-NEXT: [[TMP15:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8844 // CHECK9-NEXT: [[TMP16:%.*]] = load i32, ptr [[TMP15]], align 4
8845 // CHECK9-NEXT: [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(ptr @[[GLOB3]], i32 [[TMP16]], ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]])
8846 // CHECK9-NEXT: [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
8847 // CHECK9-NEXT: br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
8848 // CHECK9: omp.dispatch.body:
8849 // CHECK9-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
8850 // CHECK9-NEXT: store i32 [[TMP18]], ptr [[DOTOMP_IV]], align 4
8851 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
8852 // CHECK9: omp.inner.for.cond:
8853 // CHECK9-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP28:![0-9]+]]
8854 // CHECK9-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP28]]
8855 // CHECK9-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
8856 // CHECK9-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
8857 // CHECK9: omp.inner.for.body:
8858 // CHECK9-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP28]]
8859 // CHECK9-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
8860 // CHECK9-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
8861 // CHECK9-NEXT: store i32 [[ADD]], ptr [[I5]], align 4, !llvm.access.group [[ACC_GRP28]]
8862 // CHECK9-NEXT: [[TMP22:%.*]] = load ptr, ptr [[TMP2]], align 8, !llvm.access.group [[ACC_GRP28]]
8863 // CHECK9-NEXT: [[TMP23:%.*]] = load i32, ptr [[I5]], align 4, !llvm.access.group [[ACC_GRP28]]
8864 // CHECK9-NEXT: [[IDXPROM:%.*]] = sext i32 [[TMP23]] to i64
8865 // CHECK9-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP22]], i64 [[IDXPROM]]
8866 // CHECK9-NEXT: [[TMP24:%.*]] = load i32, ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP28]]
8867 // CHECK9-NEXT: [[TMP25:%.*]] = load ptr, ptr [[TMP3]], align 8, !llvm.access.group [[ACC_GRP28]]
8868 // CHECK9-NEXT: [[TMP26:%.*]] = load i32, ptr [[I5]], align 4, !llvm.access.group [[ACC_GRP28]]
8869 // CHECK9-NEXT: [[IDXPROM7:%.*]] = sext i32 [[TMP26]] to i64
8870 // CHECK9-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, ptr [[TMP25]], i64 [[IDXPROM7]]
8871 // CHECK9-NEXT: [[TMP27:%.*]] = load i32, ptr [[ARRAYIDX8]], align 4, !llvm.access.group [[ACC_GRP28]]
8872 // CHECK9-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP24]], [[TMP27]]
8873 // CHECK9-NEXT: [[TMP28:%.*]] = load ptr, ptr [[TMP1]], align 8, !llvm.access.group [[ACC_GRP28]]
8874 // CHECK9-NEXT: [[TMP29:%.*]] = load i32, ptr [[I5]], align 4, !llvm.access.group [[ACC_GRP28]]
8875 // CHECK9-NEXT: [[IDXPROM10:%.*]] = sext i32 [[TMP29]] to i64
8876 // CHECK9-NEXT: [[ARRAYIDX11:%.*]] = getelementptr inbounds i32, ptr [[TMP28]], i64 [[IDXPROM10]]
8877 // CHECK9-NEXT: store i32 [[ADD9]], ptr [[ARRAYIDX11]], align 4, !llvm.access.group [[ACC_GRP28]]
8878 // CHECK9-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
8879 // CHECK9: omp.body.continue:
8880 // CHECK9-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
8881 // CHECK9: omp.inner.for.inc:
8882 // CHECK9-NEXT: [[TMP30:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP28]]
8883 // CHECK9-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP30]], 1
8884 // CHECK9-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP28]]
8885 // CHECK9-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP29:![0-9]+]]
8886 // CHECK9: omp.inner.for.end:
8887 // CHECK9-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
8888 // CHECK9: omp.dispatch.inc:
8889 // CHECK9-NEXT: br label [[OMP_DISPATCH_COND]]
8890 // CHECK9: omp.dispatch.end:
8891 // CHECK9-NEXT: [[TMP31:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 8
8892 // CHECK9-NEXT: [[TMP32:%.*]] = load i32, ptr [[TMP31]], align 4
8893 // CHECK9-NEXT: call void @__kmpc_dispatch_deinit(ptr @[[GLOB3]], i32 [[TMP32]])
8894 // CHECK9-NEXT: br label [[OMP_PRECOND_END]]
8895 // CHECK9: omp.precond.end:
8896 // CHECK9-NEXT: ret void
8899 // CHECK11-LABEL: define {{[^@]+}}@main
8900 // CHECK11-SAME: () #[[ATTR0:[0-9]+]] {
8901 // CHECK11-NEXT: entry:
8902 // CHECK11-NEXT: [[RETVAL:%.*]] = alloca i32, align 4
8903 // CHECK11-NEXT: [[A:%.*]] = alloca ptr, align 4
8904 // CHECK11-NEXT: [[B:%.*]] = alloca ptr, align 4
8905 // CHECK11-NEXT: [[C:%.*]] = alloca ptr, align 4
8906 // CHECK11-NEXT: [[N:%.*]] = alloca i32, align 4
8907 // CHECK11-NEXT: [[CH:%.*]] = alloca i32, align 4
8908 // CHECK11-NEXT: [[N_CASTED:%.*]] = alloca i32, align 4
8909 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x ptr], align 4
8910 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x ptr], align 4
8911 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x ptr], align 4
8912 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
8913 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
8914 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
8915 // CHECK11-NEXT: [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
8916 // CHECK11-NEXT: [[N_CASTED3:%.*]] = alloca i32, align 4
8917 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS4:%.*]] = alloca [4 x ptr], align 4
8918 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS5:%.*]] = alloca [4 x ptr], align 4
8919 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS6:%.*]] = alloca [4 x ptr], align 4
8920 // CHECK11-NEXT: [[_TMP7:%.*]] = alloca i32, align 4
8921 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_8:%.*]] = alloca i32, align 4
8922 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_9:%.*]] = alloca i32, align 4
8923 // CHECK11-NEXT: [[KERNEL_ARGS14:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
8924 // CHECK11-NEXT: [[CH_CASTED:%.*]] = alloca i32, align 4
8925 // CHECK11-NEXT: [[N_CASTED17:%.*]] = alloca i32, align 4
8926 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS18:%.*]] = alloca [5 x ptr], align 4
8927 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS19:%.*]] = alloca [5 x ptr], align 4
8928 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS20:%.*]] = alloca [5 x ptr], align 4
8929 // CHECK11-NEXT: [[_TMP21:%.*]] = alloca i32, align 4
8930 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_22:%.*]] = alloca i32, align 4
8931 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_23:%.*]] = alloca i32, align 4
8932 // CHECK11-NEXT: [[KERNEL_ARGS28:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
8933 // CHECK11-NEXT: [[N_CASTED31:%.*]] = alloca i32, align 4
8934 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS32:%.*]] = alloca [4 x ptr], align 4
8935 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS33:%.*]] = alloca [4 x ptr], align 4
8936 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS34:%.*]] = alloca [4 x ptr], align 4
8937 // CHECK11-NEXT: [[_TMP35:%.*]] = alloca i32, align 4
8938 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_36:%.*]] = alloca i32, align 4
8939 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_37:%.*]] = alloca i32, align 4
8940 // CHECK11-NEXT: [[KERNEL_ARGS42:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
8941 // CHECK11-NEXT: [[CH_CASTED45:%.*]] = alloca i32, align 4
8942 // CHECK11-NEXT: [[N_CASTED46:%.*]] = alloca i32, align 4
8943 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS47:%.*]] = alloca [5 x ptr], align 4
8944 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS48:%.*]] = alloca [5 x ptr], align 4
8945 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS49:%.*]] = alloca [5 x ptr], align 4
8946 // CHECK11-NEXT: [[_TMP50:%.*]] = alloca i32, align 4
8947 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_51:%.*]] = alloca i32, align 4
8948 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_52:%.*]] = alloca i32, align 4
8949 // CHECK11-NEXT: [[KERNEL_ARGS57:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
8950 // CHECK11-NEXT: [[N_CASTED60:%.*]] = alloca i32, align 4
8951 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS61:%.*]] = alloca [4 x ptr], align 4
8952 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS62:%.*]] = alloca [4 x ptr], align 4
8953 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS63:%.*]] = alloca [4 x ptr], align 4
8954 // CHECK11-NEXT: [[_TMP64:%.*]] = alloca i32, align 4
8955 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_65:%.*]] = alloca i32, align 4
8956 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_66:%.*]] = alloca i32, align 4
8957 // CHECK11-NEXT: [[KERNEL_ARGS71:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
8958 // CHECK11-NEXT: [[CH_CASTED74:%.*]] = alloca i32, align 4
8959 // CHECK11-NEXT: [[N_CASTED75:%.*]] = alloca i32, align 4
8960 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS76:%.*]] = alloca [5 x ptr], align 4
8961 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS77:%.*]] = alloca [5 x ptr], align 4
8962 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS78:%.*]] = alloca [5 x ptr], align 4
8963 // CHECK11-NEXT: [[_TMP79:%.*]] = alloca i32, align 4
8964 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_80:%.*]] = alloca i32, align 4
8965 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_81:%.*]] = alloca i32, align 4
8966 // CHECK11-NEXT: [[KERNEL_ARGS86:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
8967 // CHECK11-NEXT: store i32 0, ptr [[RETVAL]], align 4
8968 // CHECK11-NEXT: store i32 10000, ptr [[N]], align 4
8969 // CHECK11-NEXT: store i32 100, ptr [[CH]], align 4
8970 // CHECK11-NEXT: [[TMP0:%.*]] = load i32, ptr [[N]], align 4
8971 // CHECK11-NEXT: store i32 [[TMP0]], ptr [[N_CASTED]], align 4
8972 // CHECK11-NEXT: [[TMP1:%.*]] = load i32, ptr [[N_CASTED]], align 4
8973 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A]], align 4
8974 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B]], align 4
8975 // CHECK11-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C]], align 4
8976 // CHECK11-NEXT: [[TMP5:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
8977 // CHECK11-NEXT: store i32 [[TMP1]], ptr [[TMP5]], align 4
8978 // CHECK11-NEXT: [[TMP6:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
8979 // CHECK11-NEXT: store i32 [[TMP1]], ptr [[TMP6]], align 4
8980 // CHECK11-NEXT: [[TMP7:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
8981 // CHECK11-NEXT: store ptr null, ptr [[TMP7]], align 4
8982 // CHECK11-NEXT: [[TMP8:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
8983 // CHECK11-NEXT: store ptr [[TMP2]], ptr [[TMP8]], align 4
8984 // CHECK11-NEXT: [[TMP9:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 1
8985 // CHECK11-NEXT: store ptr [[TMP2]], ptr [[TMP9]], align 4
8986 // CHECK11-NEXT: [[TMP10:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
8987 // CHECK11-NEXT: store ptr null, ptr [[TMP10]], align 4
8988 // CHECK11-NEXT: [[TMP11:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
8989 // CHECK11-NEXT: store ptr [[TMP3]], ptr [[TMP11]], align 4
8990 // CHECK11-NEXT: [[TMP12:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 2
8991 // CHECK11-NEXT: store ptr [[TMP3]], ptr [[TMP12]], align 4
8992 // CHECK11-NEXT: [[TMP13:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
8993 // CHECK11-NEXT: store ptr null, ptr [[TMP13]], align 4
8994 // CHECK11-NEXT: [[TMP14:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
8995 // CHECK11-NEXT: store ptr [[TMP4]], ptr [[TMP14]], align 4
8996 // CHECK11-NEXT: [[TMP15:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 3
8997 // CHECK11-NEXT: store ptr [[TMP4]], ptr [[TMP15]], align 4
8998 // CHECK11-NEXT: [[TMP16:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 3
8999 // CHECK11-NEXT: store ptr null, ptr [[TMP16]], align 4
9000 // CHECK11-NEXT: [[TMP17:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
9001 // CHECK11-NEXT: [[TMP18:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
9002 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[N]], align 4
9003 // CHECK11-NEXT: store i32 [[TMP19]], ptr [[DOTCAPTURE_EXPR_]], align 4
9004 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
9005 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP20]], 0
9006 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
9007 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
9008 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
9009 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
9010 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], 1
9011 // CHECK11-NEXT: [[TMP22:%.*]] = zext i32 [[ADD]] to i64
9012 // CHECK11-NEXT: [[TMP23:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0
9013 // CHECK11-NEXT: store i32 3, ptr [[TMP23]], align 4
9014 // CHECK11-NEXT: [[TMP24:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1
9015 // CHECK11-NEXT: store i32 4, ptr [[TMP24]], align 4
9016 // CHECK11-NEXT: [[TMP25:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2
9017 // CHECK11-NEXT: store ptr [[TMP17]], ptr [[TMP25]], align 4
9018 // CHECK11-NEXT: [[TMP26:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3
9019 // CHECK11-NEXT: store ptr [[TMP18]], ptr [[TMP26]], align 4
9020 // CHECK11-NEXT: [[TMP27:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4
9021 // CHECK11-NEXT: store ptr @.offload_sizes, ptr [[TMP27]], align 4
9022 // CHECK11-NEXT: [[TMP28:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5
9023 // CHECK11-NEXT: store ptr @.offload_maptypes, ptr [[TMP28]], align 4
9024 // CHECK11-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6
9025 // CHECK11-NEXT: store ptr null, ptr [[TMP29]], align 4
9026 // CHECK11-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7
9027 // CHECK11-NEXT: store ptr null, ptr [[TMP30]], align 4
9028 // CHECK11-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8
9029 // CHECK11-NEXT: store i64 [[TMP22]], ptr [[TMP31]], align 8
9030 // CHECK11-NEXT: [[TMP32:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9
9031 // CHECK11-NEXT: store i64 0, ptr [[TMP32]], align 8
9032 // CHECK11-NEXT: [[TMP33:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10
9033 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP33]], align 4
9034 // CHECK11-NEXT: [[TMP34:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11
9035 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP34]], align 4
9036 // CHECK11-NEXT: [[TMP35:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12
9037 // CHECK11-NEXT: store i32 0, ptr [[TMP35]], align 4
9038 // CHECK11-NEXT: [[TMP36:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3:[0-9]+]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369.region_id, ptr [[KERNEL_ARGS]])
9039 // CHECK11-NEXT: [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
9040 // CHECK11-NEXT: br i1 [[TMP37]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
9041 // CHECK11: omp_offload.failed:
9042 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369(i32 [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]]) #[[ATTR2:[0-9]+]]
9043 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT]]
9044 // CHECK11: omp_offload.cont:
9045 // CHECK11-NEXT: [[TMP38:%.*]] = load i32, ptr [[N]], align 4
9046 // CHECK11-NEXT: store i32 [[TMP38]], ptr [[N_CASTED3]], align 4
9047 // CHECK11-NEXT: [[TMP39:%.*]] = load i32, ptr [[N_CASTED3]], align 4
9048 // CHECK11-NEXT: [[TMP40:%.*]] = load ptr, ptr [[A]], align 4
9049 // CHECK11-NEXT: [[TMP41:%.*]] = load ptr, ptr [[B]], align 4
9050 // CHECK11-NEXT: [[TMP42:%.*]] = load ptr, ptr [[C]], align 4
9051 // CHECK11-NEXT: [[TMP43:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
9052 // CHECK11-NEXT: store i32 [[TMP39]], ptr [[TMP43]], align 4
9053 // CHECK11-NEXT: [[TMP44:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
9054 // CHECK11-NEXT: store i32 [[TMP39]], ptr [[TMP44]], align 4
9055 // CHECK11-NEXT: [[TMP45:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 0
9056 // CHECK11-NEXT: store ptr null, ptr [[TMP45]], align 4
9057 // CHECK11-NEXT: [[TMP46:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 1
9058 // CHECK11-NEXT: store ptr [[TMP40]], ptr [[TMP46]], align 4
9059 // CHECK11-NEXT: [[TMP47:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 1
9060 // CHECK11-NEXT: store ptr [[TMP40]], ptr [[TMP47]], align 4
9061 // CHECK11-NEXT: [[TMP48:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 1
9062 // CHECK11-NEXT: store ptr null, ptr [[TMP48]], align 4
9063 // CHECK11-NEXT: [[TMP49:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 2
9064 // CHECK11-NEXT: store ptr [[TMP41]], ptr [[TMP49]], align 4
9065 // CHECK11-NEXT: [[TMP50:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 2
9066 // CHECK11-NEXT: store ptr [[TMP41]], ptr [[TMP50]], align 4
9067 // CHECK11-NEXT: [[TMP51:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 2
9068 // CHECK11-NEXT: store ptr null, ptr [[TMP51]], align 4
9069 // CHECK11-NEXT: [[TMP52:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 3
9070 // CHECK11-NEXT: store ptr [[TMP42]], ptr [[TMP52]], align 4
9071 // CHECK11-NEXT: [[TMP53:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 3
9072 // CHECK11-NEXT: store ptr [[TMP42]], ptr [[TMP53]], align 4
9073 // CHECK11-NEXT: [[TMP54:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 3
9074 // CHECK11-NEXT: store ptr null, ptr [[TMP54]], align 4
9075 // CHECK11-NEXT: [[TMP55:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
9076 // CHECK11-NEXT: [[TMP56:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
9077 // CHECK11-NEXT: [[TMP57:%.*]] = load i32, ptr [[N]], align 4
9078 // CHECK11-NEXT: store i32 [[TMP57]], ptr [[DOTCAPTURE_EXPR_8]], align 4
9079 // CHECK11-NEXT: [[TMP58:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_8]], align 4
9080 // CHECK11-NEXT: [[SUB10:%.*]] = sub nsw i32 [[TMP58]], 0
9081 // CHECK11-NEXT: [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
9082 // CHECK11-NEXT: [[SUB12:%.*]] = sub nsw i32 [[DIV11]], 1
9083 // CHECK11-NEXT: store i32 [[SUB12]], ptr [[DOTCAPTURE_EXPR_9]], align 4
9084 // CHECK11-NEXT: [[TMP59:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_9]], align 4
9085 // CHECK11-NEXT: [[ADD13:%.*]] = add nsw i32 [[TMP59]], 1
9086 // CHECK11-NEXT: [[TMP60:%.*]] = zext i32 [[ADD13]] to i64
9087 // CHECK11-NEXT: [[TMP61:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 0
9088 // CHECK11-NEXT: store i32 3, ptr [[TMP61]], align 4
9089 // CHECK11-NEXT: [[TMP62:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 1
9090 // CHECK11-NEXT: store i32 4, ptr [[TMP62]], align 4
9091 // CHECK11-NEXT: [[TMP63:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 2
9092 // CHECK11-NEXT: store ptr [[TMP55]], ptr [[TMP63]], align 4
9093 // CHECK11-NEXT: [[TMP64:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 3
9094 // CHECK11-NEXT: store ptr [[TMP56]], ptr [[TMP64]], align 4
9095 // CHECK11-NEXT: [[TMP65:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 4
9096 // CHECK11-NEXT: store ptr @.offload_sizes.1, ptr [[TMP65]], align 4
9097 // CHECK11-NEXT: [[TMP66:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 5
9098 // CHECK11-NEXT: store ptr @.offload_maptypes.2, ptr [[TMP66]], align 4
9099 // CHECK11-NEXT: [[TMP67:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 6
9100 // CHECK11-NEXT: store ptr null, ptr [[TMP67]], align 4
9101 // CHECK11-NEXT: [[TMP68:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 7
9102 // CHECK11-NEXT: store ptr null, ptr [[TMP68]], align 4
9103 // CHECK11-NEXT: [[TMP69:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 8
9104 // CHECK11-NEXT: store i64 [[TMP60]], ptr [[TMP69]], align 8
9105 // CHECK11-NEXT: [[TMP70:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 9
9106 // CHECK11-NEXT: store i64 0, ptr [[TMP70]], align 8
9107 // CHECK11-NEXT: [[TMP71:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 10
9108 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP71]], align 4
9109 // CHECK11-NEXT: [[TMP72:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 11
9110 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP72]], align 4
9111 // CHECK11-NEXT: [[TMP73:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 12
9112 // CHECK11-NEXT: store i32 0, ptr [[TMP73]], align 4
9113 // CHECK11-NEXT: [[TMP74:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408.region_id, ptr [[KERNEL_ARGS14]])
9114 // CHECK11-NEXT: [[TMP75:%.*]] = icmp ne i32 [[TMP74]], 0
9115 // CHECK11-NEXT: br i1 [[TMP75]], label [[OMP_OFFLOAD_FAILED15:%.*]], label [[OMP_OFFLOAD_CONT16:%.*]]
9116 // CHECK11: omp_offload.failed15:
9117 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408(i32 [[TMP39]], ptr [[TMP40]], ptr [[TMP41]], ptr [[TMP42]]) #[[ATTR2]]
9118 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT16]]
9119 // CHECK11: omp_offload.cont16:
9120 // CHECK11-NEXT: [[TMP76:%.*]] = load i32, ptr [[CH]], align 4
9121 // CHECK11-NEXT: store i32 [[TMP76]], ptr [[CH_CASTED]], align 4
9122 // CHECK11-NEXT: [[TMP77:%.*]] = load i32, ptr [[CH_CASTED]], align 4
9123 // CHECK11-NEXT: [[TMP78:%.*]] = load i32, ptr [[N]], align 4
9124 // CHECK11-NEXT: store i32 [[TMP78]], ptr [[N_CASTED17]], align 4
9125 // CHECK11-NEXT: [[TMP79:%.*]] = load i32, ptr [[N_CASTED17]], align 4
9126 // CHECK11-NEXT: [[TMP80:%.*]] = load ptr, ptr [[A]], align 4
9127 // CHECK11-NEXT: [[TMP81:%.*]] = load ptr, ptr [[B]], align 4
9128 // CHECK11-NEXT: [[TMP82:%.*]] = load ptr, ptr [[C]], align 4
9129 // CHECK11-NEXT: [[TMP83:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 0
9130 // CHECK11-NEXT: store i32 [[TMP77]], ptr [[TMP83]], align 4
9131 // CHECK11-NEXT: [[TMP84:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 0
9132 // CHECK11-NEXT: store i32 [[TMP77]], ptr [[TMP84]], align 4
9133 // CHECK11-NEXT: [[TMP85:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i32 0, i32 0
9134 // CHECK11-NEXT: store ptr null, ptr [[TMP85]], align 4
9135 // CHECK11-NEXT: [[TMP86:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 1
9136 // CHECK11-NEXT: store i32 [[TMP79]], ptr [[TMP86]], align 4
9137 // CHECK11-NEXT: [[TMP87:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 1
9138 // CHECK11-NEXT: store i32 [[TMP79]], ptr [[TMP87]], align 4
9139 // CHECK11-NEXT: [[TMP88:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i32 0, i32 1
9140 // CHECK11-NEXT: store ptr null, ptr [[TMP88]], align 4
9141 // CHECK11-NEXT: [[TMP89:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 2
9142 // CHECK11-NEXT: store ptr [[TMP80]], ptr [[TMP89]], align 4
9143 // CHECK11-NEXT: [[TMP90:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 2
9144 // CHECK11-NEXT: store ptr [[TMP80]], ptr [[TMP90]], align 4
9145 // CHECK11-NEXT: [[TMP91:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i32 0, i32 2
9146 // CHECK11-NEXT: store ptr null, ptr [[TMP91]], align 4
9147 // CHECK11-NEXT: [[TMP92:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 3
9148 // CHECK11-NEXT: store ptr [[TMP81]], ptr [[TMP92]], align 4
9149 // CHECK11-NEXT: [[TMP93:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 3
9150 // CHECK11-NEXT: store ptr [[TMP81]], ptr [[TMP93]], align 4
9151 // CHECK11-NEXT: [[TMP94:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i32 0, i32 3
9152 // CHECK11-NEXT: store ptr null, ptr [[TMP94]], align 4
9153 // CHECK11-NEXT: [[TMP95:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 4
9154 // CHECK11-NEXT: store ptr [[TMP82]], ptr [[TMP95]], align 4
9155 // CHECK11-NEXT: [[TMP96:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 4
9156 // CHECK11-NEXT: store ptr [[TMP82]], ptr [[TMP96]], align 4
9157 // CHECK11-NEXT: [[TMP97:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i32 0, i32 4
9158 // CHECK11-NEXT: store ptr null, ptr [[TMP97]], align 4
9159 // CHECK11-NEXT: [[TMP98:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 0
9160 // CHECK11-NEXT: [[TMP99:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 0
9161 // CHECK11-NEXT: [[TMP100:%.*]] = load i32, ptr [[N]], align 4
9162 // CHECK11-NEXT: store i32 [[TMP100]], ptr [[DOTCAPTURE_EXPR_22]], align 4
9163 // CHECK11-NEXT: [[TMP101:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_22]], align 4
9164 // CHECK11-NEXT: [[SUB24:%.*]] = sub nsw i32 [[TMP101]], 0
9165 // CHECK11-NEXT: [[DIV25:%.*]] = sdiv i32 [[SUB24]], 1
9166 // CHECK11-NEXT: [[SUB26:%.*]] = sub nsw i32 [[DIV25]], 1
9167 // CHECK11-NEXT: store i32 [[SUB26]], ptr [[DOTCAPTURE_EXPR_23]], align 4
9168 // CHECK11-NEXT: [[TMP102:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_23]], align 4
9169 // CHECK11-NEXT: [[ADD27:%.*]] = add nsw i32 [[TMP102]], 1
9170 // CHECK11-NEXT: [[TMP103:%.*]] = zext i32 [[ADD27]] to i64
9171 // CHECK11-NEXT: [[TMP104:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 0
9172 // CHECK11-NEXT: store i32 3, ptr [[TMP104]], align 4
9173 // CHECK11-NEXT: [[TMP105:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 1
9174 // CHECK11-NEXT: store i32 5, ptr [[TMP105]], align 4
9175 // CHECK11-NEXT: [[TMP106:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 2
9176 // CHECK11-NEXT: store ptr [[TMP98]], ptr [[TMP106]], align 4
9177 // CHECK11-NEXT: [[TMP107:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 3
9178 // CHECK11-NEXT: store ptr [[TMP99]], ptr [[TMP107]], align 4
9179 // CHECK11-NEXT: [[TMP108:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 4
9180 // CHECK11-NEXT: store ptr @.offload_sizes.3, ptr [[TMP108]], align 4
9181 // CHECK11-NEXT: [[TMP109:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 5
9182 // CHECK11-NEXT: store ptr @.offload_maptypes.4, ptr [[TMP109]], align 4
9183 // CHECK11-NEXT: [[TMP110:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 6
9184 // CHECK11-NEXT: store ptr null, ptr [[TMP110]], align 4
9185 // CHECK11-NEXT: [[TMP111:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 7
9186 // CHECK11-NEXT: store ptr null, ptr [[TMP111]], align 4
9187 // CHECK11-NEXT: [[TMP112:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 8
9188 // CHECK11-NEXT: store i64 [[TMP103]], ptr [[TMP112]], align 8
9189 // CHECK11-NEXT: [[TMP113:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 9
9190 // CHECK11-NEXT: store i64 0, ptr [[TMP113]], align 8
9191 // CHECK11-NEXT: [[TMP114:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 10
9192 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP114]], align 4
9193 // CHECK11-NEXT: [[TMP115:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 11
9194 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP115]], align 4
9195 // CHECK11-NEXT: [[TMP116:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 12
9196 // CHECK11-NEXT: store i32 0, ptr [[TMP116]], align 4
9197 // CHECK11-NEXT: [[TMP117:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447.region_id, ptr [[KERNEL_ARGS28]])
9198 // CHECK11-NEXT: [[TMP118:%.*]] = icmp ne i32 [[TMP117]], 0
9199 // CHECK11-NEXT: br i1 [[TMP118]], label [[OMP_OFFLOAD_FAILED29:%.*]], label [[OMP_OFFLOAD_CONT30:%.*]]
9200 // CHECK11: omp_offload.failed29:
9201 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447(i32 [[TMP77]], i32 [[TMP79]], ptr [[TMP80]], ptr [[TMP81]], ptr [[TMP82]]) #[[ATTR2]]
9202 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT30]]
9203 // CHECK11: omp_offload.cont30:
9204 // CHECK11-NEXT: [[TMP119:%.*]] = load i32, ptr [[N]], align 4
9205 // CHECK11-NEXT: store i32 [[TMP119]], ptr [[N_CASTED31]], align 4
9206 // CHECK11-NEXT: [[TMP120:%.*]] = load i32, ptr [[N_CASTED31]], align 4
9207 // CHECK11-NEXT: [[TMP121:%.*]] = load ptr, ptr [[A]], align 4
9208 // CHECK11-NEXT: [[TMP122:%.*]] = load ptr, ptr [[B]], align 4
9209 // CHECK11-NEXT: [[TMP123:%.*]] = load ptr, ptr [[C]], align 4
9210 // CHECK11-NEXT: [[TMP124:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 0
9211 // CHECK11-NEXT: store i32 [[TMP120]], ptr [[TMP124]], align 4
9212 // CHECK11-NEXT: [[TMP125:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 0
9213 // CHECK11-NEXT: store i32 [[TMP120]], ptr [[TMP125]], align 4
9214 // CHECK11-NEXT: [[TMP126:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i32 0, i32 0
9215 // CHECK11-NEXT: store ptr null, ptr [[TMP126]], align 4
9216 // CHECK11-NEXT: [[TMP127:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 1
9217 // CHECK11-NEXT: store ptr [[TMP121]], ptr [[TMP127]], align 4
9218 // CHECK11-NEXT: [[TMP128:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 1
9219 // CHECK11-NEXT: store ptr [[TMP121]], ptr [[TMP128]], align 4
9220 // CHECK11-NEXT: [[TMP129:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i32 0, i32 1
9221 // CHECK11-NEXT: store ptr null, ptr [[TMP129]], align 4
9222 // CHECK11-NEXT: [[TMP130:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 2
9223 // CHECK11-NEXT: store ptr [[TMP122]], ptr [[TMP130]], align 4
9224 // CHECK11-NEXT: [[TMP131:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 2
9225 // CHECK11-NEXT: store ptr [[TMP122]], ptr [[TMP131]], align 4
9226 // CHECK11-NEXT: [[TMP132:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i32 0, i32 2
9227 // CHECK11-NEXT: store ptr null, ptr [[TMP132]], align 4
9228 // CHECK11-NEXT: [[TMP133:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 3
9229 // CHECK11-NEXT: store ptr [[TMP123]], ptr [[TMP133]], align 4
9230 // CHECK11-NEXT: [[TMP134:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 3
9231 // CHECK11-NEXT: store ptr [[TMP123]], ptr [[TMP134]], align 4
9232 // CHECK11-NEXT: [[TMP135:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i32 0, i32 3
9233 // CHECK11-NEXT: store ptr null, ptr [[TMP135]], align 4
9234 // CHECK11-NEXT: [[TMP136:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 0
9235 // CHECK11-NEXT: [[TMP137:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 0
9236 // CHECK11-NEXT: [[TMP138:%.*]] = load i32, ptr [[N]], align 4
9237 // CHECK11-NEXT: store i32 [[TMP138]], ptr [[DOTCAPTURE_EXPR_36]], align 4
9238 // CHECK11-NEXT: [[TMP139:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_36]], align 4
9239 // CHECK11-NEXT: [[SUB38:%.*]] = sub nsw i32 [[TMP139]], 0
9240 // CHECK11-NEXT: [[DIV39:%.*]] = sdiv i32 [[SUB38]], 1
9241 // CHECK11-NEXT: [[SUB40:%.*]] = sub nsw i32 [[DIV39]], 1
9242 // CHECK11-NEXT: store i32 [[SUB40]], ptr [[DOTCAPTURE_EXPR_37]], align 4
9243 // CHECK11-NEXT: [[TMP140:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_37]], align 4
9244 // CHECK11-NEXT: [[ADD41:%.*]] = add nsw i32 [[TMP140]], 1
9245 // CHECK11-NEXT: [[TMP141:%.*]] = zext i32 [[ADD41]] to i64
9246 // CHECK11-NEXT: [[TMP142:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 0
9247 // CHECK11-NEXT: store i32 3, ptr [[TMP142]], align 4
9248 // CHECK11-NEXT: [[TMP143:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 1
9249 // CHECK11-NEXT: store i32 4, ptr [[TMP143]], align 4
9250 // CHECK11-NEXT: [[TMP144:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 2
9251 // CHECK11-NEXT: store ptr [[TMP136]], ptr [[TMP144]], align 4
9252 // CHECK11-NEXT: [[TMP145:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 3
9253 // CHECK11-NEXT: store ptr [[TMP137]], ptr [[TMP145]], align 4
9254 // CHECK11-NEXT: [[TMP146:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 4
9255 // CHECK11-NEXT: store ptr @.offload_sizes.5, ptr [[TMP146]], align 4
9256 // CHECK11-NEXT: [[TMP147:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 5
9257 // CHECK11-NEXT: store ptr @.offload_maptypes.6, ptr [[TMP147]], align 4
9258 // CHECK11-NEXT: [[TMP148:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 6
9259 // CHECK11-NEXT: store ptr null, ptr [[TMP148]], align 4
9260 // CHECK11-NEXT: [[TMP149:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 7
9261 // CHECK11-NEXT: store ptr null, ptr [[TMP149]], align 4
9262 // CHECK11-NEXT: [[TMP150:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 8
9263 // CHECK11-NEXT: store i64 [[TMP141]], ptr [[TMP150]], align 8
9264 // CHECK11-NEXT: [[TMP151:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 9
9265 // CHECK11-NEXT: store i64 0, ptr [[TMP151]], align 8
9266 // CHECK11-NEXT: [[TMP152:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 10
9267 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP152]], align 4
9268 // CHECK11-NEXT: [[TMP153:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 11
9269 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP153]], align 4
9270 // CHECK11-NEXT: [[TMP154:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 12
9271 // CHECK11-NEXT: store i32 0, ptr [[TMP154]], align 4
9272 // CHECK11-NEXT: [[TMP155:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478.region_id, ptr [[KERNEL_ARGS42]])
9273 // CHECK11-NEXT: [[TMP156:%.*]] = icmp ne i32 [[TMP155]], 0
9274 // CHECK11-NEXT: br i1 [[TMP156]], label [[OMP_OFFLOAD_FAILED43:%.*]], label [[OMP_OFFLOAD_CONT44:%.*]]
9275 // CHECK11: omp_offload.failed43:
9276 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478(i32 [[TMP120]], ptr [[TMP121]], ptr [[TMP122]], ptr [[TMP123]]) #[[ATTR2]]
9277 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT44]]
9278 // CHECK11: omp_offload.cont44:
9279 // CHECK11-NEXT: [[TMP157:%.*]] = load i32, ptr [[CH]], align 4
9280 // CHECK11-NEXT: store i32 [[TMP157]], ptr [[CH_CASTED45]], align 4
9281 // CHECK11-NEXT: [[TMP158:%.*]] = load i32, ptr [[CH_CASTED45]], align 4
9282 // CHECK11-NEXT: [[TMP159:%.*]] = load i32, ptr [[N]], align 4
9283 // CHECK11-NEXT: store i32 [[TMP159]], ptr [[N_CASTED46]], align 4
9284 // CHECK11-NEXT: [[TMP160:%.*]] = load i32, ptr [[N_CASTED46]], align 4
9285 // CHECK11-NEXT: [[TMP161:%.*]] = load ptr, ptr [[A]], align 4
9286 // CHECK11-NEXT: [[TMP162:%.*]] = load ptr, ptr [[B]], align 4
9287 // CHECK11-NEXT: [[TMP163:%.*]] = load ptr, ptr [[C]], align 4
9288 // CHECK11-NEXT: [[TMP164:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 0
9289 // CHECK11-NEXT: store i32 [[TMP158]], ptr [[TMP164]], align 4
9290 // CHECK11-NEXT: [[TMP165:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 0
9291 // CHECK11-NEXT: store i32 [[TMP158]], ptr [[TMP165]], align 4
9292 // CHECK11-NEXT: [[TMP166:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i32 0, i32 0
9293 // CHECK11-NEXT: store ptr null, ptr [[TMP166]], align 4
9294 // CHECK11-NEXT: [[TMP167:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 1
9295 // CHECK11-NEXT: store i32 [[TMP160]], ptr [[TMP167]], align 4
9296 // CHECK11-NEXT: [[TMP168:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 1
9297 // CHECK11-NEXT: store i32 [[TMP160]], ptr [[TMP168]], align 4
9298 // CHECK11-NEXT: [[TMP169:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i32 0, i32 1
9299 // CHECK11-NEXT: store ptr null, ptr [[TMP169]], align 4
9300 // CHECK11-NEXT: [[TMP170:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 2
9301 // CHECK11-NEXT: store ptr [[TMP161]], ptr [[TMP170]], align 4
9302 // CHECK11-NEXT: [[TMP171:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 2
9303 // CHECK11-NEXT: store ptr [[TMP161]], ptr [[TMP171]], align 4
9304 // CHECK11-NEXT: [[TMP172:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i32 0, i32 2
9305 // CHECK11-NEXT: store ptr null, ptr [[TMP172]], align 4
9306 // CHECK11-NEXT: [[TMP173:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 3
9307 // CHECK11-NEXT: store ptr [[TMP162]], ptr [[TMP173]], align 4
9308 // CHECK11-NEXT: [[TMP174:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 3
9309 // CHECK11-NEXT: store ptr [[TMP162]], ptr [[TMP174]], align 4
9310 // CHECK11-NEXT: [[TMP175:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i32 0, i32 3
9311 // CHECK11-NEXT: store ptr null, ptr [[TMP175]], align 4
9312 // CHECK11-NEXT: [[TMP176:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 4
9313 // CHECK11-NEXT: store ptr [[TMP163]], ptr [[TMP176]], align 4
9314 // CHECK11-NEXT: [[TMP177:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 4
9315 // CHECK11-NEXT: store ptr [[TMP163]], ptr [[TMP177]], align 4
9316 // CHECK11-NEXT: [[TMP178:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i32 0, i32 4
9317 // CHECK11-NEXT: store ptr null, ptr [[TMP178]], align 4
9318 // CHECK11-NEXT: [[TMP179:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 0
9319 // CHECK11-NEXT: [[TMP180:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 0
9320 // CHECK11-NEXT: [[TMP181:%.*]] = load i32, ptr [[N]], align 4
9321 // CHECK11-NEXT: store i32 [[TMP181]], ptr [[DOTCAPTURE_EXPR_51]], align 4
9322 // CHECK11-NEXT: [[TMP182:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_51]], align 4
9323 // CHECK11-NEXT: [[SUB53:%.*]] = sub nsw i32 [[TMP182]], 0
9324 // CHECK11-NEXT: [[DIV54:%.*]] = sdiv i32 [[SUB53]], 1
9325 // CHECK11-NEXT: [[SUB55:%.*]] = sub nsw i32 [[DIV54]], 1
9326 // CHECK11-NEXT: store i32 [[SUB55]], ptr [[DOTCAPTURE_EXPR_52]], align 4
9327 // CHECK11-NEXT: [[TMP183:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_52]], align 4
9328 // CHECK11-NEXT: [[ADD56:%.*]] = add nsw i32 [[TMP183]], 1
9329 // CHECK11-NEXT: [[TMP184:%.*]] = zext i32 [[ADD56]] to i64
9330 // CHECK11-NEXT: [[TMP185:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 0
9331 // CHECK11-NEXT: store i32 3, ptr [[TMP185]], align 4
9332 // CHECK11-NEXT: [[TMP186:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 1
9333 // CHECK11-NEXT: store i32 5, ptr [[TMP186]], align 4
9334 // CHECK11-NEXT: [[TMP187:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 2
9335 // CHECK11-NEXT: store ptr [[TMP179]], ptr [[TMP187]], align 4
9336 // CHECK11-NEXT: [[TMP188:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 3
9337 // CHECK11-NEXT: store ptr [[TMP180]], ptr [[TMP188]], align 4
9338 // CHECK11-NEXT: [[TMP189:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 4
9339 // CHECK11-NEXT: store ptr @.offload_sizes.7, ptr [[TMP189]], align 4
9340 // CHECK11-NEXT: [[TMP190:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 5
9341 // CHECK11-NEXT: store ptr @.offload_maptypes.8, ptr [[TMP190]], align 4
9342 // CHECK11-NEXT: [[TMP191:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 6
9343 // CHECK11-NEXT: store ptr null, ptr [[TMP191]], align 4
9344 // CHECK11-NEXT: [[TMP192:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 7
9345 // CHECK11-NEXT: store ptr null, ptr [[TMP192]], align 4
9346 // CHECK11-NEXT: [[TMP193:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 8
9347 // CHECK11-NEXT: store i64 [[TMP184]], ptr [[TMP193]], align 8
9348 // CHECK11-NEXT: [[TMP194:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 9
9349 // CHECK11-NEXT: store i64 0, ptr [[TMP194]], align 8
9350 // CHECK11-NEXT: [[TMP195:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 10
9351 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP195]], align 4
9352 // CHECK11-NEXT: [[TMP196:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 11
9353 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP196]], align 4
9354 // CHECK11-NEXT: [[TMP197:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 12
9355 // CHECK11-NEXT: store i32 0, ptr [[TMP197]], align 4
9356 // CHECK11-NEXT: [[TMP198:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506.region_id, ptr [[KERNEL_ARGS57]])
9357 // CHECK11-NEXT: [[TMP199:%.*]] = icmp ne i32 [[TMP198]], 0
9358 // CHECK11-NEXT: br i1 [[TMP199]], label [[OMP_OFFLOAD_FAILED58:%.*]], label [[OMP_OFFLOAD_CONT59:%.*]]
9359 // CHECK11: omp_offload.failed58:
9360 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506(i32 [[TMP158]], i32 [[TMP160]], ptr [[TMP161]], ptr [[TMP162]], ptr [[TMP163]]) #[[ATTR2]]
9361 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT59]]
9362 // CHECK11: omp_offload.cont59:
9363 // CHECK11-NEXT: [[TMP200:%.*]] = load i32, ptr [[N]], align 4
9364 // CHECK11-NEXT: store i32 [[TMP200]], ptr [[N_CASTED60]], align 4
9365 // CHECK11-NEXT: [[TMP201:%.*]] = load i32, ptr [[N_CASTED60]], align 4
9366 // CHECK11-NEXT: [[TMP202:%.*]] = load ptr, ptr [[A]], align 4
9367 // CHECK11-NEXT: [[TMP203:%.*]] = load ptr, ptr [[B]], align 4
9368 // CHECK11-NEXT: [[TMP204:%.*]] = load ptr, ptr [[C]], align 4
9369 // CHECK11-NEXT: [[TMP205:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 0
9370 // CHECK11-NEXT: store i32 [[TMP201]], ptr [[TMP205]], align 4
9371 // CHECK11-NEXT: [[TMP206:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 0
9372 // CHECK11-NEXT: store i32 [[TMP201]], ptr [[TMP206]], align 4
9373 // CHECK11-NEXT: [[TMP207:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i32 0, i32 0
9374 // CHECK11-NEXT: store ptr null, ptr [[TMP207]], align 4
9375 // CHECK11-NEXT: [[TMP208:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 1
9376 // CHECK11-NEXT: store ptr [[TMP202]], ptr [[TMP208]], align 4
9377 // CHECK11-NEXT: [[TMP209:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 1
9378 // CHECK11-NEXT: store ptr [[TMP202]], ptr [[TMP209]], align 4
9379 // CHECK11-NEXT: [[TMP210:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i32 0, i32 1
9380 // CHECK11-NEXT: store ptr null, ptr [[TMP210]], align 4
9381 // CHECK11-NEXT: [[TMP211:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 2
9382 // CHECK11-NEXT: store ptr [[TMP203]], ptr [[TMP211]], align 4
9383 // CHECK11-NEXT: [[TMP212:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 2
9384 // CHECK11-NEXT: store ptr [[TMP203]], ptr [[TMP212]], align 4
9385 // CHECK11-NEXT: [[TMP213:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i32 0, i32 2
9386 // CHECK11-NEXT: store ptr null, ptr [[TMP213]], align 4
9387 // CHECK11-NEXT: [[TMP214:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 3
9388 // CHECK11-NEXT: store ptr [[TMP204]], ptr [[TMP214]], align 4
9389 // CHECK11-NEXT: [[TMP215:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 3
9390 // CHECK11-NEXT: store ptr [[TMP204]], ptr [[TMP215]], align 4
9391 // CHECK11-NEXT: [[TMP216:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i32 0, i32 3
9392 // CHECK11-NEXT: store ptr null, ptr [[TMP216]], align 4
9393 // CHECK11-NEXT: [[TMP217:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 0
9394 // CHECK11-NEXT: [[TMP218:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 0
9395 // CHECK11-NEXT: [[TMP219:%.*]] = load i32, ptr [[N]], align 4
9396 // CHECK11-NEXT: store i32 [[TMP219]], ptr [[DOTCAPTURE_EXPR_65]], align 4
9397 // CHECK11-NEXT: [[TMP220:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_65]], align 4
9398 // CHECK11-NEXT: [[SUB67:%.*]] = sub nsw i32 [[TMP220]], 0
9399 // CHECK11-NEXT: [[DIV68:%.*]] = sdiv i32 [[SUB67]], 1
9400 // CHECK11-NEXT: [[SUB69:%.*]] = sub nsw i32 [[DIV68]], 1
9401 // CHECK11-NEXT: store i32 [[SUB69]], ptr [[DOTCAPTURE_EXPR_66]], align 4
9402 // CHECK11-NEXT: [[TMP221:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_66]], align 4
9403 // CHECK11-NEXT: [[ADD70:%.*]] = add nsw i32 [[TMP221]], 1
9404 // CHECK11-NEXT: [[TMP222:%.*]] = zext i32 [[ADD70]] to i64
9405 // CHECK11-NEXT: [[TMP223:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 0
9406 // CHECK11-NEXT: store i32 3, ptr [[TMP223]], align 4
9407 // CHECK11-NEXT: [[TMP224:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 1
9408 // CHECK11-NEXT: store i32 4, ptr [[TMP224]], align 4
9409 // CHECK11-NEXT: [[TMP225:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 2
9410 // CHECK11-NEXT: store ptr [[TMP217]], ptr [[TMP225]], align 4
9411 // CHECK11-NEXT: [[TMP226:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 3
9412 // CHECK11-NEXT: store ptr [[TMP218]], ptr [[TMP226]], align 4
9413 // CHECK11-NEXT: [[TMP227:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 4
9414 // CHECK11-NEXT: store ptr @.offload_sizes.9, ptr [[TMP227]], align 4
9415 // CHECK11-NEXT: [[TMP228:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 5
9416 // CHECK11-NEXT: store ptr @.offload_maptypes.10, ptr [[TMP228]], align 4
9417 // CHECK11-NEXT: [[TMP229:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 6
9418 // CHECK11-NEXT: store ptr null, ptr [[TMP229]], align 4
9419 // CHECK11-NEXT: [[TMP230:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 7
9420 // CHECK11-NEXT: store ptr null, ptr [[TMP230]], align 4
9421 // CHECK11-NEXT: [[TMP231:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 8
9422 // CHECK11-NEXT: store i64 [[TMP222]], ptr [[TMP231]], align 8
9423 // CHECK11-NEXT: [[TMP232:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 9
9424 // CHECK11-NEXT: store i64 0, ptr [[TMP232]], align 8
9425 // CHECK11-NEXT: [[TMP233:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 10
9426 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP233]], align 4
9427 // CHECK11-NEXT: [[TMP234:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 11
9428 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP234]], align 4
9429 // CHECK11-NEXT: [[TMP235:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 12
9430 // CHECK11-NEXT: store i32 0, ptr [[TMP235]], align 4
9431 // CHECK11-NEXT: [[TMP236:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536.region_id, ptr [[KERNEL_ARGS71]])
9432 // CHECK11-NEXT: [[TMP237:%.*]] = icmp ne i32 [[TMP236]], 0
9433 // CHECK11-NEXT: br i1 [[TMP237]], label [[OMP_OFFLOAD_FAILED72:%.*]], label [[OMP_OFFLOAD_CONT73:%.*]]
9434 // CHECK11: omp_offload.failed72:
9435 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536(i32 [[TMP201]], ptr [[TMP202]], ptr [[TMP203]], ptr [[TMP204]]) #[[ATTR2]]
9436 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT73]]
9437 // CHECK11: omp_offload.cont73:
9438 // CHECK11-NEXT: [[TMP238:%.*]] = load i32, ptr [[CH]], align 4
9439 // CHECK11-NEXT: store i32 [[TMP238]], ptr [[CH_CASTED74]], align 4
9440 // CHECK11-NEXT: [[TMP239:%.*]] = load i32, ptr [[CH_CASTED74]], align 4
9441 // CHECK11-NEXT: [[TMP240:%.*]] = load i32, ptr [[N]], align 4
9442 // CHECK11-NEXT: store i32 [[TMP240]], ptr [[N_CASTED75]], align 4
9443 // CHECK11-NEXT: [[TMP241:%.*]] = load i32, ptr [[N_CASTED75]], align 4
9444 // CHECK11-NEXT: [[TMP242:%.*]] = load ptr, ptr [[A]], align 4
9445 // CHECK11-NEXT: [[TMP243:%.*]] = load ptr, ptr [[B]], align 4
9446 // CHECK11-NEXT: [[TMP244:%.*]] = load ptr, ptr [[C]], align 4
9447 // CHECK11-NEXT: [[TMP245:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 0
9448 // CHECK11-NEXT: store i32 [[TMP239]], ptr [[TMP245]], align 4
9449 // CHECK11-NEXT: [[TMP246:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 0
9450 // CHECK11-NEXT: store i32 [[TMP239]], ptr [[TMP246]], align 4
9451 // CHECK11-NEXT: [[TMP247:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i32 0, i32 0
9452 // CHECK11-NEXT: store ptr null, ptr [[TMP247]], align 4
9453 // CHECK11-NEXT: [[TMP248:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 1
9454 // CHECK11-NEXT: store i32 [[TMP241]], ptr [[TMP248]], align 4
9455 // CHECK11-NEXT: [[TMP249:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 1
9456 // CHECK11-NEXT: store i32 [[TMP241]], ptr [[TMP249]], align 4
9457 // CHECK11-NEXT: [[TMP250:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i32 0, i32 1
9458 // CHECK11-NEXT: store ptr null, ptr [[TMP250]], align 4
9459 // CHECK11-NEXT: [[TMP251:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 2
9460 // CHECK11-NEXT: store ptr [[TMP242]], ptr [[TMP251]], align 4
9461 // CHECK11-NEXT: [[TMP252:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 2
9462 // CHECK11-NEXT: store ptr [[TMP242]], ptr [[TMP252]], align 4
9463 // CHECK11-NEXT: [[TMP253:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i32 0, i32 2
9464 // CHECK11-NEXT: store ptr null, ptr [[TMP253]], align 4
9465 // CHECK11-NEXT: [[TMP254:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 3
9466 // CHECK11-NEXT: store ptr [[TMP243]], ptr [[TMP254]], align 4
9467 // CHECK11-NEXT: [[TMP255:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 3
9468 // CHECK11-NEXT: store ptr [[TMP243]], ptr [[TMP255]], align 4
9469 // CHECK11-NEXT: [[TMP256:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i32 0, i32 3
9470 // CHECK11-NEXT: store ptr null, ptr [[TMP256]], align 4
9471 // CHECK11-NEXT: [[TMP257:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 4
9472 // CHECK11-NEXT: store ptr [[TMP244]], ptr [[TMP257]], align 4
9473 // CHECK11-NEXT: [[TMP258:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 4
9474 // CHECK11-NEXT: store ptr [[TMP244]], ptr [[TMP258]], align 4
9475 // CHECK11-NEXT: [[TMP259:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i32 0, i32 4
9476 // CHECK11-NEXT: store ptr null, ptr [[TMP259]], align 4
9477 // CHECK11-NEXT: [[TMP260:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 0
9478 // CHECK11-NEXT: [[TMP261:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 0
9479 // CHECK11-NEXT: [[TMP262:%.*]] = load i32, ptr [[N]], align 4
9480 // CHECK11-NEXT: store i32 [[TMP262]], ptr [[DOTCAPTURE_EXPR_80]], align 4
9481 // CHECK11-NEXT: [[TMP263:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_80]], align 4
9482 // CHECK11-NEXT: [[SUB82:%.*]] = sub nsw i32 [[TMP263]], 0
9483 // CHECK11-NEXT: [[DIV83:%.*]] = sdiv i32 [[SUB82]], 1
9484 // CHECK11-NEXT: [[SUB84:%.*]] = sub nsw i32 [[DIV83]], 1
9485 // CHECK11-NEXT: store i32 [[SUB84]], ptr [[DOTCAPTURE_EXPR_81]], align 4
9486 // CHECK11-NEXT: [[TMP264:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_81]], align 4
9487 // CHECK11-NEXT: [[ADD85:%.*]] = add nsw i32 [[TMP264]], 1
9488 // CHECK11-NEXT: [[TMP265:%.*]] = zext i32 [[ADD85]] to i64
9489 // CHECK11-NEXT: [[TMP266:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 0
9490 // CHECK11-NEXT: store i32 3, ptr [[TMP266]], align 4
9491 // CHECK11-NEXT: [[TMP267:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 1
9492 // CHECK11-NEXT: store i32 5, ptr [[TMP267]], align 4
9493 // CHECK11-NEXT: [[TMP268:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 2
9494 // CHECK11-NEXT: store ptr [[TMP260]], ptr [[TMP268]], align 4
9495 // CHECK11-NEXT: [[TMP269:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 3
9496 // CHECK11-NEXT: store ptr [[TMP261]], ptr [[TMP269]], align 4
9497 // CHECK11-NEXT: [[TMP270:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 4
9498 // CHECK11-NEXT: store ptr @.offload_sizes.11, ptr [[TMP270]], align 4
9499 // CHECK11-NEXT: [[TMP271:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 5
9500 // CHECK11-NEXT: store ptr @.offload_maptypes.12, ptr [[TMP271]], align 4
9501 // CHECK11-NEXT: [[TMP272:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 6
9502 // CHECK11-NEXT: store ptr null, ptr [[TMP272]], align 4
9503 // CHECK11-NEXT: [[TMP273:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 7
9504 // CHECK11-NEXT: store ptr null, ptr [[TMP273]], align 4
9505 // CHECK11-NEXT: [[TMP274:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 8
9506 // CHECK11-NEXT: store i64 [[TMP265]], ptr [[TMP274]], align 8
9507 // CHECK11-NEXT: [[TMP275:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 9
9508 // CHECK11-NEXT: store i64 0, ptr [[TMP275]], align 8
9509 // CHECK11-NEXT: [[TMP276:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 10
9510 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP276]], align 4
9511 // CHECK11-NEXT: [[TMP277:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 11
9512 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP277]], align 4
9513 // CHECK11-NEXT: [[TMP278:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 12
9514 // CHECK11-NEXT: store i32 0, ptr [[TMP278]], align 4
9515 // CHECK11-NEXT: [[TMP279:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562.region_id, ptr [[KERNEL_ARGS86]])
9516 // CHECK11-NEXT: [[TMP280:%.*]] = icmp ne i32 [[TMP279]], 0
9517 // CHECK11-NEXT: br i1 [[TMP280]], label [[OMP_OFFLOAD_FAILED87:%.*]], label [[OMP_OFFLOAD_CONT88:%.*]]
9518 // CHECK11: omp_offload.failed87:
9519 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562(i32 [[TMP239]], i32 [[TMP241]], ptr [[TMP242]], ptr [[TMP243]], ptr [[TMP244]]) #[[ATTR2]]
9520 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT88]]
9521 // CHECK11: omp_offload.cont88:
9522 // CHECK11-NEXT: [[CALL:%.*]] = call noundef i32 @_Z5tmainIiET_v()
9523 // CHECK11-NEXT: ret i32 [[CALL]]
9526 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369
9527 // CHECK11-SAME: (i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1:[0-9]+]] {
9528 // CHECK11-NEXT: entry:
9529 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
9530 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
9531 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
9532 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
9533 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
9534 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
9535 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
9536 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
9537 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
9538 // CHECK11-NEXT: ret void
9541 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369.omp_outlined
9542 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
9543 // CHECK11-NEXT: entry:
9544 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
9545 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
9546 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
9547 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
9548 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
9549 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
9550 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
9551 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
9552 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
9553 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
9554 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
9555 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
9556 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
9557 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
9558 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
9559 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
9560 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
9561 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
9562 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
9563 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
9564 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
9565 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
9566 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
9567 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
9568 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
9569 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
9570 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
9571 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
9572 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
9573 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
9574 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
9575 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
9576 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
9577 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
9578 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
9579 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
9580 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
9581 // CHECK11: omp.precond.then:
9582 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
9583 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
9584 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
9585 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
9586 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
9587 // CHECK11-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
9588 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
9589 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1:[0-9]+]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
9590 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
9591 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
9592 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
9593 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
9594 // CHECK11: cond.true:
9595 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
9596 // CHECK11-NEXT: br label [[COND_END:%.*]]
9597 // CHECK11: cond.false:
9598 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
9599 // CHECK11-NEXT: br label [[COND_END]]
9600 // CHECK11: cond.end:
9601 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
9602 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
9603 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
9604 // CHECK11-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
9605 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
9606 // CHECK11: omp.inner.for.cond:
9607 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
9608 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
9609 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
9610 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
9611 // CHECK11: omp.inner.for.body:
9612 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
9613 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
9614 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369.omp_outlined.omp_outlined, i32 [[TMP17]], i32 [[TMP18]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
9615 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
9616 // CHECK11: omp.inner.for.inc:
9617 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
9618 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
9619 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
9620 // CHECK11-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
9621 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
9622 // CHECK11: omp.inner.for.end:
9623 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
9624 // CHECK11: omp.loop.exit:
9625 // CHECK11-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
9626 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
9627 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
9628 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
9629 // CHECK11: omp.precond.end:
9630 // CHECK11-NEXT: ret void
9633 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l369.omp_outlined.omp_outlined
9634 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
9635 // CHECK11-NEXT: entry:
9636 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
9637 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
9638 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
9639 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
9640 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
9641 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
9642 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
9643 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
9644 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
9645 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
9646 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
9647 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
9648 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
9649 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
9650 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
9651 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
9652 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
9653 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
9654 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
9655 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
9656 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
9657 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
9658 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
9659 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
9660 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
9661 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
9662 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
9663 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
9664 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
9665 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
9666 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
9667 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
9668 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
9669 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
9670 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
9671 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
9672 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
9673 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
9674 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
9675 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
9676 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
9677 // CHECK11: omp.precond.then:
9678 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
9679 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
9680 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
9681 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
9682 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
9683 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
9684 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
9685 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
9686 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
9687 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
9688 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
9689 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2:[0-9]+]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
9690 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
9691 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
9692 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
9693 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
9694 // CHECK11: cond.true:
9695 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
9696 // CHECK11-NEXT: br label [[COND_END:%.*]]
9697 // CHECK11: cond.false:
9698 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
9699 // CHECK11-NEXT: br label [[COND_END]]
9700 // CHECK11: cond.end:
9701 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
9702 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
9703 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
9704 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
9705 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
9706 // CHECK11: omp.inner.for.cond:
9707 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
9708 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
9709 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
9710 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
9711 // CHECK11: omp.inner.for.body:
9712 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
9713 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
9714 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
9715 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I3]], align 4
9716 // CHECK11-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 4
9717 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[I3]], align 4
9718 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i32 [[TMP21]]
9719 // CHECK11-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 4
9720 // CHECK11-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 4
9721 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[I3]], align 4
9722 // CHECK11-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i32 [[TMP24]]
9723 // CHECK11-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX6]], align 4
9724 // CHECK11-NEXT: [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
9725 // CHECK11-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 4
9726 // CHECK11-NEXT: [[TMP27:%.*]] = load i32, ptr [[I3]], align 4
9727 // CHECK11-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i32 [[TMP27]]
9728 // CHECK11-NEXT: store double [[ADD7]], ptr [[ARRAYIDX8]], align 4
9729 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
9730 // CHECK11: omp.body.continue:
9731 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
9732 // CHECK11: omp.inner.for.inc:
9733 // CHECK11-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
9734 // CHECK11-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
9735 // CHECK11-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4
9736 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
9737 // CHECK11: omp.inner.for.end:
9738 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
9739 // CHECK11: omp.loop.exit:
9740 // CHECK11-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
9741 // CHECK11-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
9742 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
9743 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
9744 // CHECK11: omp.precond.end:
9745 // CHECK11-NEXT: ret void
9748 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408
9749 // CHECK11-SAME: (i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
9750 // CHECK11-NEXT: entry:
9751 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
9752 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
9753 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
9754 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
9755 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
9756 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
9757 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
9758 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
9759 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
9760 // CHECK11-NEXT: ret void
9763 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408.omp_outlined
9764 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
9765 // CHECK11-NEXT: entry:
9766 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
9767 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
9768 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
9769 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
9770 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
9771 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
9772 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
9773 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
9774 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
9775 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
9776 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
9777 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
9778 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
9779 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
9780 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
9781 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
9782 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
9783 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
9784 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
9785 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
9786 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
9787 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
9788 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
9789 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
9790 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
9791 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
9792 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
9793 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
9794 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
9795 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
9796 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
9797 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
9798 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
9799 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
9800 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
9801 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
9802 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
9803 // CHECK11: omp.precond.then:
9804 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
9805 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
9806 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
9807 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
9808 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
9809 // CHECK11-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
9810 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
9811 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
9812 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
9813 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
9814 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
9815 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
9816 // CHECK11: cond.true:
9817 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
9818 // CHECK11-NEXT: br label [[COND_END:%.*]]
9819 // CHECK11: cond.false:
9820 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
9821 // CHECK11-NEXT: br label [[COND_END]]
9822 // CHECK11: cond.end:
9823 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
9824 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
9825 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
9826 // CHECK11-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
9827 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
9828 // CHECK11: omp.inner.for.cond:
9829 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
9830 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
9831 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
9832 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
9833 // CHECK11: omp.inner.for.body:
9834 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
9835 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
9836 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408.omp_outlined.omp_outlined, i32 [[TMP17]], i32 [[TMP18]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
9837 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
9838 // CHECK11: omp.inner.for.inc:
9839 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
9840 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
9841 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
9842 // CHECK11-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
9843 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
9844 // CHECK11: omp.inner.for.end:
9845 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
9846 // CHECK11: omp.loop.exit:
9847 // CHECK11-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
9848 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
9849 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
9850 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
9851 // CHECK11: omp.precond.end:
9852 // CHECK11-NEXT: ret void
9855 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l408.omp_outlined.omp_outlined
9856 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
9857 // CHECK11-NEXT: entry:
9858 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
9859 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
9860 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
9861 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
9862 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
9863 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
9864 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
9865 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
9866 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
9867 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
9868 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
9869 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
9870 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
9871 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
9872 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
9873 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
9874 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
9875 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
9876 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
9877 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
9878 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
9879 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
9880 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
9881 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
9882 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
9883 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
9884 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
9885 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
9886 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
9887 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
9888 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
9889 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
9890 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
9891 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
9892 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
9893 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
9894 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
9895 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
9896 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
9897 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
9898 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
9899 // CHECK11: omp.precond.then:
9900 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
9901 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
9902 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
9903 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
9904 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
9905 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
9906 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
9907 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
9908 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
9909 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
9910 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
9911 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
9912 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
9913 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
9914 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
9915 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
9916 // CHECK11: cond.true:
9917 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
9918 // CHECK11-NEXT: br label [[COND_END:%.*]]
9919 // CHECK11: cond.false:
9920 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
9921 // CHECK11-NEXT: br label [[COND_END]]
9922 // CHECK11: cond.end:
9923 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
9924 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
9925 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
9926 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
9927 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
9928 // CHECK11: omp.inner.for.cond:
9929 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
9930 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
9931 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
9932 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
9933 // CHECK11: omp.inner.for.body:
9934 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
9935 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
9936 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
9937 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I3]], align 4
9938 // CHECK11-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 4
9939 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[I3]], align 4
9940 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i32 [[TMP21]]
9941 // CHECK11-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 4
9942 // CHECK11-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 4
9943 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[I3]], align 4
9944 // CHECK11-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i32 [[TMP24]]
9945 // CHECK11-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX6]], align 4
9946 // CHECK11-NEXT: [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
9947 // CHECK11-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 4
9948 // CHECK11-NEXT: [[TMP27:%.*]] = load i32, ptr [[I3]], align 4
9949 // CHECK11-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i32 [[TMP27]]
9950 // CHECK11-NEXT: store double [[ADD7]], ptr [[ARRAYIDX8]], align 4
9951 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
9952 // CHECK11: omp.body.continue:
9953 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
9954 // CHECK11: omp.inner.for.inc:
9955 // CHECK11-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
9956 // CHECK11-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
9957 // CHECK11-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4
9958 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
9959 // CHECK11: omp.inner.for.end:
9960 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
9961 // CHECK11: omp.loop.exit:
9962 // CHECK11-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
9963 // CHECK11-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
9964 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
9965 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
9966 // CHECK11: omp.precond.end:
9967 // CHECK11-NEXT: ret void
9970 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447
9971 // CHECK11-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
9972 // CHECK11-NEXT: entry:
9973 // CHECK11-NEXT: [[CH_ADDR:%.*]] = alloca i32, align 4
9974 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
9975 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
9976 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
9977 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
9978 // CHECK11-NEXT: store i32 [[CH]], ptr [[CH_ADDR]], align 4
9979 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
9980 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
9981 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
9982 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
9983 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
9984 // CHECK11-NEXT: ret void
9987 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447.omp_outlined
9988 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
9989 // CHECK11-NEXT: entry:
9990 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
9991 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
9992 // CHECK11-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 4
9993 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
9994 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
9995 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
9996 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
9997 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
9998 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
9999 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
10000 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
10001 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
10002 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
10003 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
10004 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
10005 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
10006 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
10007 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
10008 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
10009 // CHECK11-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 4
10010 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
10011 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
10012 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
10013 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
10014 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 4
10015 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 4
10016 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 4
10017 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 4
10018 // CHECK11-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 4
10019 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP1]], align 4
10020 // CHECK11-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
10021 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
10022 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
10023 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
10024 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
10025 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
10026 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
10027 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
10028 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
10029 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
10030 // CHECK11: omp.precond.then:
10031 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
10032 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10033 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_COMB_UB]], align 4
10034 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
10035 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
10036 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP0]], align 4
10037 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10038 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
10039 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 91, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
10040 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10041 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10042 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
10043 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
10044 // CHECK11: cond.true:
10045 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10046 // CHECK11-NEXT: br label [[COND_END:%.*]]
10047 // CHECK11: cond.false:
10048 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10049 // CHECK11-NEXT: br label [[COND_END]]
10050 // CHECK11: cond.end:
10051 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
10052 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
10053 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
10054 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
10055 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
10056 // CHECK11: omp.inner.for.cond:
10057 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10058 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10059 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
10060 // CHECK11-NEXT: [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
10061 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
10062 // CHECK11: omp.inner.for.body:
10063 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
10064 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10065 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447.omp_outlined.omp_outlined, i32 [[TMP19]], i32 [[TMP20]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]])
10066 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
10067 // CHECK11: omp.inner.for.inc:
10068 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10069 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
10070 // CHECK11-NEXT: [[ADD6:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
10071 // CHECK11-NEXT: store i32 [[ADD6]], ptr [[DOTOMP_IV]], align 4
10072 // CHECK11-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
10073 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
10074 // CHECK11-NEXT: [[ADD7:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
10075 // CHECK11-NEXT: store i32 [[ADD7]], ptr [[DOTOMP_COMB_LB]], align 4
10076 // CHECK11-NEXT: [[TMP25:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10077 // CHECK11-NEXT: [[TMP26:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
10078 // CHECK11-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
10079 // CHECK11-NEXT: store i32 [[ADD8]], ptr [[DOTOMP_COMB_UB]], align 4
10080 // CHECK11-NEXT: [[TMP27:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10081 // CHECK11-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10082 // CHECK11-NEXT: [[CMP9:%.*]] = icmp sgt i32 [[TMP27]], [[TMP28]]
10083 // CHECK11-NEXT: br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
10084 // CHECK11: cond.true10:
10085 // CHECK11-NEXT: [[TMP29:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10086 // CHECK11-NEXT: br label [[COND_END12:%.*]]
10087 // CHECK11: cond.false11:
10088 // CHECK11-NEXT: [[TMP30:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10089 // CHECK11-NEXT: br label [[COND_END12]]
10090 // CHECK11: cond.end12:
10091 // CHECK11-NEXT: [[COND13:%.*]] = phi i32 [ [[TMP29]], [[COND_TRUE10]] ], [ [[TMP30]], [[COND_FALSE11]] ]
10092 // CHECK11-NEXT: store i32 [[COND13]], ptr [[DOTOMP_COMB_UB]], align 4
10093 // CHECK11-NEXT: [[TMP31:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
10094 // CHECK11-NEXT: store i32 [[TMP31]], ptr [[DOTOMP_IV]], align 4
10095 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
10096 // CHECK11: omp.inner.for.end:
10097 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
10098 // CHECK11: omp.loop.exit:
10099 // CHECK11-NEXT: [[TMP32:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10100 // CHECK11-NEXT: [[TMP33:%.*]] = load i32, ptr [[TMP32]], align 4
10101 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP33]])
10102 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
10103 // CHECK11: omp.precond.end:
10104 // CHECK11-NEXT: ret void
10107 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l447.omp_outlined.omp_outlined
10108 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
10109 // CHECK11-NEXT: entry:
10110 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
10111 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
10112 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
10113 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
10114 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
10115 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
10116 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
10117 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
10118 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
10119 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
10120 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
10121 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
10122 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
10123 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
10124 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
10125 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
10126 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
10127 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
10128 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
10129 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
10130 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
10131 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
10132 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
10133 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
10134 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
10135 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
10136 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
10137 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
10138 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
10139 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
10140 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
10141 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
10142 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
10143 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
10144 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
10145 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
10146 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
10147 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
10148 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
10149 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
10150 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
10151 // CHECK11: omp.precond.then:
10152 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
10153 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10154 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
10155 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
10156 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
10157 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
10158 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
10159 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
10160 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
10161 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10162 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
10163 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
10164 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
10165 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10166 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
10167 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
10168 // CHECK11: cond.true:
10169 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10170 // CHECK11-NEXT: br label [[COND_END:%.*]]
10171 // CHECK11: cond.false:
10172 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
10173 // CHECK11-NEXT: br label [[COND_END]]
10174 // CHECK11: cond.end:
10175 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
10176 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
10177 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
10178 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
10179 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
10180 // CHECK11: omp.inner.for.cond:
10181 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10182 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
10183 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
10184 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
10185 // CHECK11: omp.inner.for.body:
10186 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10187 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
10188 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
10189 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I3]], align 4
10190 // CHECK11-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 4
10191 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[I3]], align 4
10192 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i32 [[TMP21]]
10193 // CHECK11-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 4
10194 // CHECK11-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 4
10195 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[I3]], align 4
10196 // CHECK11-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i32 [[TMP24]]
10197 // CHECK11-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX6]], align 4
10198 // CHECK11-NEXT: [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
10199 // CHECK11-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 4
10200 // CHECK11-NEXT: [[TMP27:%.*]] = load i32, ptr [[I3]], align 4
10201 // CHECK11-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i32 [[TMP27]]
10202 // CHECK11-NEXT: store double [[ADD7]], ptr [[ARRAYIDX8]], align 4
10203 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
10204 // CHECK11: omp.body.continue:
10205 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
10206 // CHECK11: omp.inner.for.inc:
10207 // CHECK11-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10208 // CHECK11-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
10209 // CHECK11-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4
10210 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
10211 // CHECK11: omp.inner.for.end:
10212 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
10213 // CHECK11: omp.loop.exit:
10214 // CHECK11-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10215 // CHECK11-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
10216 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
10217 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
10218 // CHECK11: omp.precond.end:
10219 // CHECK11-NEXT: ret void
10222 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478
10223 // CHECK11-SAME: (i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
10224 // CHECK11-NEXT: entry:
10225 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
10226 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
10227 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
10228 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
10229 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
10230 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
10231 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
10232 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
10233 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
10234 // CHECK11-NEXT: ret void
10237 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478.omp_outlined
10238 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
10239 // CHECK11-NEXT: entry:
10240 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
10241 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
10242 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
10243 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
10244 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
10245 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
10246 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
10247 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
10248 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
10249 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
10250 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
10251 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
10252 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
10253 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
10254 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
10255 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
10256 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
10257 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
10258 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
10259 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
10260 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
10261 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
10262 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
10263 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
10264 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
10265 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
10266 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
10267 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
10268 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
10269 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
10270 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
10271 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
10272 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
10273 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
10274 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
10275 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
10276 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
10277 // CHECK11: omp.precond.then:
10278 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
10279 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10280 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
10281 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
10282 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
10283 // CHECK11-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10284 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
10285 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
10286 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10287 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10288 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
10289 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
10290 // CHECK11: cond.true:
10291 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10292 // CHECK11-NEXT: br label [[COND_END:%.*]]
10293 // CHECK11: cond.false:
10294 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10295 // CHECK11-NEXT: br label [[COND_END]]
10296 // CHECK11: cond.end:
10297 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
10298 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
10299 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
10300 // CHECK11-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
10301 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
10302 // CHECK11: omp.inner.for.cond:
10303 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10304 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10305 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
10306 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
10307 // CHECK11: omp.inner.for.body:
10308 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
10309 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10310 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478.omp_outlined.omp_outlined, i32 [[TMP17]], i32 [[TMP18]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
10311 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
10312 // CHECK11: omp.inner.for.inc:
10313 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10314 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
10315 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
10316 // CHECK11-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
10317 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
10318 // CHECK11: omp.inner.for.end:
10319 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
10320 // CHECK11: omp.loop.exit:
10321 // CHECK11-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10322 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
10323 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
10324 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
10325 // CHECK11: omp.precond.end:
10326 // CHECK11-NEXT: ret void
10329 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l478.omp_outlined.omp_outlined
10330 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
10331 // CHECK11-NEXT: entry:
10332 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
10333 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
10334 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
10335 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
10336 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
10337 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
10338 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
10339 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
10340 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
10341 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
10342 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
10343 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
10344 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
10345 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
10346 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
10347 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
10348 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
10349 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
10350 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
10351 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
10352 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
10353 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
10354 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
10355 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
10356 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
10357 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
10358 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
10359 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
10360 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
10361 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
10362 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
10363 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
10364 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
10365 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
10366 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
10367 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
10368 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
10369 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
10370 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
10371 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
10372 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
10373 // CHECK11: omp.precond.then:
10374 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
10375 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10376 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
10377 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
10378 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
10379 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
10380 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
10381 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
10382 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
10383 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10384 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
10385 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
10386 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
10387 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10388 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
10389 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
10390 // CHECK11: cond.true:
10391 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10392 // CHECK11-NEXT: br label [[COND_END:%.*]]
10393 // CHECK11: cond.false:
10394 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
10395 // CHECK11-NEXT: br label [[COND_END]]
10396 // CHECK11: cond.end:
10397 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
10398 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
10399 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
10400 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
10401 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
10402 // CHECK11: omp.inner.for.cond:
10403 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10404 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
10405 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
10406 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
10407 // CHECK11: omp.inner.for.body:
10408 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10409 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
10410 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
10411 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I3]], align 4
10412 // CHECK11-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 4
10413 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[I3]], align 4
10414 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP20]], i32 [[TMP21]]
10415 // CHECK11-NEXT: [[TMP22:%.*]] = load double, ptr [[ARRAYIDX]], align 4
10416 // CHECK11-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 4
10417 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[I3]], align 4
10418 // CHECK11-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i32 [[TMP24]]
10419 // CHECK11-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX6]], align 4
10420 // CHECK11-NEXT: [[ADD7:%.*]] = fadd double [[TMP22]], [[TMP25]]
10421 // CHECK11-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 4
10422 // CHECK11-NEXT: [[TMP27:%.*]] = load i32, ptr [[I3]], align 4
10423 // CHECK11-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i32 [[TMP27]]
10424 // CHECK11-NEXT: store double [[ADD7]], ptr [[ARRAYIDX8]], align 4
10425 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
10426 // CHECK11: omp.body.continue:
10427 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
10428 // CHECK11: omp.inner.for.inc:
10429 // CHECK11-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10430 // CHECK11-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
10431 // CHECK11-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4
10432 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
10433 // CHECK11: omp.inner.for.end:
10434 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
10435 // CHECK11: omp.loop.exit:
10436 // CHECK11-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10437 // CHECK11-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
10438 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
10439 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
10440 // CHECK11: omp.precond.end:
10441 // CHECK11-NEXT: ret void
10444 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506
10445 // CHECK11-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
10446 // CHECK11-NEXT: entry:
10447 // CHECK11-NEXT: [[CH_ADDR:%.*]] = alloca i32, align 4
10448 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
10449 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
10450 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
10451 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
10452 // CHECK11-NEXT: store i32 [[CH]], ptr [[CH_ADDR]], align 4
10453 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
10454 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
10455 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
10456 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
10457 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
10458 // CHECK11-NEXT: ret void
10461 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506.omp_outlined
10462 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
10463 // CHECK11-NEXT: entry:
10464 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
10465 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
10466 // CHECK11-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 4
10467 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
10468 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
10469 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
10470 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
10471 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
10472 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
10473 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
10474 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
10475 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
10476 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
10477 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
10478 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
10479 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
10480 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
10481 // CHECK11-NEXT: [[I4:%.*]] = alloca i32, align 4
10482 // CHECK11-NEXT: [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
10483 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
10484 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
10485 // CHECK11-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 4
10486 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
10487 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
10488 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
10489 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
10490 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 4
10491 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 4
10492 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 4
10493 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 4
10494 // CHECK11-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 4
10495 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP0]], align 4
10496 // CHECK11-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
10497 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP1]], align 4
10498 // CHECK11-NEXT: store i32 [[TMP6]], ptr [[DOTCAPTURE_EXPR_1]], align 4
10499 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10500 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
10501 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
10502 // CHECK11-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
10503 // CHECK11-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
10504 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
10505 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10506 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
10507 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
10508 // CHECK11: omp.precond.then:
10509 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
10510 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
10511 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_COMB_UB]], align 4
10512 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
10513 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
10514 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10515 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
10516 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
10517 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10518 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
10519 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
10520 // CHECK11-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
10521 // CHECK11: cond.true:
10522 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
10523 // CHECK11-NEXT: br label [[COND_END:%.*]]
10524 // CHECK11: cond.false:
10525 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10526 // CHECK11-NEXT: br label [[COND_END]]
10527 // CHECK11: cond.end:
10528 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
10529 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
10530 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
10531 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
10532 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
10533 // CHECK11: omp.inner.for.cond:
10534 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10535 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10536 // CHECK11-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
10537 // CHECK11-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
10538 // CHECK11: omp.inner.for.body:
10539 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
10540 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10541 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
10542 // CHECK11-NEXT: store i32 [[TMP21]], ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
10543 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
10544 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506.omp_outlined.omp_outlined, i32 [[TMP19]], i32 [[TMP20]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]], i32 [[TMP22]])
10545 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
10546 // CHECK11: omp.inner.for.inc:
10547 // CHECK11-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10548 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
10549 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
10550 // CHECK11-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
10551 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
10552 // CHECK11: omp.inner.for.end:
10553 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
10554 // CHECK11: omp.loop.exit:
10555 // CHECK11-NEXT: [[TMP25:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10556 // CHECK11-NEXT: [[TMP26:%.*]] = load i32, ptr [[TMP25]], align 4
10557 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP26]])
10558 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
10559 // CHECK11: omp.precond.end:
10560 // CHECK11-NEXT: ret void
10563 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l506.omp_outlined.omp_outlined
10564 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
10565 // CHECK11-NEXT: entry:
10566 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
10567 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
10568 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
10569 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
10570 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
10571 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
10572 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
10573 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
10574 // CHECK11-NEXT: [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
10575 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
10576 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
10577 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
10578 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
10579 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
10580 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
10581 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
10582 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
10583 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
10584 // CHECK11-NEXT: [[I4:%.*]] = alloca i32, align 4
10585 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
10586 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
10587 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
10588 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
10589 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
10590 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
10591 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
10592 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
10593 // CHECK11-NEXT: store i32 [[DOTCAPTURE_EXPR_]], ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
10594 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
10595 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
10596 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
10597 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
10598 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
10599 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_1]], align 4
10600 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10601 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
10602 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
10603 // CHECK11-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
10604 // CHECK11-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
10605 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
10606 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10607 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
10608 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
10609 // CHECK11: omp.precond.then:
10610 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
10611 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
10612 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
10613 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
10614 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
10615 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
10616 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
10617 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
10618 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
10619 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
10620 // CHECK11-NEXT: [[TMP11:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10621 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[TMP11]], align 4
10622 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP12]], i32 33, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
10623 // CHECK11-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
10624 // CHECK11: omp.dispatch.cond:
10625 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
10626 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
10627 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP13]], [[TMP14]]
10628 // CHECK11-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
10629 // CHECK11: cond.true:
10630 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
10631 // CHECK11-NEXT: br label [[COND_END:%.*]]
10632 // CHECK11: cond.false:
10633 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
10634 // CHECK11-NEXT: br label [[COND_END]]
10635 // CHECK11: cond.end:
10636 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP15]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
10637 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
10638 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
10639 // CHECK11-NEXT: store i32 [[TMP17]], ptr [[DOTOMP_IV]], align 4
10640 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10641 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
10642 // CHECK11-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
10643 // CHECK11-NEXT: br i1 [[CMP6]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
10644 // CHECK11: omp.dispatch.body:
10645 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
10646 // CHECK11: omp.inner.for.cond:
10647 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10648 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
10649 // CHECK11-NEXT: [[CMP7:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
10650 // CHECK11-NEXT: br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
10651 // CHECK11: omp.inner.for.body:
10652 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10653 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
10654 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
10655 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
10656 // CHECK11-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP2]], align 4
10657 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
10658 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP23]], i32 [[TMP24]]
10659 // CHECK11-NEXT: [[TMP25:%.*]] = load double, ptr [[ARRAYIDX]], align 4
10660 // CHECK11-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP3]], align 4
10661 // CHECK11-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
10662 // CHECK11-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP26]], i32 [[TMP27]]
10663 // CHECK11-NEXT: [[TMP28:%.*]] = load double, ptr [[ARRAYIDX8]], align 4
10664 // CHECK11-NEXT: [[ADD9:%.*]] = fadd double [[TMP25]], [[TMP28]]
10665 // CHECK11-NEXT: [[TMP29:%.*]] = load ptr, ptr [[TMP1]], align 4
10666 // CHECK11-NEXT: [[TMP30:%.*]] = load i32, ptr [[I4]], align 4
10667 // CHECK11-NEXT: [[ARRAYIDX10:%.*]] = getelementptr inbounds double, ptr [[TMP29]], i32 [[TMP30]]
10668 // CHECK11-NEXT: store double [[ADD9]], ptr [[ARRAYIDX10]], align 4
10669 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
10670 // CHECK11: omp.body.continue:
10671 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
10672 // CHECK11: omp.inner.for.inc:
10673 // CHECK11-NEXT: [[TMP31:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10674 // CHECK11-NEXT: [[ADD11:%.*]] = add nsw i32 [[TMP31]], 1
10675 // CHECK11-NEXT: store i32 [[ADD11]], ptr [[DOTOMP_IV]], align 4
10676 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
10677 // CHECK11: omp.inner.for.end:
10678 // CHECK11-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
10679 // CHECK11: omp.dispatch.inc:
10680 // CHECK11-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
10681 // CHECK11-NEXT: [[TMP33:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
10682 // CHECK11-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP32]], [[TMP33]]
10683 // CHECK11-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_LB]], align 4
10684 // CHECK11-NEXT: [[TMP34:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
10685 // CHECK11-NEXT: [[TMP35:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
10686 // CHECK11-NEXT: [[ADD13:%.*]] = add nsw i32 [[TMP34]], [[TMP35]]
10687 // CHECK11-NEXT: store i32 [[ADD13]], ptr [[DOTOMP_UB]], align 4
10688 // CHECK11-NEXT: br label [[OMP_DISPATCH_COND]]
10689 // CHECK11: omp.dispatch.end:
10690 // CHECK11-NEXT: [[TMP36:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10691 // CHECK11-NEXT: [[TMP37:%.*]] = load i32, ptr [[TMP36]], align 4
10692 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP37]])
10693 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
10694 // CHECK11: omp.precond.end:
10695 // CHECK11-NEXT: ret void
10698 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536
10699 // CHECK11-SAME: (i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
10700 // CHECK11-NEXT: entry:
10701 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
10702 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
10703 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
10704 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
10705 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
10706 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
10707 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
10708 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
10709 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
10710 // CHECK11-NEXT: ret void
10713 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536.omp_outlined
10714 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
10715 // CHECK11-NEXT: entry:
10716 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
10717 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
10718 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
10719 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
10720 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
10721 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
10722 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
10723 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
10724 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
10725 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
10726 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
10727 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
10728 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
10729 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
10730 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
10731 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
10732 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
10733 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
10734 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
10735 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
10736 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
10737 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
10738 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
10739 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
10740 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
10741 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
10742 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
10743 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
10744 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
10745 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
10746 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
10747 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
10748 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
10749 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
10750 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
10751 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
10752 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
10753 // CHECK11: omp.precond.then:
10754 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
10755 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10756 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
10757 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
10758 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
10759 // CHECK11-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10760 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
10761 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
10762 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10763 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10764 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
10765 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
10766 // CHECK11: cond.true:
10767 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10768 // CHECK11-NEXT: br label [[COND_END:%.*]]
10769 // CHECK11: cond.false:
10770 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10771 // CHECK11-NEXT: br label [[COND_END]]
10772 // CHECK11: cond.end:
10773 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
10774 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
10775 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
10776 // CHECK11-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
10777 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
10778 // CHECK11: omp.inner.for.cond:
10779 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10780 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10781 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
10782 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
10783 // CHECK11: omp.inner.for.body:
10784 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
10785 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10786 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536.omp_outlined.omp_outlined, i32 [[TMP17]], i32 [[TMP18]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
10787 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
10788 // CHECK11: omp.inner.for.inc:
10789 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
10790 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
10791 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
10792 // CHECK11-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
10793 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
10794 // CHECK11: omp.inner.for.end:
10795 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
10796 // CHECK11: omp.loop.exit:
10797 // CHECK11-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10798 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
10799 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
10800 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
10801 // CHECK11: omp.precond.end:
10802 // CHECK11-NEXT: ret void
10805 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l536.omp_outlined.omp_outlined
10806 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
10807 // CHECK11-NEXT: entry:
10808 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
10809 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
10810 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
10811 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
10812 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
10813 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
10814 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
10815 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
10816 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
10817 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
10818 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
10819 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
10820 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
10821 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
10822 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
10823 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
10824 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
10825 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
10826 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
10827 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
10828 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
10829 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
10830 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
10831 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
10832 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
10833 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
10834 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
10835 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
10836 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
10837 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
10838 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
10839 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
10840 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
10841 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
10842 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
10843 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
10844 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
10845 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
10846 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
10847 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
10848 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
10849 // CHECK11: omp.precond.then:
10850 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
10851 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10852 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
10853 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
10854 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
10855 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
10856 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
10857 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
10858 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
10859 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
10860 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
10861 // CHECK11-NEXT: [[TMP12:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10862 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[TMP12]], align 4
10863 // CHECK11-NEXT: call void @__kmpc_dispatch_init_4(ptr @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
10864 // CHECK11-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
10865 // CHECK11: omp.dispatch.cond:
10866 // CHECK11-NEXT: [[TMP14:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10867 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[TMP14]], align 4
10868 // CHECK11-NEXT: [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(ptr @[[GLOB3]], i32 [[TMP15]], ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]])
10869 // CHECK11-NEXT: [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
10870 // CHECK11-NEXT: br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
10871 // CHECK11: omp.dispatch.body:
10872 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
10873 // CHECK11-NEXT: store i32 [[TMP17]], ptr [[DOTOMP_IV]], align 4
10874 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
10875 // CHECK11: omp.inner.for.cond:
10876 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP20:![0-9]+]]
10877 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP20]]
10878 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
10879 // CHECK11-NEXT: br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
10880 // CHECK11: omp.inner.for.body:
10881 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP20]]
10882 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
10883 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
10884 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I3]], align 4, !llvm.access.group [[ACC_GRP20]]
10885 // CHECK11-NEXT: [[TMP21:%.*]] = load ptr, ptr [[TMP2]], align 4, !llvm.access.group [[ACC_GRP20]]
10886 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[I3]], align 4, !llvm.access.group [[ACC_GRP20]]
10887 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP21]], i32 [[TMP22]]
10888 // CHECK11-NEXT: [[TMP23:%.*]] = load double, ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP20]]
10889 // CHECK11-NEXT: [[TMP24:%.*]] = load ptr, ptr [[TMP3]], align 4, !llvm.access.group [[ACC_GRP20]]
10890 // CHECK11-NEXT: [[TMP25:%.*]] = load i32, ptr [[I3]], align 4, !llvm.access.group [[ACC_GRP20]]
10891 // CHECK11-NEXT: [[ARRAYIDX5:%.*]] = getelementptr inbounds double, ptr [[TMP24]], i32 [[TMP25]]
10892 // CHECK11-NEXT: [[TMP26:%.*]] = load double, ptr [[ARRAYIDX5]], align 4, !llvm.access.group [[ACC_GRP20]]
10893 // CHECK11-NEXT: [[ADD6:%.*]] = fadd double [[TMP23]], [[TMP26]]
10894 // CHECK11-NEXT: [[TMP27:%.*]] = load ptr, ptr [[TMP1]], align 4, !llvm.access.group [[ACC_GRP20]]
10895 // CHECK11-NEXT: [[TMP28:%.*]] = load i32, ptr [[I3]], align 4, !llvm.access.group [[ACC_GRP20]]
10896 // CHECK11-NEXT: [[ARRAYIDX7:%.*]] = getelementptr inbounds double, ptr [[TMP27]], i32 [[TMP28]]
10897 // CHECK11-NEXT: store double [[ADD6]], ptr [[ARRAYIDX7]], align 4, !llvm.access.group [[ACC_GRP20]]
10898 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
10899 // CHECK11: omp.body.continue:
10900 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
10901 // CHECK11: omp.inner.for.inc:
10902 // CHECK11-NEXT: [[TMP29:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP20]]
10903 // CHECK11-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP29]], 1
10904 // CHECK11-NEXT: store i32 [[ADD8]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP20]]
10905 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP21:![0-9]+]]
10906 // CHECK11: omp.inner.for.end:
10907 // CHECK11-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
10908 // CHECK11: omp.dispatch.inc:
10909 // CHECK11-NEXT: br label [[OMP_DISPATCH_COND]]
10910 // CHECK11: omp.dispatch.end:
10911 // CHECK11-NEXT: [[TMP30:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10912 // CHECK11-NEXT: [[TMP31:%.*]] = load i32, ptr [[TMP30]], align 4
10913 // CHECK11-NEXT: call void @__kmpc_dispatch_deinit(ptr @[[GLOB3]], i32 [[TMP31]])
10914 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
10915 // CHECK11: omp.precond.end:
10916 // CHECK11-NEXT: ret void
10919 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562
10920 // CHECK11-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
10921 // CHECK11-NEXT: entry:
10922 // CHECK11-NEXT: [[CH_ADDR:%.*]] = alloca i32, align 4
10923 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
10924 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
10925 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
10926 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
10927 // CHECK11-NEXT: store i32 [[CH]], ptr [[CH_ADDR]], align 4
10928 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
10929 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
10930 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
10931 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
10932 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
10933 // CHECK11-NEXT: ret void
10936 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562.omp_outlined
10937 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
10938 // CHECK11-NEXT: entry:
10939 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
10940 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
10941 // CHECK11-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 4
10942 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
10943 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
10944 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
10945 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
10946 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
10947 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
10948 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
10949 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
10950 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
10951 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
10952 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
10953 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
10954 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
10955 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
10956 // CHECK11-NEXT: [[I4:%.*]] = alloca i32, align 4
10957 // CHECK11-NEXT: [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
10958 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
10959 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
10960 // CHECK11-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 4
10961 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
10962 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
10963 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
10964 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
10965 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 4
10966 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 4
10967 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 4
10968 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 4
10969 // CHECK11-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 4
10970 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP0]], align 4
10971 // CHECK11-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
10972 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP1]], align 4
10973 // CHECK11-NEXT: store i32 [[TMP6]], ptr [[DOTCAPTURE_EXPR_1]], align 4
10974 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10975 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
10976 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
10977 // CHECK11-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
10978 // CHECK11-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
10979 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
10980 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
10981 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
10982 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
10983 // CHECK11: omp.precond.then:
10984 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
10985 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
10986 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_COMB_UB]], align 4
10987 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
10988 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
10989 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
10990 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
10991 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
10992 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
10993 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
10994 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
10995 // CHECK11-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
10996 // CHECK11: cond.true:
10997 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
10998 // CHECK11-NEXT: br label [[COND_END:%.*]]
10999 // CHECK11: cond.false:
11000 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
11001 // CHECK11-NEXT: br label [[COND_END]]
11002 // CHECK11: cond.end:
11003 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
11004 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
11005 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
11006 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
11007 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
11008 // CHECK11: omp.inner.for.cond:
11009 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
11010 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
11011 // CHECK11-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
11012 // CHECK11-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
11013 // CHECK11: omp.inner.for.body:
11014 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
11015 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
11016 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
11017 // CHECK11-NEXT: store i32 [[TMP21]], ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
11018 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
11019 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562.omp_outlined.omp_outlined, i32 [[TMP19]], i32 [[TMP20]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]], i32 [[TMP22]])
11020 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
11021 // CHECK11: omp.inner.for.inc:
11022 // CHECK11-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
11023 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
11024 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
11025 // CHECK11-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
11026 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
11027 // CHECK11: omp.inner.for.end:
11028 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
11029 // CHECK11: omp.loop.exit:
11030 // CHECK11-NEXT: [[TMP25:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
11031 // CHECK11-NEXT: [[TMP26:%.*]] = load i32, ptr [[TMP25]], align 4
11032 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP26]])
11033 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
11034 // CHECK11: omp.precond.end:
11035 // CHECK11-NEXT: ret void
11038 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}_main_l562.omp_outlined.omp_outlined
11039 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
11040 // CHECK11-NEXT: entry:
11041 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
11042 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
11043 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
11044 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
11045 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
11046 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
11047 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
11048 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
11049 // CHECK11-NEXT: [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
11050 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
11051 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
11052 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
11053 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
11054 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
11055 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
11056 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
11057 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
11058 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
11059 // CHECK11-NEXT: [[I4:%.*]] = alloca i32, align 4
11060 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
11061 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
11062 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
11063 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
11064 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
11065 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
11066 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
11067 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
11068 // CHECK11-NEXT: store i32 [[DOTCAPTURE_EXPR_]], ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
11069 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
11070 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
11071 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
11072 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
11073 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
11074 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_1]], align 4
11075 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
11076 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
11077 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
11078 // CHECK11-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
11079 // CHECK11-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
11080 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
11081 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
11082 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
11083 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
11084 // CHECK11: omp.precond.then:
11085 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
11086 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
11087 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
11088 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
11089 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
11090 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
11091 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
11092 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
11093 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
11094 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
11095 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
11096 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
11097 // CHECK11-NEXT: [[TMP13:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
11098 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[TMP13]], align 4
11099 // CHECK11-NEXT: call void @__kmpc_dispatch_init_4(ptr @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
11100 // CHECK11-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
11101 // CHECK11: omp.dispatch.cond:
11102 // CHECK11-NEXT: [[TMP15:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
11103 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[TMP15]], align 4
11104 // CHECK11-NEXT: [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(ptr @[[GLOB3]], i32 [[TMP16]], ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]])
11105 // CHECK11-NEXT: [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
11106 // CHECK11-NEXT: br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
11107 // CHECK11: omp.dispatch.body:
11108 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
11109 // CHECK11-NEXT: store i32 [[TMP18]], ptr [[DOTOMP_IV]], align 4
11110 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
11111 // CHECK11: omp.inner.for.cond:
11112 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP23:![0-9]+]]
11113 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP23]]
11114 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
11115 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
11116 // CHECK11: omp.inner.for.body:
11117 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP23]]
11118 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
11119 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
11120 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP23]]
11121 // CHECK11-NEXT: [[TMP22:%.*]] = load ptr, ptr [[TMP2]], align 4, !llvm.access.group [[ACC_GRP23]]
11122 // CHECK11-NEXT: [[TMP23:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP23]]
11123 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds double, ptr [[TMP22]], i32 [[TMP23]]
11124 // CHECK11-NEXT: [[TMP24:%.*]] = load double, ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP23]]
11125 // CHECK11-NEXT: [[TMP25:%.*]] = load ptr, ptr [[TMP3]], align 4, !llvm.access.group [[ACC_GRP23]]
11126 // CHECK11-NEXT: [[TMP26:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP23]]
11127 // CHECK11-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds double, ptr [[TMP25]], i32 [[TMP26]]
11128 // CHECK11-NEXT: [[TMP27:%.*]] = load double, ptr [[ARRAYIDX6]], align 4, !llvm.access.group [[ACC_GRP23]]
11129 // CHECK11-NEXT: [[ADD7:%.*]] = fadd double [[TMP24]], [[TMP27]]
11130 // CHECK11-NEXT: [[TMP28:%.*]] = load ptr, ptr [[TMP1]], align 4, !llvm.access.group [[ACC_GRP23]]
11131 // CHECK11-NEXT: [[TMP29:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP23]]
11132 // CHECK11-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds double, ptr [[TMP28]], i32 [[TMP29]]
11133 // CHECK11-NEXT: store double [[ADD7]], ptr [[ARRAYIDX8]], align 4, !llvm.access.group [[ACC_GRP23]]
11134 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
11135 // CHECK11: omp.body.continue:
11136 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
11137 // CHECK11: omp.inner.for.inc:
11138 // CHECK11-NEXT: [[TMP30:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP23]]
11139 // CHECK11-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP30]], 1
11140 // CHECK11-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP23]]
11141 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP24:![0-9]+]]
11142 // CHECK11: omp.inner.for.end:
11143 // CHECK11-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
11144 // CHECK11: omp.dispatch.inc:
11145 // CHECK11-NEXT: br label [[OMP_DISPATCH_COND]]
11146 // CHECK11: omp.dispatch.end:
11147 // CHECK11-NEXT: [[TMP31:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
11148 // CHECK11-NEXT: [[TMP32:%.*]] = load i32, ptr [[TMP31]], align 4
11149 // CHECK11-NEXT: call void @__kmpc_dispatch_deinit(ptr @[[GLOB3]], i32 [[TMP32]])
11150 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
11151 // CHECK11: omp.precond.end:
11152 // CHECK11-NEXT: ret void
11155 // CHECK11-LABEL: define {{[^@]+}}@_Z5tmainIiET_v
11156 // CHECK11-SAME: () #[[ATTR3:[0-9]+]] comdat {
11157 // CHECK11-NEXT: entry:
11158 // CHECK11-NEXT: [[A:%.*]] = alloca ptr, align 4
11159 // CHECK11-NEXT: [[B:%.*]] = alloca ptr, align 4
11160 // CHECK11-NEXT: [[C:%.*]] = alloca ptr, align 4
11161 // CHECK11-NEXT: [[N:%.*]] = alloca i32, align 4
11162 // CHECK11-NEXT: [[CH:%.*]] = alloca i32, align 4
11163 // CHECK11-NEXT: [[N_CASTED:%.*]] = alloca i32, align 4
11164 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS:%.*]] = alloca [4 x ptr], align 4
11165 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS:%.*]] = alloca [4 x ptr], align 4
11166 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS:%.*]] = alloca [4 x ptr], align 4
11167 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
11168 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
11169 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
11170 // CHECK11-NEXT: [[KERNEL_ARGS:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS:%.*]], align 8
11171 // CHECK11-NEXT: [[N_CASTED3:%.*]] = alloca i32, align 4
11172 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS4:%.*]] = alloca [4 x ptr], align 4
11173 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS5:%.*]] = alloca [4 x ptr], align 4
11174 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS6:%.*]] = alloca [4 x ptr], align 4
11175 // CHECK11-NEXT: [[_TMP7:%.*]] = alloca i32, align 4
11176 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_8:%.*]] = alloca i32, align 4
11177 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_9:%.*]] = alloca i32, align 4
11178 // CHECK11-NEXT: [[KERNEL_ARGS14:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
11179 // CHECK11-NEXT: [[CH_CASTED:%.*]] = alloca i32, align 4
11180 // CHECK11-NEXT: [[N_CASTED17:%.*]] = alloca i32, align 4
11181 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS18:%.*]] = alloca [5 x ptr], align 4
11182 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS19:%.*]] = alloca [5 x ptr], align 4
11183 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS20:%.*]] = alloca [5 x ptr], align 4
11184 // CHECK11-NEXT: [[_TMP21:%.*]] = alloca i32, align 4
11185 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_22:%.*]] = alloca i32, align 4
11186 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_23:%.*]] = alloca i32, align 4
11187 // CHECK11-NEXT: [[KERNEL_ARGS28:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
11188 // CHECK11-NEXT: [[N_CASTED31:%.*]] = alloca i32, align 4
11189 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS32:%.*]] = alloca [4 x ptr], align 4
11190 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS33:%.*]] = alloca [4 x ptr], align 4
11191 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS34:%.*]] = alloca [4 x ptr], align 4
11192 // CHECK11-NEXT: [[_TMP35:%.*]] = alloca i32, align 4
11193 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_36:%.*]] = alloca i32, align 4
11194 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_37:%.*]] = alloca i32, align 4
11195 // CHECK11-NEXT: [[KERNEL_ARGS42:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
11196 // CHECK11-NEXT: [[CH_CASTED45:%.*]] = alloca i32, align 4
11197 // CHECK11-NEXT: [[N_CASTED46:%.*]] = alloca i32, align 4
11198 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS47:%.*]] = alloca [5 x ptr], align 4
11199 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS48:%.*]] = alloca [5 x ptr], align 4
11200 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS49:%.*]] = alloca [5 x ptr], align 4
11201 // CHECK11-NEXT: [[_TMP50:%.*]] = alloca i32, align 4
11202 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_51:%.*]] = alloca i32, align 4
11203 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_52:%.*]] = alloca i32, align 4
11204 // CHECK11-NEXT: [[KERNEL_ARGS57:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
11205 // CHECK11-NEXT: [[N_CASTED60:%.*]] = alloca i32, align 4
11206 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS61:%.*]] = alloca [4 x ptr], align 4
11207 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS62:%.*]] = alloca [4 x ptr], align 4
11208 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS63:%.*]] = alloca [4 x ptr], align 4
11209 // CHECK11-NEXT: [[_TMP64:%.*]] = alloca i32, align 4
11210 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_65:%.*]] = alloca i32, align 4
11211 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_66:%.*]] = alloca i32, align 4
11212 // CHECK11-NEXT: [[KERNEL_ARGS71:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
11213 // CHECK11-NEXT: [[CH_CASTED74:%.*]] = alloca i32, align 4
11214 // CHECK11-NEXT: [[N_CASTED75:%.*]] = alloca i32, align 4
11215 // CHECK11-NEXT: [[DOTOFFLOAD_BASEPTRS76:%.*]] = alloca [5 x ptr], align 4
11216 // CHECK11-NEXT: [[DOTOFFLOAD_PTRS77:%.*]] = alloca [5 x ptr], align 4
11217 // CHECK11-NEXT: [[DOTOFFLOAD_MAPPERS78:%.*]] = alloca [5 x ptr], align 4
11218 // CHECK11-NEXT: [[_TMP79:%.*]] = alloca i32, align 4
11219 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_80:%.*]] = alloca i32, align 4
11220 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_81:%.*]] = alloca i32, align 4
11221 // CHECK11-NEXT: [[KERNEL_ARGS86:%.*]] = alloca [[STRUCT___TGT_KERNEL_ARGUMENTS]], align 8
11222 // CHECK11-NEXT: store i32 10000, ptr [[N]], align 4
11223 // CHECK11-NEXT: store i32 100, ptr [[CH]], align 4
11224 // CHECK11-NEXT: [[TMP0:%.*]] = load i32, ptr [[N]], align 4
11225 // CHECK11-NEXT: store i32 [[TMP0]], ptr [[N_CASTED]], align 4
11226 // CHECK11-NEXT: [[TMP1:%.*]] = load i32, ptr [[N_CASTED]], align 4
11227 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A]], align 4
11228 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B]], align 4
11229 // CHECK11-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C]], align 4
11230 // CHECK11-NEXT: [[TMP5:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
11231 // CHECK11-NEXT: store i32 [[TMP1]], ptr [[TMP5]], align 4
11232 // CHECK11-NEXT: [[TMP6:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
11233 // CHECK11-NEXT: store i32 [[TMP1]], ptr [[TMP6]], align 4
11234 // CHECK11-NEXT: [[TMP7:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 0
11235 // CHECK11-NEXT: store ptr null, ptr [[TMP7]], align 4
11236 // CHECK11-NEXT: [[TMP8:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 1
11237 // CHECK11-NEXT: store ptr [[TMP2]], ptr [[TMP8]], align 4
11238 // CHECK11-NEXT: [[TMP9:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 1
11239 // CHECK11-NEXT: store ptr [[TMP2]], ptr [[TMP9]], align 4
11240 // CHECK11-NEXT: [[TMP10:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 1
11241 // CHECK11-NEXT: store ptr null, ptr [[TMP10]], align 4
11242 // CHECK11-NEXT: [[TMP11:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 2
11243 // CHECK11-NEXT: store ptr [[TMP3]], ptr [[TMP11]], align 4
11244 // CHECK11-NEXT: [[TMP12:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 2
11245 // CHECK11-NEXT: store ptr [[TMP3]], ptr [[TMP12]], align 4
11246 // CHECK11-NEXT: [[TMP13:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 2
11247 // CHECK11-NEXT: store ptr null, ptr [[TMP13]], align 4
11248 // CHECK11-NEXT: [[TMP14:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 3
11249 // CHECK11-NEXT: store ptr [[TMP4]], ptr [[TMP14]], align 4
11250 // CHECK11-NEXT: [[TMP15:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 3
11251 // CHECK11-NEXT: store ptr [[TMP4]], ptr [[TMP15]], align 4
11252 // CHECK11-NEXT: [[TMP16:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS]], i32 0, i32 3
11253 // CHECK11-NEXT: store ptr null, ptr [[TMP16]], align 4
11254 // CHECK11-NEXT: [[TMP17:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS]], i32 0, i32 0
11255 // CHECK11-NEXT: [[TMP18:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS]], i32 0, i32 0
11256 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[N]], align 4
11257 // CHECK11-NEXT: store i32 [[TMP19]], ptr [[DOTCAPTURE_EXPR_]], align 4
11258 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
11259 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP20]], 0
11260 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
11261 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
11262 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
11263 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
11264 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP21]], 1
11265 // CHECK11-NEXT: [[TMP22:%.*]] = zext i32 [[ADD]] to i64
11266 // CHECK11-NEXT: [[TMP23:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 0
11267 // CHECK11-NEXT: store i32 3, ptr [[TMP23]], align 4
11268 // CHECK11-NEXT: [[TMP24:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 1
11269 // CHECK11-NEXT: store i32 4, ptr [[TMP24]], align 4
11270 // CHECK11-NEXT: [[TMP25:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 2
11271 // CHECK11-NEXT: store ptr [[TMP17]], ptr [[TMP25]], align 4
11272 // CHECK11-NEXT: [[TMP26:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 3
11273 // CHECK11-NEXT: store ptr [[TMP18]], ptr [[TMP26]], align 4
11274 // CHECK11-NEXT: [[TMP27:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 4
11275 // CHECK11-NEXT: store ptr @.offload_sizes.13, ptr [[TMP27]], align 4
11276 // CHECK11-NEXT: [[TMP28:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 5
11277 // CHECK11-NEXT: store ptr @.offload_maptypes.14, ptr [[TMP28]], align 4
11278 // CHECK11-NEXT: [[TMP29:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 6
11279 // CHECK11-NEXT: store ptr null, ptr [[TMP29]], align 4
11280 // CHECK11-NEXT: [[TMP30:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 7
11281 // CHECK11-NEXT: store ptr null, ptr [[TMP30]], align 4
11282 // CHECK11-NEXT: [[TMP31:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 8
11283 // CHECK11-NEXT: store i64 [[TMP22]], ptr [[TMP31]], align 8
11284 // CHECK11-NEXT: [[TMP32:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 9
11285 // CHECK11-NEXT: store i64 0, ptr [[TMP32]], align 8
11286 // CHECK11-NEXT: [[TMP33:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 10
11287 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP33]], align 4
11288 // CHECK11-NEXT: [[TMP34:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 11
11289 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP34]], align 4
11290 // CHECK11-NEXT: [[TMP35:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS]], i32 0, i32 12
11291 // CHECK11-NEXT: store i32 0, ptr [[TMP35]], align 4
11292 // CHECK11-NEXT: [[TMP36:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.region_id, ptr [[KERNEL_ARGS]])
11293 // CHECK11-NEXT: [[TMP37:%.*]] = icmp ne i32 [[TMP36]], 0
11294 // CHECK11-NEXT: br i1 [[TMP37]], label [[OMP_OFFLOAD_FAILED:%.*]], label [[OMP_OFFLOAD_CONT:%.*]]
11295 // CHECK11: omp_offload.failed:
11296 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42(i32 [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]]) #[[ATTR2]]
11297 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT]]
11298 // CHECK11: omp_offload.cont:
11299 // CHECK11-NEXT: [[TMP38:%.*]] = load i32, ptr [[N]], align 4
11300 // CHECK11-NEXT: store i32 [[TMP38]], ptr [[N_CASTED3]], align 4
11301 // CHECK11-NEXT: [[TMP39:%.*]] = load i32, ptr [[N_CASTED3]], align 4
11302 // CHECK11-NEXT: [[TMP40:%.*]] = load ptr, ptr [[A]], align 4
11303 // CHECK11-NEXT: [[TMP41:%.*]] = load ptr, ptr [[B]], align 4
11304 // CHECK11-NEXT: [[TMP42:%.*]] = load ptr, ptr [[C]], align 4
11305 // CHECK11-NEXT: [[TMP43:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
11306 // CHECK11-NEXT: store i32 [[TMP39]], ptr [[TMP43]], align 4
11307 // CHECK11-NEXT: [[TMP44:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
11308 // CHECK11-NEXT: store i32 [[TMP39]], ptr [[TMP44]], align 4
11309 // CHECK11-NEXT: [[TMP45:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 0
11310 // CHECK11-NEXT: store ptr null, ptr [[TMP45]], align 4
11311 // CHECK11-NEXT: [[TMP46:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 1
11312 // CHECK11-NEXT: store ptr [[TMP40]], ptr [[TMP46]], align 4
11313 // CHECK11-NEXT: [[TMP47:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 1
11314 // CHECK11-NEXT: store ptr [[TMP40]], ptr [[TMP47]], align 4
11315 // CHECK11-NEXT: [[TMP48:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 1
11316 // CHECK11-NEXT: store ptr null, ptr [[TMP48]], align 4
11317 // CHECK11-NEXT: [[TMP49:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 2
11318 // CHECK11-NEXT: store ptr [[TMP41]], ptr [[TMP49]], align 4
11319 // CHECK11-NEXT: [[TMP50:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 2
11320 // CHECK11-NEXT: store ptr [[TMP41]], ptr [[TMP50]], align 4
11321 // CHECK11-NEXT: [[TMP51:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 2
11322 // CHECK11-NEXT: store ptr null, ptr [[TMP51]], align 4
11323 // CHECK11-NEXT: [[TMP52:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 3
11324 // CHECK11-NEXT: store ptr [[TMP42]], ptr [[TMP52]], align 4
11325 // CHECK11-NEXT: [[TMP53:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 3
11326 // CHECK11-NEXT: store ptr [[TMP42]], ptr [[TMP53]], align 4
11327 // CHECK11-NEXT: [[TMP54:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS6]], i32 0, i32 3
11328 // CHECK11-NEXT: store ptr null, ptr [[TMP54]], align 4
11329 // CHECK11-NEXT: [[TMP55:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS4]], i32 0, i32 0
11330 // CHECK11-NEXT: [[TMP56:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS5]], i32 0, i32 0
11331 // CHECK11-NEXT: [[TMP57:%.*]] = load i32, ptr [[N]], align 4
11332 // CHECK11-NEXT: store i32 [[TMP57]], ptr [[DOTCAPTURE_EXPR_8]], align 4
11333 // CHECK11-NEXT: [[TMP58:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_8]], align 4
11334 // CHECK11-NEXT: [[SUB10:%.*]] = sub nsw i32 [[TMP58]], 0
11335 // CHECK11-NEXT: [[DIV11:%.*]] = sdiv i32 [[SUB10]], 1
11336 // CHECK11-NEXT: [[SUB12:%.*]] = sub nsw i32 [[DIV11]], 1
11337 // CHECK11-NEXT: store i32 [[SUB12]], ptr [[DOTCAPTURE_EXPR_9]], align 4
11338 // CHECK11-NEXT: [[TMP59:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_9]], align 4
11339 // CHECK11-NEXT: [[ADD13:%.*]] = add nsw i32 [[TMP59]], 1
11340 // CHECK11-NEXT: [[TMP60:%.*]] = zext i32 [[ADD13]] to i64
11341 // CHECK11-NEXT: [[TMP61:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 0
11342 // CHECK11-NEXT: store i32 3, ptr [[TMP61]], align 4
11343 // CHECK11-NEXT: [[TMP62:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 1
11344 // CHECK11-NEXT: store i32 4, ptr [[TMP62]], align 4
11345 // CHECK11-NEXT: [[TMP63:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 2
11346 // CHECK11-NEXT: store ptr [[TMP55]], ptr [[TMP63]], align 4
11347 // CHECK11-NEXT: [[TMP64:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 3
11348 // CHECK11-NEXT: store ptr [[TMP56]], ptr [[TMP64]], align 4
11349 // CHECK11-NEXT: [[TMP65:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 4
11350 // CHECK11-NEXT: store ptr @.offload_sizes.15, ptr [[TMP65]], align 4
11351 // CHECK11-NEXT: [[TMP66:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 5
11352 // CHECK11-NEXT: store ptr @.offload_maptypes.16, ptr [[TMP66]], align 4
11353 // CHECK11-NEXT: [[TMP67:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 6
11354 // CHECK11-NEXT: store ptr null, ptr [[TMP67]], align 4
11355 // CHECK11-NEXT: [[TMP68:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 7
11356 // CHECK11-NEXT: store ptr null, ptr [[TMP68]], align 4
11357 // CHECK11-NEXT: [[TMP69:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 8
11358 // CHECK11-NEXT: store i64 [[TMP60]], ptr [[TMP69]], align 8
11359 // CHECK11-NEXT: [[TMP70:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 9
11360 // CHECK11-NEXT: store i64 0, ptr [[TMP70]], align 8
11361 // CHECK11-NEXT: [[TMP71:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 10
11362 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP71]], align 4
11363 // CHECK11-NEXT: [[TMP72:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 11
11364 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP72]], align 4
11365 // CHECK11-NEXT: [[TMP73:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS14]], i32 0, i32 12
11366 // CHECK11-NEXT: store i32 0, ptr [[TMP73]], align 4
11367 // CHECK11-NEXT: [[TMP74:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51.region_id, ptr [[KERNEL_ARGS14]])
11368 // CHECK11-NEXT: [[TMP75:%.*]] = icmp ne i32 [[TMP74]], 0
11369 // CHECK11-NEXT: br i1 [[TMP75]], label [[OMP_OFFLOAD_FAILED15:%.*]], label [[OMP_OFFLOAD_CONT16:%.*]]
11370 // CHECK11: omp_offload.failed15:
11371 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51(i32 [[TMP39]], ptr [[TMP40]], ptr [[TMP41]], ptr [[TMP42]]) #[[ATTR2]]
11372 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT16]]
11373 // CHECK11: omp_offload.cont16:
11374 // CHECK11-NEXT: [[TMP76:%.*]] = load i32, ptr [[CH]], align 4
11375 // CHECK11-NEXT: store i32 [[TMP76]], ptr [[CH_CASTED]], align 4
11376 // CHECK11-NEXT: [[TMP77:%.*]] = load i32, ptr [[CH_CASTED]], align 4
11377 // CHECK11-NEXT: [[TMP78:%.*]] = load i32, ptr [[N]], align 4
11378 // CHECK11-NEXT: store i32 [[TMP78]], ptr [[N_CASTED17]], align 4
11379 // CHECK11-NEXT: [[TMP79:%.*]] = load i32, ptr [[N_CASTED17]], align 4
11380 // CHECK11-NEXT: [[TMP80:%.*]] = load ptr, ptr [[A]], align 4
11381 // CHECK11-NEXT: [[TMP81:%.*]] = load ptr, ptr [[B]], align 4
11382 // CHECK11-NEXT: [[TMP82:%.*]] = load ptr, ptr [[C]], align 4
11383 // CHECK11-NEXT: [[TMP83:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 0
11384 // CHECK11-NEXT: store i32 [[TMP77]], ptr [[TMP83]], align 4
11385 // CHECK11-NEXT: [[TMP84:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 0
11386 // CHECK11-NEXT: store i32 [[TMP77]], ptr [[TMP84]], align 4
11387 // CHECK11-NEXT: [[TMP85:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i32 0, i32 0
11388 // CHECK11-NEXT: store ptr null, ptr [[TMP85]], align 4
11389 // CHECK11-NEXT: [[TMP86:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 1
11390 // CHECK11-NEXT: store i32 [[TMP79]], ptr [[TMP86]], align 4
11391 // CHECK11-NEXT: [[TMP87:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 1
11392 // CHECK11-NEXT: store i32 [[TMP79]], ptr [[TMP87]], align 4
11393 // CHECK11-NEXT: [[TMP88:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i32 0, i32 1
11394 // CHECK11-NEXT: store ptr null, ptr [[TMP88]], align 4
11395 // CHECK11-NEXT: [[TMP89:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 2
11396 // CHECK11-NEXT: store ptr [[TMP80]], ptr [[TMP89]], align 4
11397 // CHECK11-NEXT: [[TMP90:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 2
11398 // CHECK11-NEXT: store ptr [[TMP80]], ptr [[TMP90]], align 4
11399 // CHECK11-NEXT: [[TMP91:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i32 0, i32 2
11400 // CHECK11-NEXT: store ptr null, ptr [[TMP91]], align 4
11401 // CHECK11-NEXT: [[TMP92:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 3
11402 // CHECK11-NEXT: store ptr [[TMP81]], ptr [[TMP92]], align 4
11403 // CHECK11-NEXT: [[TMP93:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 3
11404 // CHECK11-NEXT: store ptr [[TMP81]], ptr [[TMP93]], align 4
11405 // CHECK11-NEXT: [[TMP94:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i32 0, i32 3
11406 // CHECK11-NEXT: store ptr null, ptr [[TMP94]], align 4
11407 // CHECK11-NEXT: [[TMP95:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 4
11408 // CHECK11-NEXT: store ptr [[TMP82]], ptr [[TMP95]], align 4
11409 // CHECK11-NEXT: [[TMP96:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 4
11410 // CHECK11-NEXT: store ptr [[TMP82]], ptr [[TMP96]], align 4
11411 // CHECK11-NEXT: [[TMP97:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS20]], i32 0, i32 4
11412 // CHECK11-NEXT: store ptr null, ptr [[TMP97]], align 4
11413 // CHECK11-NEXT: [[TMP98:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS18]], i32 0, i32 0
11414 // CHECK11-NEXT: [[TMP99:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS19]], i32 0, i32 0
11415 // CHECK11-NEXT: [[TMP100:%.*]] = load i32, ptr [[N]], align 4
11416 // CHECK11-NEXT: store i32 [[TMP100]], ptr [[DOTCAPTURE_EXPR_22]], align 4
11417 // CHECK11-NEXT: [[TMP101:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_22]], align 4
11418 // CHECK11-NEXT: [[SUB24:%.*]] = sub nsw i32 [[TMP101]], 0
11419 // CHECK11-NEXT: [[DIV25:%.*]] = sdiv i32 [[SUB24]], 1
11420 // CHECK11-NEXT: [[SUB26:%.*]] = sub nsw i32 [[DIV25]], 1
11421 // CHECK11-NEXT: store i32 [[SUB26]], ptr [[DOTCAPTURE_EXPR_23]], align 4
11422 // CHECK11-NEXT: [[TMP102:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_23]], align 4
11423 // CHECK11-NEXT: [[ADD27:%.*]] = add nsw i32 [[TMP102]], 1
11424 // CHECK11-NEXT: [[TMP103:%.*]] = zext i32 [[ADD27]] to i64
11425 // CHECK11-NEXT: [[TMP104:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 0
11426 // CHECK11-NEXT: store i32 3, ptr [[TMP104]], align 4
11427 // CHECK11-NEXT: [[TMP105:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 1
11428 // CHECK11-NEXT: store i32 5, ptr [[TMP105]], align 4
11429 // CHECK11-NEXT: [[TMP106:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 2
11430 // CHECK11-NEXT: store ptr [[TMP98]], ptr [[TMP106]], align 4
11431 // CHECK11-NEXT: [[TMP107:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 3
11432 // CHECK11-NEXT: store ptr [[TMP99]], ptr [[TMP107]], align 4
11433 // CHECK11-NEXT: [[TMP108:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 4
11434 // CHECK11-NEXT: store ptr @.offload_sizes.17, ptr [[TMP108]], align 4
11435 // CHECK11-NEXT: [[TMP109:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 5
11436 // CHECK11-NEXT: store ptr @.offload_maptypes.18, ptr [[TMP109]], align 4
11437 // CHECK11-NEXT: [[TMP110:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 6
11438 // CHECK11-NEXT: store ptr null, ptr [[TMP110]], align 4
11439 // CHECK11-NEXT: [[TMP111:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 7
11440 // CHECK11-NEXT: store ptr null, ptr [[TMP111]], align 4
11441 // CHECK11-NEXT: [[TMP112:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 8
11442 // CHECK11-NEXT: store i64 [[TMP103]], ptr [[TMP112]], align 8
11443 // CHECK11-NEXT: [[TMP113:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 9
11444 // CHECK11-NEXT: store i64 0, ptr [[TMP113]], align 8
11445 // CHECK11-NEXT: [[TMP114:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 10
11446 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP114]], align 4
11447 // CHECK11-NEXT: [[TMP115:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 11
11448 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP115]], align 4
11449 // CHECK11-NEXT: [[TMP116:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS28]], i32 0, i32 12
11450 // CHECK11-NEXT: store i32 0, ptr [[TMP116]], align 4
11451 // CHECK11-NEXT: [[TMP117:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59.region_id, ptr [[KERNEL_ARGS28]])
11452 // CHECK11-NEXT: [[TMP118:%.*]] = icmp ne i32 [[TMP117]], 0
11453 // CHECK11-NEXT: br i1 [[TMP118]], label [[OMP_OFFLOAD_FAILED29:%.*]], label [[OMP_OFFLOAD_CONT30:%.*]]
11454 // CHECK11: omp_offload.failed29:
11455 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59(i32 [[TMP77]], i32 [[TMP79]], ptr [[TMP80]], ptr [[TMP81]], ptr [[TMP82]]) #[[ATTR2]]
11456 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT30]]
11457 // CHECK11: omp_offload.cont30:
11458 // CHECK11-NEXT: [[TMP119:%.*]] = load i32, ptr [[N]], align 4
11459 // CHECK11-NEXT: store i32 [[TMP119]], ptr [[N_CASTED31]], align 4
11460 // CHECK11-NEXT: [[TMP120:%.*]] = load i32, ptr [[N_CASTED31]], align 4
11461 // CHECK11-NEXT: [[TMP121:%.*]] = load ptr, ptr [[A]], align 4
11462 // CHECK11-NEXT: [[TMP122:%.*]] = load ptr, ptr [[B]], align 4
11463 // CHECK11-NEXT: [[TMP123:%.*]] = load ptr, ptr [[C]], align 4
11464 // CHECK11-NEXT: [[TMP124:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 0
11465 // CHECK11-NEXT: store i32 [[TMP120]], ptr [[TMP124]], align 4
11466 // CHECK11-NEXT: [[TMP125:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 0
11467 // CHECK11-NEXT: store i32 [[TMP120]], ptr [[TMP125]], align 4
11468 // CHECK11-NEXT: [[TMP126:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i32 0, i32 0
11469 // CHECK11-NEXT: store ptr null, ptr [[TMP126]], align 4
11470 // CHECK11-NEXT: [[TMP127:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 1
11471 // CHECK11-NEXT: store ptr [[TMP121]], ptr [[TMP127]], align 4
11472 // CHECK11-NEXT: [[TMP128:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 1
11473 // CHECK11-NEXT: store ptr [[TMP121]], ptr [[TMP128]], align 4
11474 // CHECK11-NEXT: [[TMP129:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i32 0, i32 1
11475 // CHECK11-NEXT: store ptr null, ptr [[TMP129]], align 4
11476 // CHECK11-NEXT: [[TMP130:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 2
11477 // CHECK11-NEXT: store ptr [[TMP122]], ptr [[TMP130]], align 4
11478 // CHECK11-NEXT: [[TMP131:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 2
11479 // CHECK11-NEXT: store ptr [[TMP122]], ptr [[TMP131]], align 4
11480 // CHECK11-NEXT: [[TMP132:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i32 0, i32 2
11481 // CHECK11-NEXT: store ptr null, ptr [[TMP132]], align 4
11482 // CHECK11-NEXT: [[TMP133:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 3
11483 // CHECK11-NEXT: store ptr [[TMP123]], ptr [[TMP133]], align 4
11484 // CHECK11-NEXT: [[TMP134:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 3
11485 // CHECK11-NEXT: store ptr [[TMP123]], ptr [[TMP134]], align 4
11486 // CHECK11-NEXT: [[TMP135:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS34]], i32 0, i32 3
11487 // CHECK11-NEXT: store ptr null, ptr [[TMP135]], align 4
11488 // CHECK11-NEXT: [[TMP136:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS32]], i32 0, i32 0
11489 // CHECK11-NEXT: [[TMP137:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS33]], i32 0, i32 0
11490 // CHECK11-NEXT: [[TMP138:%.*]] = load i32, ptr [[N]], align 4
11491 // CHECK11-NEXT: store i32 [[TMP138]], ptr [[DOTCAPTURE_EXPR_36]], align 4
11492 // CHECK11-NEXT: [[TMP139:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_36]], align 4
11493 // CHECK11-NEXT: [[SUB38:%.*]] = sub nsw i32 [[TMP139]], 0
11494 // CHECK11-NEXT: [[DIV39:%.*]] = sdiv i32 [[SUB38]], 1
11495 // CHECK11-NEXT: [[SUB40:%.*]] = sub nsw i32 [[DIV39]], 1
11496 // CHECK11-NEXT: store i32 [[SUB40]], ptr [[DOTCAPTURE_EXPR_37]], align 4
11497 // CHECK11-NEXT: [[TMP140:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_37]], align 4
11498 // CHECK11-NEXT: [[ADD41:%.*]] = add nsw i32 [[TMP140]], 1
11499 // CHECK11-NEXT: [[TMP141:%.*]] = zext i32 [[ADD41]] to i64
11500 // CHECK11-NEXT: [[TMP142:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 0
11501 // CHECK11-NEXT: store i32 3, ptr [[TMP142]], align 4
11502 // CHECK11-NEXT: [[TMP143:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 1
11503 // CHECK11-NEXT: store i32 4, ptr [[TMP143]], align 4
11504 // CHECK11-NEXT: [[TMP144:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 2
11505 // CHECK11-NEXT: store ptr [[TMP136]], ptr [[TMP144]], align 4
11506 // CHECK11-NEXT: [[TMP145:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 3
11507 // CHECK11-NEXT: store ptr [[TMP137]], ptr [[TMP145]], align 4
11508 // CHECK11-NEXT: [[TMP146:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 4
11509 // CHECK11-NEXT: store ptr @.offload_sizes.19, ptr [[TMP146]], align 4
11510 // CHECK11-NEXT: [[TMP147:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 5
11511 // CHECK11-NEXT: store ptr @.offload_maptypes.20, ptr [[TMP147]], align 4
11512 // CHECK11-NEXT: [[TMP148:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 6
11513 // CHECK11-NEXT: store ptr null, ptr [[TMP148]], align 4
11514 // CHECK11-NEXT: [[TMP149:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 7
11515 // CHECK11-NEXT: store ptr null, ptr [[TMP149]], align 4
11516 // CHECK11-NEXT: [[TMP150:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 8
11517 // CHECK11-NEXT: store i64 [[TMP141]], ptr [[TMP150]], align 8
11518 // CHECK11-NEXT: [[TMP151:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 9
11519 // CHECK11-NEXT: store i64 0, ptr [[TMP151]], align 8
11520 // CHECK11-NEXT: [[TMP152:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 10
11521 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP152]], align 4
11522 // CHECK11-NEXT: [[TMP153:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 11
11523 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP153]], align 4
11524 // CHECK11-NEXT: [[TMP154:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS42]], i32 0, i32 12
11525 // CHECK11-NEXT: store i32 0, ptr [[TMP154]], align 4
11526 // CHECK11-NEXT: [[TMP155:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67.region_id, ptr [[KERNEL_ARGS42]])
11527 // CHECK11-NEXT: [[TMP156:%.*]] = icmp ne i32 [[TMP155]], 0
11528 // CHECK11-NEXT: br i1 [[TMP156]], label [[OMP_OFFLOAD_FAILED43:%.*]], label [[OMP_OFFLOAD_CONT44:%.*]]
11529 // CHECK11: omp_offload.failed43:
11530 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67(i32 [[TMP120]], ptr [[TMP121]], ptr [[TMP122]], ptr [[TMP123]]) #[[ATTR2]]
11531 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT44]]
11532 // CHECK11: omp_offload.cont44:
11533 // CHECK11-NEXT: [[TMP157:%.*]] = load i32, ptr [[CH]], align 4
11534 // CHECK11-NEXT: store i32 [[TMP157]], ptr [[CH_CASTED45]], align 4
11535 // CHECK11-NEXT: [[TMP158:%.*]] = load i32, ptr [[CH_CASTED45]], align 4
11536 // CHECK11-NEXT: [[TMP159:%.*]] = load i32, ptr [[N]], align 4
11537 // CHECK11-NEXT: store i32 [[TMP159]], ptr [[N_CASTED46]], align 4
11538 // CHECK11-NEXT: [[TMP160:%.*]] = load i32, ptr [[N_CASTED46]], align 4
11539 // CHECK11-NEXT: [[TMP161:%.*]] = load ptr, ptr [[A]], align 4
11540 // CHECK11-NEXT: [[TMP162:%.*]] = load ptr, ptr [[B]], align 4
11541 // CHECK11-NEXT: [[TMP163:%.*]] = load ptr, ptr [[C]], align 4
11542 // CHECK11-NEXT: [[TMP164:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 0
11543 // CHECK11-NEXT: store i32 [[TMP158]], ptr [[TMP164]], align 4
11544 // CHECK11-NEXT: [[TMP165:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 0
11545 // CHECK11-NEXT: store i32 [[TMP158]], ptr [[TMP165]], align 4
11546 // CHECK11-NEXT: [[TMP166:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i32 0, i32 0
11547 // CHECK11-NEXT: store ptr null, ptr [[TMP166]], align 4
11548 // CHECK11-NEXT: [[TMP167:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 1
11549 // CHECK11-NEXT: store i32 [[TMP160]], ptr [[TMP167]], align 4
11550 // CHECK11-NEXT: [[TMP168:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 1
11551 // CHECK11-NEXT: store i32 [[TMP160]], ptr [[TMP168]], align 4
11552 // CHECK11-NEXT: [[TMP169:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i32 0, i32 1
11553 // CHECK11-NEXT: store ptr null, ptr [[TMP169]], align 4
11554 // CHECK11-NEXT: [[TMP170:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 2
11555 // CHECK11-NEXT: store ptr [[TMP161]], ptr [[TMP170]], align 4
11556 // CHECK11-NEXT: [[TMP171:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 2
11557 // CHECK11-NEXT: store ptr [[TMP161]], ptr [[TMP171]], align 4
11558 // CHECK11-NEXT: [[TMP172:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i32 0, i32 2
11559 // CHECK11-NEXT: store ptr null, ptr [[TMP172]], align 4
11560 // CHECK11-NEXT: [[TMP173:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 3
11561 // CHECK11-NEXT: store ptr [[TMP162]], ptr [[TMP173]], align 4
11562 // CHECK11-NEXT: [[TMP174:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 3
11563 // CHECK11-NEXT: store ptr [[TMP162]], ptr [[TMP174]], align 4
11564 // CHECK11-NEXT: [[TMP175:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i32 0, i32 3
11565 // CHECK11-NEXT: store ptr null, ptr [[TMP175]], align 4
11566 // CHECK11-NEXT: [[TMP176:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 4
11567 // CHECK11-NEXT: store ptr [[TMP163]], ptr [[TMP176]], align 4
11568 // CHECK11-NEXT: [[TMP177:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 4
11569 // CHECK11-NEXT: store ptr [[TMP163]], ptr [[TMP177]], align 4
11570 // CHECK11-NEXT: [[TMP178:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS49]], i32 0, i32 4
11571 // CHECK11-NEXT: store ptr null, ptr [[TMP178]], align 4
11572 // CHECK11-NEXT: [[TMP179:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS47]], i32 0, i32 0
11573 // CHECK11-NEXT: [[TMP180:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS48]], i32 0, i32 0
11574 // CHECK11-NEXT: [[TMP181:%.*]] = load i32, ptr [[N]], align 4
11575 // CHECK11-NEXT: store i32 [[TMP181]], ptr [[DOTCAPTURE_EXPR_51]], align 4
11576 // CHECK11-NEXT: [[TMP182:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_51]], align 4
11577 // CHECK11-NEXT: [[SUB53:%.*]] = sub nsw i32 [[TMP182]], 0
11578 // CHECK11-NEXT: [[DIV54:%.*]] = sdiv i32 [[SUB53]], 1
11579 // CHECK11-NEXT: [[SUB55:%.*]] = sub nsw i32 [[DIV54]], 1
11580 // CHECK11-NEXT: store i32 [[SUB55]], ptr [[DOTCAPTURE_EXPR_52]], align 4
11581 // CHECK11-NEXT: [[TMP183:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_52]], align 4
11582 // CHECK11-NEXT: [[ADD56:%.*]] = add nsw i32 [[TMP183]], 1
11583 // CHECK11-NEXT: [[TMP184:%.*]] = zext i32 [[ADD56]] to i64
11584 // CHECK11-NEXT: [[TMP185:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 0
11585 // CHECK11-NEXT: store i32 3, ptr [[TMP185]], align 4
11586 // CHECK11-NEXT: [[TMP186:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 1
11587 // CHECK11-NEXT: store i32 5, ptr [[TMP186]], align 4
11588 // CHECK11-NEXT: [[TMP187:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 2
11589 // CHECK11-NEXT: store ptr [[TMP179]], ptr [[TMP187]], align 4
11590 // CHECK11-NEXT: [[TMP188:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 3
11591 // CHECK11-NEXT: store ptr [[TMP180]], ptr [[TMP188]], align 4
11592 // CHECK11-NEXT: [[TMP189:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 4
11593 // CHECK11-NEXT: store ptr @.offload_sizes.21, ptr [[TMP189]], align 4
11594 // CHECK11-NEXT: [[TMP190:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 5
11595 // CHECK11-NEXT: store ptr @.offload_maptypes.22, ptr [[TMP190]], align 4
11596 // CHECK11-NEXT: [[TMP191:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 6
11597 // CHECK11-NEXT: store ptr null, ptr [[TMP191]], align 4
11598 // CHECK11-NEXT: [[TMP192:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 7
11599 // CHECK11-NEXT: store ptr null, ptr [[TMP192]], align 4
11600 // CHECK11-NEXT: [[TMP193:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 8
11601 // CHECK11-NEXT: store i64 [[TMP184]], ptr [[TMP193]], align 8
11602 // CHECK11-NEXT: [[TMP194:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 9
11603 // CHECK11-NEXT: store i64 0, ptr [[TMP194]], align 8
11604 // CHECK11-NEXT: [[TMP195:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 10
11605 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP195]], align 4
11606 // CHECK11-NEXT: [[TMP196:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 11
11607 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP196]], align 4
11608 // CHECK11-NEXT: [[TMP197:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS57]], i32 0, i32 12
11609 // CHECK11-NEXT: store i32 0, ptr [[TMP197]], align 4
11610 // CHECK11-NEXT: [[TMP198:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75.region_id, ptr [[KERNEL_ARGS57]])
11611 // CHECK11-NEXT: [[TMP199:%.*]] = icmp ne i32 [[TMP198]], 0
11612 // CHECK11-NEXT: br i1 [[TMP199]], label [[OMP_OFFLOAD_FAILED58:%.*]], label [[OMP_OFFLOAD_CONT59:%.*]]
11613 // CHECK11: omp_offload.failed58:
11614 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75(i32 [[TMP158]], i32 [[TMP160]], ptr [[TMP161]], ptr [[TMP162]], ptr [[TMP163]]) #[[ATTR2]]
11615 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT59]]
11616 // CHECK11: omp_offload.cont59:
11617 // CHECK11-NEXT: [[TMP200:%.*]] = load i32, ptr [[N]], align 4
11618 // CHECK11-NEXT: store i32 [[TMP200]], ptr [[N_CASTED60]], align 4
11619 // CHECK11-NEXT: [[TMP201:%.*]] = load i32, ptr [[N_CASTED60]], align 4
11620 // CHECK11-NEXT: [[TMP202:%.*]] = load ptr, ptr [[A]], align 4
11621 // CHECK11-NEXT: [[TMP203:%.*]] = load ptr, ptr [[B]], align 4
11622 // CHECK11-NEXT: [[TMP204:%.*]] = load ptr, ptr [[C]], align 4
11623 // CHECK11-NEXT: [[TMP205:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 0
11624 // CHECK11-NEXT: store i32 [[TMP201]], ptr [[TMP205]], align 4
11625 // CHECK11-NEXT: [[TMP206:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 0
11626 // CHECK11-NEXT: store i32 [[TMP201]], ptr [[TMP206]], align 4
11627 // CHECK11-NEXT: [[TMP207:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i32 0, i32 0
11628 // CHECK11-NEXT: store ptr null, ptr [[TMP207]], align 4
11629 // CHECK11-NEXT: [[TMP208:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 1
11630 // CHECK11-NEXT: store ptr [[TMP202]], ptr [[TMP208]], align 4
11631 // CHECK11-NEXT: [[TMP209:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 1
11632 // CHECK11-NEXT: store ptr [[TMP202]], ptr [[TMP209]], align 4
11633 // CHECK11-NEXT: [[TMP210:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i32 0, i32 1
11634 // CHECK11-NEXT: store ptr null, ptr [[TMP210]], align 4
11635 // CHECK11-NEXT: [[TMP211:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 2
11636 // CHECK11-NEXT: store ptr [[TMP203]], ptr [[TMP211]], align 4
11637 // CHECK11-NEXT: [[TMP212:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 2
11638 // CHECK11-NEXT: store ptr [[TMP203]], ptr [[TMP212]], align 4
11639 // CHECK11-NEXT: [[TMP213:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i32 0, i32 2
11640 // CHECK11-NEXT: store ptr null, ptr [[TMP213]], align 4
11641 // CHECK11-NEXT: [[TMP214:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 3
11642 // CHECK11-NEXT: store ptr [[TMP204]], ptr [[TMP214]], align 4
11643 // CHECK11-NEXT: [[TMP215:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 3
11644 // CHECK11-NEXT: store ptr [[TMP204]], ptr [[TMP215]], align 4
11645 // CHECK11-NEXT: [[TMP216:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_MAPPERS63]], i32 0, i32 3
11646 // CHECK11-NEXT: store ptr null, ptr [[TMP216]], align 4
11647 // CHECK11-NEXT: [[TMP217:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_BASEPTRS61]], i32 0, i32 0
11648 // CHECK11-NEXT: [[TMP218:%.*]] = getelementptr inbounds [4 x ptr], ptr [[DOTOFFLOAD_PTRS62]], i32 0, i32 0
11649 // CHECK11-NEXT: [[TMP219:%.*]] = load i32, ptr [[N]], align 4
11650 // CHECK11-NEXT: store i32 [[TMP219]], ptr [[DOTCAPTURE_EXPR_65]], align 4
11651 // CHECK11-NEXT: [[TMP220:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_65]], align 4
11652 // CHECK11-NEXT: [[SUB67:%.*]] = sub nsw i32 [[TMP220]], 0
11653 // CHECK11-NEXT: [[DIV68:%.*]] = sdiv i32 [[SUB67]], 1
11654 // CHECK11-NEXT: [[SUB69:%.*]] = sub nsw i32 [[DIV68]], 1
11655 // CHECK11-NEXT: store i32 [[SUB69]], ptr [[DOTCAPTURE_EXPR_66]], align 4
11656 // CHECK11-NEXT: [[TMP221:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_66]], align 4
11657 // CHECK11-NEXT: [[ADD70:%.*]] = add nsw i32 [[TMP221]], 1
11658 // CHECK11-NEXT: [[TMP222:%.*]] = zext i32 [[ADD70]] to i64
11659 // CHECK11-NEXT: [[TMP223:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 0
11660 // CHECK11-NEXT: store i32 3, ptr [[TMP223]], align 4
11661 // CHECK11-NEXT: [[TMP224:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 1
11662 // CHECK11-NEXT: store i32 4, ptr [[TMP224]], align 4
11663 // CHECK11-NEXT: [[TMP225:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 2
11664 // CHECK11-NEXT: store ptr [[TMP217]], ptr [[TMP225]], align 4
11665 // CHECK11-NEXT: [[TMP226:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 3
11666 // CHECK11-NEXT: store ptr [[TMP218]], ptr [[TMP226]], align 4
11667 // CHECK11-NEXT: [[TMP227:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 4
11668 // CHECK11-NEXT: store ptr @.offload_sizes.23, ptr [[TMP227]], align 4
11669 // CHECK11-NEXT: [[TMP228:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 5
11670 // CHECK11-NEXT: store ptr @.offload_maptypes.24, ptr [[TMP228]], align 4
11671 // CHECK11-NEXT: [[TMP229:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 6
11672 // CHECK11-NEXT: store ptr null, ptr [[TMP229]], align 4
11673 // CHECK11-NEXT: [[TMP230:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 7
11674 // CHECK11-NEXT: store ptr null, ptr [[TMP230]], align 4
11675 // CHECK11-NEXT: [[TMP231:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 8
11676 // CHECK11-NEXT: store i64 [[TMP222]], ptr [[TMP231]], align 8
11677 // CHECK11-NEXT: [[TMP232:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 9
11678 // CHECK11-NEXT: store i64 0, ptr [[TMP232]], align 8
11679 // CHECK11-NEXT: [[TMP233:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 10
11680 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP233]], align 4
11681 // CHECK11-NEXT: [[TMP234:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 11
11682 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP234]], align 4
11683 // CHECK11-NEXT: [[TMP235:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS71]], i32 0, i32 12
11684 // CHECK11-NEXT: store i32 0, ptr [[TMP235]], align 4
11685 // CHECK11-NEXT: [[TMP236:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83.region_id, ptr [[KERNEL_ARGS71]])
11686 // CHECK11-NEXT: [[TMP237:%.*]] = icmp ne i32 [[TMP236]], 0
11687 // CHECK11-NEXT: br i1 [[TMP237]], label [[OMP_OFFLOAD_FAILED72:%.*]], label [[OMP_OFFLOAD_CONT73:%.*]]
11688 // CHECK11: omp_offload.failed72:
11689 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83(i32 [[TMP201]], ptr [[TMP202]], ptr [[TMP203]], ptr [[TMP204]]) #[[ATTR2]]
11690 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT73]]
11691 // CHECK11: omp_offload.cont73:
11692 // CHECK11-NEXT: [[TMP238:%.*]] = load i32, ptr [[CH]], align 4
11693 // CHECK11-NEXT: store i32 [[TMP238]], ptr [[CH_CASTED74]], align 4
11694 // CHECK11-NEXT: [[TMP239:%.*]] = load i32, ptr [[CH_CASTED74]], align 4
11695 // CHECK11-NEXT: [[TMP240:%.*]] = load i32, ptr [[N]], align 4
11696 // CHECK11-NEXT: store i32 [[TMP240]], ptr [[N_CASTED75]], align 4
11697 // CHECK11-NEXT: [[TMP241:%.*]] = load i32, ptr [[N_CASTED75]], align 4
11698 // CHECK11-NEXT: [[TMP242:%.*]] = load ptr, ptr [[A]], align 4
11699 // CHECK11-NEXT: [[TMP243:%.*]] = load ptr, ptr [[B]], align 4
11700 // CHECK11-NEXT: [[TMP244:%.*]] = load ptr, ptr [[C]], align 4
11701 // CHECK11-NEXT: [[TMP245:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 0
11702 // CHECK11-NEXT: store i32 [[TMP239]], ptr [[TMP245]], align 4
11703 // CHECK11-NEXT: [[TMP246:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 0
11704 // CHECK11-NEXT: store i32 [[TMP239]], ptr [[TMP246]], align 4
11705 // CHECK11-NEXT: [[TMP247:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i32 0, i32 0
11706 // CHECK11-NEXT: store ptr null, ptr [[TMP247]], align 4
11707 // CHECK11-NEXT: [[TMP248:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 1
11708 // CHECK11-NEXT: store i32 [[TMP241]], ptr [[TMP248]], align 4
11709 // CHECK11-NEXT: [[TMP249:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 1
11710 // CHECK11-NEXT: store i32 [[TMP241]], ptr [[TMP249]], align 4
11711 // CHECK11-NEXT: [[TMP250:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i32 0, i32 1
11712 // CHECK11-NEXT: store ptr null, ptr [[TMP250]], align 4
11713 // CHECK11-NEXT: [[TMP251:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 2
11714 // CHECK11-NEXT: store ptr [[TMP242]], ptr [[TMP251]], align 4
11715 // CHECK11-NEXT: [[TMP252:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 2
11716 // CHECK11-NEXT: store ptr [[TMP242]], ptr [[TMP252]], align 4
11717 // CHECK11-NEXT: [[TMP253:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i32 0, i32 2
11718 // CHECK11-NEXT: store ptr null, ptr [[TMP253]], align 4
11719 // CHECK11-NEXT: [[TMP254:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 3
11720 // CHECK11-NEXT: store ptr [[TMP243]], ptr [[TMP254]], align 4
11721 // CHECK11-NEXT: [[TMP255:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 3
11722 // CHECK11-NEXT: store ptr [[TMP243]], ptr [[TMP255]], align 4
11723 // CHECK11-NEXT: [[TMP256:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i32 0, i32 3
11724 // CHECK11-NEXT: store ptr null, ptr [[TMP256]], align 4
11725 // CHECK11-NEXT: [[TMP257:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 4
11726 // CHECK11-NEXT: store ptr [[TMP244]], ptr [[TMP257]], align 4
11727 // CHECK11-NEXT: [[TMP258:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 4
11728 // CHECK11-NEXT: store ptr [[TMP244]], ptr [[TMP258]], align 4
11729 // CHECK11-NEXT: [[TMP259:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_MAPPERS78]], i32 0, i32 4
11730 // CHECK11-NEXT: store ptr null, ptr [[TMP259]], align 4
11731 // CHECK11-NEXT: [[TMP260:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_BASEPTRS76]], i32 0, i32 0
11732 // CHECK11-NEXT: [[TMP261:%.*]] = getelementptr inbounds [5 x ptr], ptr [[DOTOFFLOAD_PTRS77]], i32 0, i32 0
11733 // CHECK11-NEXT: [[TMP262:%.*]] = load i32, ptr [[N]], align 4
11734 // CHECK11-NEXT: store i32 [[TMP262]], ptr [[DOTCAPTURE_EXPR_80]], align 4
11735 // CHECK11-NEXT: [[TMP263:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_80]], align 4
11736 // CHECK11-NEXT: [[SUB82:%.*]] = sub nsw i32 [[TMP263]], 0
11737 // CHECK11-NEXT: [[DIV83:%.*]] = sdiv i32 [[SUB82]], 1
11738 // CHECK11-NEXT: [[SUB84:%.*]] = sub nsw i32 [[DIV83]], 1
11739 // CHECK11-NEXT: store i32 [[SUB84]], ptr [[DOTCAPTURE_EXPR_81]], align 4
11740 // CHECK11-NEXT: [[TMP264:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_81]], align 4
11741 // CHECK11-NEXT: [[ADD85:%.*]] = add nsw i32 [[TMP264]], 1
11742 // CHECK11-NEXT: [[TMP265:%.*]] = zext i32 [[ADD85]] to i64
11743 // CHECK11-NEXT: [[TMP266:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 0
11744 // CHECK11-NEXT: store i32 3, ptr [[TMP266]], align 4
11745 // CHECK11-NEXT: [[TMP267:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 1
11746 // CHECK11-NEXT: store i32 5, ptr [[TMP267]], align 4
11747 // CHECK11-NEXT: [[TMP268:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 2
11748 // CHECK11-NEXT: store ptr [[TMP260]], ptr [[TMP268]], align 4
11749 // CHECK11-NEXT: [[TMP269:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 3
11750 // CHECK11-NEXT: store ptr [[TMP261]], ptr [[TMP269]], align 4
11751 // CHECK11-NEXT: [[TMP270:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 4
11752 // CHECK11-NEXT: store ptr @.offload_sizes.25, ptr [[TMP270]], align 4
11753 // CHECK11-NEXT: [[TMP271:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 5
11754 // CHECK11-NEXT: store ptr @.offload_maptypes.26, ptr [[TMP271]], align 4
11755 // CHECK11-NEXT: [[TMP272:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 6
11756 // CHECK11-NEXT: store ptr null, ptr [[TMP272]], align 4
11757 // CHECK11-NEXT: [[TMP273:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 7
11758 // CHECK11-NEXT: store ptr null, ptr [[TMP273]], align 4
11759 // CHECK11-NEXT: [[TMP274:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 8
11760 // CHECK11-NEXT: store i64 [[TMP265]], ptr [[TMP274]], align 8
11761 // CHECK11-NEXT: [[TMP275:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 9
11762 // CHECK11-NEXT: store i64 0, ptr [[TMP275]], align 8
11763 // CHECK11-NEXT: [[TMP276:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 10
11764 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP276]], align 4
11765 // CHECK11-NEXT: [[TMP277:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 11
11766 // CHECK11-NEXT: store [3 x i32] zeroinitializer, ptr [[TMP277]], align 4
11767 // CHECK11-NEXT: [[TMP278:%.*]] = getelementptr inbounds nuw [[STRUCT___TGT_KERNEL_ARGUMENTS]], ptr [[KERNEL_ARGS86]], i32 0, i32 12
11768 // CHECK11-NEXT: store i32 0, ptr [[TMP278]], align 4
11769 // CHECK11-NEXT: [[TMP279:%.*]] = call i32 @__tgt_target_kernel(ptr @[[GLOB3]], i64 -1, i32 0, i32 0, ptr @.{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91.region_id, ptr [[KERNEL_ARGS86]])
11770 // CHECK11-NEXT: [[TMP280:%.*]] = icmp ne i32 [[TMP279]], 0
11771 // CHECK11-NEXT: br i1 [[TMP280]], label [[OMP_OFFLOAD_FAILED87:%.*]], label [[OMP_OFFLOAD_CONT88:%.*]]
11772 // CHECK11: omp_offload.failed87:
11773 // CHECK11-NEXT: call void @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91(i32 [[TMP239]], i32 [[TMP241]], ptr [[TMP242]], ptr [[TMP243]], ptr [[TMP244]]) #[[ATTR2]]
11774 // CHECK11-NEXT: br label [[OMP_OFFLOAD_CONT88]]
11775 // CHECK11: omp_offload.cont88:
11776 // CHECK11-NEXT: ret i32 0
11779 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42
11780 // CHECK11-SAME: (i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
11781 // CHECK11-NEXT: entry:
11782 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
11783 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
11784 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
11785 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
11786 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
11787 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
11788 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
11789 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
11790 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
11791 // CHECK11-NEXT: ret void
11794 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.omp_outlined
11795 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
11796 // CHECK11-NEXT: entry:
11797 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
11798 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
11799 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
11800 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
11801 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
11802 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
11803 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
11804 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
11805 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
11806 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
11807 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
11808 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
11809 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
11810 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
11811 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
11812 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
11813 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
11814 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
11815 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
11816 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
11817 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
11818 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
11819 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
11820 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
11821 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
11822 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
11823 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
11824 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
11825 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
11826 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
11827 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
11828 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
11829 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
11830 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
11831 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
11832 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
11833 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
11834 // CHECK11: omp.precond.then:
11835 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
11836 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
11837 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
11838 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
11839 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
11840 // CHECK11-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
11841 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
11842 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
11843 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
11844 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
11845 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
11846 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
11847 // CHECK11: cond.true:
11848 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
11849 // CHECK11-NEXT: br label [[COND_END:%.*]]
11850 // CHECK11: cond.false:
11851 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
11852 // CHECK11-NEXT: br label [[COND_END]]
11853 // CHECK11: cond.end:
11854 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
11855 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
11856 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
11857 // CHECK11-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
11858 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
11859 // CHECK11: omp.inner.for.cond:
11860 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
11861 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
11862 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
11863 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
11864 // CHECK11: omp.inner.for.body:
11865 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
11866 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
11867 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.omp_outlined.omp_outlined, i32 [[TMP17]], i32 [[TMP18]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
11868 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
11869 // CHECK11: omp.inner.for.inc:
11870 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
11871 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
11872 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
11873 // CHECK11-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
11874 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
11875 // CHECK11: omp.inner.for.end:
11876 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
11877 // CHECK11: omp.loop.exit:
11878 // CHECK11-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
11879 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
11880 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
11881 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
11882 // CHECK11: omp.precond.end:
11883 // CHECK11-NEXT: ret void
11886 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l42.omp_outlined.omp_outlined
11887 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
11888 // CHECK11-NEXT: entry:
11889 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
11890 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
11891 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
11892 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
11893 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
11894 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
11895 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
11896 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
11897 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
11898 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
11899 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
11900 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
11901 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
11902 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
11903 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
11904 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
11905 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
11906 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
11907 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
11908 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
11909 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
11910 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
11911 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
11912 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
11913 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
11914 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
11915 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
11916 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
11917 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
11918 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
11919 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
11920 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
11921 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
11922 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
11923 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
11924 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
11925 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
11926 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
11927 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
11928 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
11929 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
11930 // CHECK11: omp.precond.then:
11931 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
11932 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
11933 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
11934 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
11935 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
11936 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
11937 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
11938 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
11939 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
11940 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
11941 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
11942 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
11943 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
11944 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
11945 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
11946 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
11947 // CHECK11: cond.true:
11948 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
11949 // CHECK11-NEXT: br label [[COND_END:%.*]]
11950 // CHECK11: cond.false:
11951 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
11952 // CHECK11-NEXT: br label [[COND_END]]
11953 // CHECK11: cond.end:
11954 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
11955 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
11956 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
11957 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
11958 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
11959 // CHECK11: omp.inner.for.cond:
11960 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
11961 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
11962 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
11963 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
11964 // CHECK11: omp.inner.for.body:
11965 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
11966 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
11967 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
11968 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I3]], align 4
11969 // CHECK11-NEXT: [[TMP20:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
11970 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[TMP20]], align 4
11971 // CHECK11-NEXT: [[TMP22:%.*]] = call i32 @__kmpc_cancel(ptr @[[GLOB3]], i32 [[TMP21]], i32 2)
11972 // CHECK11-NEXT: [[TMP23:%.*]] = icmp ne i32 [[TMP22]], 0
11973 // CHECK11-NEXT: br i1 [[TMP23]], label [[DOTCANCEL_EXIT:%.*]], label [[DOTCANCEL_CONTINUE:%.*]]
11974 // CHECK11: .cancel.exit:
11975 // CHECK11-NEXT: br label [[CANCEL_EXIT:%.*]]
11976 // CHECK11: .cancel.continue:
11977 // CHECK11-NEXT: [[TMP24:%.*]] = load ptr, ptr [[TMP2]], align 4
11978 // CHECK11-NEXT: [[TMP25:%.*]] = load i32, ptr [[I3]], align 4
11979 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP24]], i32 [[TMP25]]
11980 // CHECK11-NEXT: [[TMP26:%.*]] = load i32, ptr [[ARRAYIDX]], align 4
11981 // CHECK11-NEXT: [[TMP27:%.*]] = load ptr, ptr [[TMP3]], align 4
11982 // CHECK11-NEXT: [[TMP28:%.*]] = load i32, ptr [[I3]], align 4
11983 // CHECK11-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, ptr [[TMP27]], i32 [[TMP28]]
11984 // CHECK11-NEXT: [[TMP29:%.*]] = load i32, ptr [[ARRAYIDX6]], align 4
11985 // CHECK11-NEXT: [[ADD7:%.*]] = add nsw i32 [[TMP26]], [[TMP29]]
11986 // CHECK11-NEXT: [[TMP30:%.*]] = load ptr, ptr [[TMP1]], align 4
11987 // CHECK11-NEXT: [[TMP31:%.*]] = load i32, ptr [[I3]], align 4
11988 // CHECK11-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, ptr [[TMP30]], i32 [[TMP31]]
11989 // CHECK11-NEXT: store i32 [[ADD7]], ptr [[ARRAYIDX8]], align 4
11990 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
11991 // CHECK11: omp.body.continue:
11992 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
11993 // CHECK11: omp.inner.for.inc:
11994 // CHECK11-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
11995 // CHECK11-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP32]], 1
11996 // CHECK11-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4
11997 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
11998 // CHECK11: omp.inner.for.end:
11999 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
12000 // CHECK11: omp.loop.exit:
12001 // CHECK11-NEXT: [[TMP33:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12002 // CHECK11-NEXT: [[TMP34:%.*]] = load i32, ptr [[TMP33]], align 4
12003 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP34]])
12004 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
12005 // CHECK11: cancel.exit:
12006 // CHECK11-NEXT: [[TMP35:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12007 // CHECK11-NEXT: [[TMP36:%.*]] = load i32, ptr [[TMP35]], align 4
12008 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP36]])
12009 // CHECK11-NEXT: br label [[CANCEL_CONT:%.*]]
12010 // CHECK11: omp.precond.end:
12011 // CHECK11-NEXT: br label [[CANCEL_CONT]]
12012 // CHECK11: cancel.cont:
12013 // CHECK11-NEXT: ret void
12016 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51
12017 // CHECK11-SAME: (i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
12018 // CHECK11-NEXT: entry:
12019 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
12020 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12021 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12022 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12023 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
12024 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
12025 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
12026 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
12027 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
12028 // CHECK11-NEXT: ret void
12031 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51.omp_outlined
12032 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
12033 // CHECK11-NEXT: entry:
12034 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
12035 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
12036 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
12037 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12038 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12039 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12040 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
12041 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
12042 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
12043 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
12044 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
12045 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
12046 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
12047 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
12048 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
12049 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
12050 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
12051 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
12052 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
12053 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
12054 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
12055 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
12056 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
12057 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
12058 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
12059 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
12060 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
12061 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
12062 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
12063 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
12064 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
12065 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
12066 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
12067 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
12068 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
12069 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
12070 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
12071 // CHECK11: omp.precond.then:
12072 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
12073 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12074 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
12075 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
12076 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
12077 // CHECK11-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12078 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
12079 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
12080 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12081 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12082 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
12083 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
12084 // CHECK11: cond.true:
12085 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12086 // CHECK11-NEXT: br label [[COND_END:%.*]]
12087 // CHECK11: cond.false:
12088 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12089 // CHECK11-NEXT: br label [[COND_END]]
12090 // CHECK11: cond.end:
12091 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
12092 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
12093 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
12094 // CHECK11-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
12095 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
12096 // CHECK11: omp.inner.for.cond:
12097 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12098 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12099 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
12100 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
12101 // CHECK11: omp.inner.for.body:
12102 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
12103 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12104 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51.omp_outlined.omp_outlined, i32 [[TMP17]], i32 [[TMP18]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
12105 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
12106 // CHECK11: omp.inner.for.inc:
12107 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12108 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
12109 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
12110 // CHECK11-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
12111 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
12112 // CHECK11: omp.inner.for.end:
12113 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
12114 // CHECK11: omp.loop.exit:
12115 // CHECK11-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12116 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
12117 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
12118 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
12119 // CHECK11: omp.precond.end:
12120 // CHECK11-NEXT: ret void
12123 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l51.omp_outlined.omp_outlined
12124 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
12125 // CHECK11-NEXT: entry:
12126 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
12127 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
12128 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
12129 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
12130 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
12131 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12132 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12133 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12134 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
12135 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
12136 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
12137 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
12138 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
12139 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
12140 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
12141 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
12142 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
12143 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
12144 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
12145 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
12146 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
12147 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
12148 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
12149 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
12150 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
12151 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
12152 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
12153 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
12154 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
12155 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
12156 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
12157 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
12158 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
12159 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
12160 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
12161 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
12162 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
12163 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
12164 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
12165 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
12166 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
12167 // CHECK11: omp.precond.then:
12168 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
12169 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12170 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
12171 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
12172 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
12173 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
12174 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
12175 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
12176 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
12177 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12178 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
12179 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
12180 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12181 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12182 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
12183 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
12184 // CHECK11: cond.true:
12185 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12186 // CHECK11-NEXT: br label [[COND_END:%.*]]
12187 // CHECK11: cond.false:
12188 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12189 // CHECK11-NEXT: br label [[COND_END]]
12190 // CHECK11: cond.end:
12191 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
12192 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
12193 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
12194 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
12195 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
12196 // CHECK11: omp.inner.for.cond:
12197 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12198 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12199 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
12200 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
12201 // CHECK11: omp.inner.for.body:
12202 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12203 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
12204 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
12205 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I3]], align 4
12206 // CHECK11-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 4
12207 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[I3]], align 4
12208 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP20]], i32 [[TMP21]]
12209 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[ARRAYIDX]], align 4
12210 // CHECK11-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 4
12211 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[I3]], align 4
12212 // CHECK11-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, ptr [[TMP23]], i32 [[TMP24]]
12213 // CHECK11-NEXT: [[TMP25:%.*]] = load i32, ptr [[ARRAYIDX6]], align 4
12214 // CHECK11-NEXT: [[ADD7:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
12215 // CHECK11-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 4
12216 // CHECK11-NEXT: [[TMP27:%.*]] = load i32, ptr [[I3]], align 4
12217 // CHECK11-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, ptr [[TMP26]], i32 [[TMP27]]
12218 // CHECK11-NEXT: store i32 [[ADD7]], ptr [[ARRAYIDX8]], align 4
12219 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
12220 // CHECK11: omp.body.continue:
12221 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
12222 // CHECK11: omp.inner.for.inc:
12223 // CHECK11-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12224 // CHECK11-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
12225 // CHECK11-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4
12226 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
12227 // CHECK11: omp.inner.for.end:
12228 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
12229 // CHECK11: omp.loop.exit:
12230 // CHECK11-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12231 // CHECK11-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
12232 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
12233 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
12234 // CHECK11: omp.precond.end:
12235 // CHECK11-NEXT: ret void
12238 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59
12239 // CHECK11-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
12240 // CHECK11-NEXT: entry:
12241 // CHECK11-NEXT: [[CH_ADDR:%.*]] = alloca i32, align 4
12242 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
12243 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12244 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12245 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12246 // CHECK11-NEXT: store i32 [[CH]], ptr [[CH_ADDR]], align 4
12247 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
12248 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
12249 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
12250 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
12251 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
12252 // CHECK11-NEXT: ret void
12255 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59.omp_outlined
12256 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
12257 // CHECK11-NEXT: entry:
12258 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
12259 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
12260 // CHECK11-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 4
12261 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
12262 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12263 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12264 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12265 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
12266 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
12267 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
12268 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
12269 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
12270 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
12271 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
12272 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
12273 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
12274 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
12275 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
12276 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
12277 // CHECK11-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 4
12278 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
12279 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
12280 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
12281 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
12282 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 4
12283 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 4
12284 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 4
12285 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 4
12286 // CHECK11-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 4
12287 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP1]], align 4
12288 // CHECK11-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
12289 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
12290 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP6]], 0
12291 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
12292 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
12293 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
12294 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
12295 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
12296 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP7]]
12297 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
12298 // CHECK11: omp.precond.then:
12299 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
12300 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12301 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_COMB_UB]], align 4
12302 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
12303 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
12304 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP0]], align 4
12305 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12306 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
12307 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 91, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 [[TMP9]])
12308 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12309 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12310 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
12311 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
12312 // CHECK11: cond.true:
12313 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12314 // CHECK11-NEXT: br label [[COND_END:%.*]]
12315 // CHECK11: cond.false:
12316 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12317 // CHECK11-NEXT: br label [[COND_END]]
12318 // CHECK11: cond.end:
12319 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
12320 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
12321 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
12322 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
12323 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
12324 // CHECK11: omp.inner.for.cond:
12325 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12326 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12327 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP18]], 1
12328 // CHECK11-NEXT: [[CMP5:%.*]] = icmp slt i32 [[TMP17]], [[ADD]]
12329 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
12330 // CHECK11: omp.inner.for.body:
12331 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
12332 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12333 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59.omp_outlined.omp_outlined, i32 [[TMP19]], i32 [[TMP20]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]])
12334 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
12335 // CHECK11: omp.inner.for.inc:
12336 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12337 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
12338 // CHECK11-NEXT: [[ADD6:%.*]] = add nsw i32 [[TMP21]], [[TMP22]]
12339 // CHECK11-NEXT: store i32 [[ADD6]], ptr [[DOTOMP_IV]], align 4
12340 // CHECK11-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
12341 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
12342 // CHECK11-NEXT: [[ADD7:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
12343 // CHECK11-NEXT: store i32 [[ADD7]], ptr [[DOTOMP_COMB_LB]], align 4
12344 // CHECK11-NEXT: [[TMP25:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12345 // CHECK11-NEXT: [[TMP26:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
12346 // CHECK11-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP25]], [[TMP26]]
12347 // CHECK11-NEXT: store i32 [[ADD8]], ptr [[DOTOMP_COMB_UB]], align 4
12348 // CHECK11-NEXT: [[TMP27:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12349 // CHECK11-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12350 // CHECK11-NEXT: [[CMP9:%.*]] = icmp sgt i32 [[TMP27]], [[TMP28]]
12351 // CHECK11-NEXT: br i1 [[CMP9]], label [[COND_TRUE10:%.*]], label [[COND_FALSE11:%.*]]
12352 // CHECK11: cond.true10:
12353 // CHECK11-NEXT: [[TMP29:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12354 // CHECK11-NEXT: br label [[COND_END12:%.*]]
12355 // CHECK11: cond.false11:
12356 // CHECK11-NEXT: [[TMP30:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12357 // CHECK11-NEXT: br label [[COND_END12]]
12358 // CHECK11: cond.end12:
12359 // CHECK11-NEXT: [[COND13:%.*]] = phi i32 [ [[TMP29]], [[COND_TRUE10]] ], [ [[TMP30]], [[COND_FALSE11]] ]
12360 // CHECK11-NEXT: store i32 [[COND13]], ptr [[DOTOMP_COMB_UB]], align 4
12361 // CHECK11-NEXT: [[TMP31:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
12362 // CHECK11-NEXT: store i32 [[TMP31]], ptr [[DOTOMP_IV]], align 4
12363 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
12364 // CHECK11: omp.inner.for.end:
12365 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
12366 // CHECK11: omp.loop.exit:
12367 // CHECK11-NEXT: [[TMP32:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12368 // CHECK11-NEXT: [[TMP33:%.*]] = load i32, ptr [[TMP32]], align 4
12369 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP33]])
12370 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
12371 // CHECK11: omp.precond.end:
12372 // CHECK11-NEXT: ret void
12375 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l59.omp_outlined.omp_outlined
12376 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
12377 // CHECK11-NEXT: entry:
12378 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
12379 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
12380 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
12381 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
12382 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
12383 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12384 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12385 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12386 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
12387 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
12388 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
12389 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
12390 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
12391 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
12392 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
12393 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
12394 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
12395 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
12396 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
12397 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
12398 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
12399 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
12400 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
12401 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
12402 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
12403 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
12404 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
12405 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
12406 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
12407 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
12408 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
12409 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
12410 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
12411 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
12412 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
12413 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
12414 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
12415 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
12416 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
12417 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
12418 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
12419 // CHECK11: omp.precond.then:
12420 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
12421 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12422 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
12423 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
12424 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
12425 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
12426 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
12427 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
12428 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
12429 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12430 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
12431 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
12432 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12433 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12434 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
12435 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
12436 // CHECK11: cond.true:
12437 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12438 // CHECK11-NEXT: br label [[COND_END:%.*]]
12439 // CHECK11: cond.false:
12440 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12441 // CHECK11-NEXT: br label [[COND_END]]
12442 // CHECK11: cond.end:
12443 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
12444 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
12445 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
12446 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
12447 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
12448 // CHECK11: omp.inner.for.cond:
12449 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12450 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12451 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
12452 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
12453 // CHECK11: omp.inner.for.body:
12454 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12455 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
12456 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
12457 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I3]], align 4
12458 // CHECK11-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 4
12459 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[I3]], align 4
12460 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP20]], i32 [[TMP21]]
12461 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[ARRAYIDX]], align 4
12462 // CHECK11-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 4
12463 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[I3]], align 4
12464 // CHECK11-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, ptr [[TMP23]], i32 [[TMP24]]
12465 // CHECK11-NEXT: [[TMP25:%.*]] = load i32, ptr [[ARRAYIDX6]], align 4
12466 // CHECK11-NEXT: [[ADD7:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
12467 // CHECK11-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 4
12468 // CHECK11-NEXT: [[TMP27:%.*]] = load i32, ptr [[I3]], align 4
12469 // CHECK11-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, ptr [[TMP26]], i32 [[TMP27]]
12470 // CHECK11-NEXT: store i32 [[ADD7]], ptr [[ARRAYIDX8]], align 4
12471 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
12472 // CHECK11: omp.body.continue:
12473 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
12474 // CHECK11: omp.inner.for.inc:
12475 // CHECK11-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12476 // CHECK11-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
12477 // CHECK11-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4
12478 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
12479 // CHECK11: omp.inner.for.end:
12480 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
12481 // CHECK11: omp.loop.exit:
12482 // CHECK11-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12483 // CHECK11-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
12484 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
12485 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
12486 // CHECK11: omp.precond.end:
12487 // CHECK11-NEXT: ret void
12490 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67
12491 // CHECK11-SAME: (i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
12492 // CHECK11-NEXT: entry:
12493 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
12494 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12495 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12496 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12497 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
12498 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
12499 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
12500 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
12501 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
12502 // CHECK11-NEXT: ret void
12505 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67.omp_outlined
12506 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
12507 // CHECK11-NEXT: entry:
12508 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
12509 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
12510 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
12511 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12512 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12513 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12514 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
12515 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
12516 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
12517 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
12518 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
12519 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
12520 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
12521 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
12522 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
12523 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
12524 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
12525 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
12526 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
12527 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
12528 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
12529 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
12530 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
12531 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
12532 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
12533 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
12534 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
12535 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
12536 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
12537 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
12538 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
12539 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
12540 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
12541 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
12542 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
12543 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
12544 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
12545 // CHECK11: omp.precond.then:
12546 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
12547 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12548 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
12549 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
12550 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
12551 // CHECK11-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12552 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
12553 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
12554 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12555 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12556 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
12557 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
12558 // CHECK11: cond.true:
12559 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12560 // CHECK11-NEXT: br label [[COND_END:%.*]]
12561 // CHECK11: cond.false:
12562 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12563 // CHECK11-NEXT: br label [[COND_END]]
12564 // CHECK11: cond.end:
12565 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
12566 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
12567 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
12568 // CHECK11-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
12569 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
12570 // CHECK11: omp.inner.for.cond:
12571 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12572 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12573 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
12574 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
12575 // CHECK11: omp.inner.for.body:
12576 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
12577 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12578 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67.omp_outlined.omp_outlined, i32 [[TMP17]], i32 [[TMP18]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
12579 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
12580 // CHECK11: omp.inner.for.inc:
12581 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12582 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
12583 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
12584 // CHECK11-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
12585 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
12586 // CHECK11: omp.inner.for.end:
12587 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
12588 // CHECK11: omp.loop.exit:
12589 // CHECK11-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12590 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
12591 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
12592 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
12593 // CHECK11: omp.precond.end:
12594 // CHECK11-NEXT: ret void
12597 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l67.omp_outlined.omp_outlined
12598 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
12599 // CHECK11-NEXT: entry:
12600 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
12601 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
12602 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
12603 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
12604 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
12605 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12606 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12607 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12608 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
12609 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
12610 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
12611 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
12612 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
12613 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
12614 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
12615 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
12616 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
12617 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
12618 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
12619 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
12620 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
12621 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
12622 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
12623 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
12624 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
12625 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
12626 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
12627 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
12628 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
12629 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
12630 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
12631 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
12632 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
12633 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
12634 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
12635 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
12636 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
12637 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
12638 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
12639 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
12640 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
12641 // CHECK11: omp.precond.then:
12642 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
12643 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12644 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
12645 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
12646 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
12647 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
12648 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
12649 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
12650 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
12651 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12652 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
12653 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP11]], i32 34, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
12654 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12655 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12656 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
12657 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
12658 // CHECK11: cond.true:
12659 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12660 // CHECK11-NEXT: br label [[COND_END:%.*]]
12661 // CHECK11: cond.false:
12662 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12663 // CHECK11-NEXT: br label [[COND_END]]
12664 // CHECK11: cond.end:
12665 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
12666 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
12667 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
12668 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
12669 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
12670 // CHECK11: omp.inner.for.cond:
12671 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12672 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12673 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
12674 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
12675 // CHECK11: omp.inner.for.body:
12676 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12677 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP19]], 1
12678 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
12679 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I3]], align 4
12680 // CHECK11-NEXT: [[TMP20:%.*]] = load ptr, ptr [[TMP2]], align 4
12681 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[I3]], align 4
12682 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP20]], i32 [[TMP21]]
12683 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[ARRAYIDX]], align 4
12684 // CHECK11-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP3]], align 4
12685 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[I3]], align 4
12686 // CHECK11-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, ptr [[TMP23]], i32 [[TMP24]]
12687 // CHECK11-NEXT: [[TMP25:%.*]] = load i32, ptr [[ARRAYIDX6]], align 4
12688 // CHECK11-NEXT: [[ADD7:%.*]] = add nsw i32 [[TMP22]], [[TMP25]]
12689 // CHECK11-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP1]], align 4
12690 // CHECK11-NEXT: [[TMP27:%.*]] = load i32, ptr [[I3]], align 4
12691 // CHECK11-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, ptr [[TMP26]], i32 [[TMP27]]
12692 // CHECK11-NEXT: store i32 [[ADD7]], ptr [[ARRAYIDX8]], align 4
12693 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
12694 // CHECK11: omp.body.continue:
12695 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
12696 // CHECK11: omp.inner.for.inc:
12697 // CHECK11-NEXT: [[TMP28:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12698 // CHECK11-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP28]], 1
12699 // CHECK11-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4
12700 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
12701 // CHECK11: omp.inner.for.end:
12702 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
12703 // CHECK11: omp.loop.exit:
12704 // CHECK11-NEXT: [[TMP29:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12705 // CHECK11-NEXT: [[TMP30:%.*]] = load i32, ptr [[TMP29]], align 4
12706 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP30]])
12707 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
12708 // CHECK11: omp.precond.end:
12709 // CHECK11-NEXT: ret void
12712 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75
12713 // CHECK11-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
12714 // CHECK11-NEXT: entry:
12715 // CHECK11-NEXT: [[CH_ADDR:%.*]] = alloca i32, align 4
12716 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
12717 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12718 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12719 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12720 // CHECK11-NEXT: store i32 [[CH]], ptr [[CH_ADDR]], align 4
12721 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
12722 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
12723 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
12724 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
12725 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
12726 // CHECK11-NEXT: ret void
12729 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75.omp_outlined
12730 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
12731 // CHECK11-NEXT: entry:
12732 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
12733 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
12734 // CHECK11-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 4
12735 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
12736 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12737 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12738 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12739 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
12740 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
12741 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
12742 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
12743 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
12744 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
12745 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
12746 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
12747 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
12748 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
12749 // CHECK11-NEXT: [[I4:%.*]] = alloca i32, align 4
12750 // CHECK11-NEXT: [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
12751 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
12752 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
12753 // CHECK11-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 4
12754 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
12755 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
12756 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
12757 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
12758 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 4
12759 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 4
12760 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 4
12761 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 4
12762 // CHECK11-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 4
12763 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP0]], align 4
12764 // CHECK11-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
12765 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP1]], align 4
12766 // CHECK11-NEXT: store i32 [[TMP6]], ptr [[DOTCAPTURE_EXPR_1]], align 4
12767 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12768 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
12769 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
12770 // CHECK11-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
12771 // CHECK11-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
12772 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
12773 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12774 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
12775 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
12776 // CHECK11: omp.precond.then:
12777 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
12778 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
12779 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_COMB_UB]], align 4
12780 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
12781 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
12782 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12783 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
12784 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
12785 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12786 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
12787 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
12788 // CHECK11-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
12789 // CHECK11: cond.true:
12790 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
12791 // CHECK11-NEXT: br label [[COND_END:%.*]]
12792 // CHECK11: cond.false:
12793 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12794 // CHECK11-NEXT: br label [[COND_END]]
12795 // CHECK11: cond.end:
12796 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
12797 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
12798 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
12799 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
12800 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
12801 // CHECK11: omp.inner.for.cond:
12802 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12803 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12804 // CHECK11-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
12805 // CHECK11-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
12806 // CHECK11: omp.inner.for.body:
12807 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
12808 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
12809 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
12810 // CHECK11-NEXT: store i32 [[TMP21]], ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
12811 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
12812 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75.omp_outlined.omp_outlined, i32 [[TMP19]], i32 [[TMP20]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]], i32 [[TMP22]])
12813 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
12814 // CHECK11: omp.inner.for.inc:
12815 // CHECK11-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12816 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
12817 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
12818 // CHECK11-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
12819 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
12820 // CHECK11: omp.inner.for.end:
12821 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
12822 // CHECK11: omp.loop.exit:
12823 // CHECK11-NEXT: [[TMP25:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12824 // CHECK11-NEXT: [[TMP26:%.*]] = load i32, ptr [[TMP25]], align 4
12825 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP26]])
12826 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
12827 // CHECK11: omp.precond.end:
12828 // CHECK11-NEXT: ret void
12831 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l75.omp_outlined.omp_outlined
12832 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
12833 // CHECK11-NEXT: entry:
12834 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
12835 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
12836 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
12837 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
12838 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
12839 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12840 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12841 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12842 // CHECK11-NEXT: [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
12843 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
12844 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
12845 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
12846 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
12847 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
12848 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
12849 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
12850 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
12851 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
12852 // CHECK11-NEXT: [[I4:%.*]] = alloca i32, align 4
12853 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
12854 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
12855 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
12856 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
12857 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
12858 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
12859 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
12860 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
12861 // CHECK11-NEXT: store i32 [[DOTCAPTURE_EXPR_]], ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
12862 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
12863 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
12864 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
12865 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
12866 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
12867 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_1]], align 4
12868 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12869 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
12870 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
12871 // CHECK11-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
12872 // CHECK11-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
12873 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
12874 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
12875 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
12876 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
12877 // CHECK11: omp.precond.then:
12878 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
12879 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
12880 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
12881 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
12882 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
12883 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
12884 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
12885 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
12886 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
12887 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
12888 // CHECK11-NEXT: [[TMP11:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12889 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[TMP11]], align 4
12890 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB2]], i32 [[TMP12]], i32 33, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 [[TMP10]])
12891 // CHECK11-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
12892 // CHECK11: omp.dispatch.cond:
12893 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12894 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
12895 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP13]], [[TMP14]]
12896 // CHECK11-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
12897 // CHECK11: cond.true:
12898 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
12899 // CHECK11-NEXT: br label [[COND_END:%.*]]
12900 // CHECK11: cond.false:
12901 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12902 // CHECK11-NEXT: br label [[COND_END]]
12903 // CHECK11: cond.end:
12904 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP15]], [[COND_TRUE]] ], [ [[TMP16]], [[COND_FALSE]] ]
12905 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_UB]], align 4
12906 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
12907 // CHECK11-NEXT: store i32 [[TMP17]], ptr [[DOTOMP_IV]], align 4
12908 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12909 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12910 // CHECK11-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
12911 // CHECK11-NEXT: br i1 [[CMP6]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
12912 // CHECK11: omp.dispatch.body:
12913 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
12914 // CHECK11: omp.inner.for.cond:
12915 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12916 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12917 // CHECK11-NEXT: [[CMP7:%.*]] = icmp sle i32 [[TMP20]], [[TMP21]]
12918 // CHECK11-NEXT: br i1 [[CMP7]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
12919 // CHECK11: omp.inner.for.body:
12920 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12921 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP22]], 1
12922 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
12923 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I4]], align 4
12924 // CHECK11-NEXT: [[TMP23:%.*]] = load ptr, ptr [[TMP2]], align 4
12925 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[I4]], align 4
12926 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP23]], i32 [[TMP24]]
12927 // CHECK11-NEXT: [[TMP25:%.*]] = load i32, ptr [[ARRAYIDX]], align 4
12928 // CHECK11-NEXT: [[TMP26:%.*]] = load ptr, ptr [[TMP3]], align 4
12929 // CHECK11-NEXT: [[TMP27:%.*]] = load i32, ptr [[I4]], align 4
12930 // CHECK11-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, ptr [[TMP26]], i32 [[TMP27]]
12931 // CHECK11-NEXT: [[TMP28:%.*]] = load i32, ptr [[ARRAYIDX8]], align 4
12932 // CHECK11-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP25]], [[TMP28]]
12933 // CHECK11-NEXT: [[TMP29:%.*]] = load ptr, ptr [[TMP1]], align 4
12934 // CHECK11-NEXT: [[TMP30:%.*]] = load i32, ptr [[I4]], align 4
12935 // CHECK11-NEXT: [[ARRAYIDX10:%.*]] = getelementptr inbounds i32, ptr [[TMP29]], i32 [[TMP30]]
12936 // CHECK11-NEXT: store i32 [[ADD9]], ptr [[ARRAYIDX10]], align 4
12937 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
12938 // CHECK11: omp.body.continue:
12939 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
12940 // CHECK11: omp.inner.for.inc:
12941 // CHECK11-NEXT: [[TMP31:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
12942 // CHECK11-NEXT: [[ADD11:%.*]] = add nsw i32 [[TMP31]], 1
12943 // CHECK11-NEXT: store i32 [[ADD11]], ptr [[DOTOMP_IV]], align 4
12944 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
12945 // CHECK11: omp.inner.for.end:
12946 // CHECK11-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
12947 // CHECK11: omp.dispatch.inc:
12948 // CHECK11-NEXT: [[TMP32:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
12949 // CHECK11-NEXT: [[TMP33:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
12950 // CHECK11-NEXT: [[ADD12:%.*]] = add nsw i32 [[TMP32]], [[TMP33]]
12951 // CHECK11-NEXT: store i32 [[ADD12]], ptr [[DOTOMP_LB]], align 4
12952 // CHECK11-NEXT: [[TMP34:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
12953 // CHECK11-NEXT: [[TMP35:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
12954 // CHECK11-NEXT: [[ADD13:%.*]] = add nsw i32 [[TMP34]], [[TMP35]]
12955 // CHECK11-NEXT: store i32 [[ADD13]], ptr [[DOTOMP_UB]], align 4
12956 // CHECK11-NEXT: br label [[OMP_DISPATCH_COND]]
12957 // CHECK11: omp.dispatch.end:
12958 // CHECK11-NEXT: [[TMP36:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
12959 // CHECK11-NEXT: [[TMP37:%.*]] = load i32, ptr [[TMP36]], align 4
12960 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB2]], i32 [[TMP37]])
12961 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
12962 // CHECK11: omp.precond.end:
12963 // CHECK11-NEXT: ret void
12966 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83
12967 // CHECK11-SAME: (i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
12968 // CHECK11-NEXT: entry:
12969 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
12970 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12971 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12972 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12973 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
12974 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
12975 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
12976 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
12977 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 4, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83.omp_outlined, ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
12978 // CHECK11-NEXT: ret void
12981 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83.omp_outlined
12982 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
12983 // CHECK11-NEXT: entry:
12984 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
12985 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
12986 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
12987 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
12988 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
12989 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
12990 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
12991 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
12992 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
12993 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
12994 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
12995 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
12996 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
12997 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
12998 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
12999 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
13000 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
13001 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
13002 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
13003 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
13004 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
13005 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
13006 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
13007 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
13008 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
13009 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
13010 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
13011 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
13012 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
13013 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
13014 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
13015 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
13016 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
13017 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
13018 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
13019 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
13020 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
13021 // CHECK11: omp.precond.then:
13022 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
13023 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
13024 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_COMB_UB]], align 4
13025 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
13026 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
13027 // CHECK11-NEXT: [[TMP8:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
13028 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[TMP8]], align 4
13029 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP9]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
13030 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
13031 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
13032 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sgt i32 [[TMP10]], [[TMP11]]
13033 // CHECK11-NEXT: br i1 [[CMP4]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
13034 // CHECK11: cond.true:
13035 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
13036 // CHECK11-NEXT: br label [[COND_END:%.*]]
13037 // CHECK11: cond.false:
13038 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
13039 // CHECK11-NEXT: br label [[COND_END]]
13040 // CHECK11: cond.end:
13041 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP12]], [[COND_TRUE]] ], [ [[TMP13]], [[COND_FALSE]] ]
13042 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
13043 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
13044 // CHECK11-NEXT: store i32 [[TMP14]], ptr [[DOTOMP_IV]], align 4
13045 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
13046 // CHECK11: omp.inner.for.cond:
13047 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
13048 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
13049 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP15]], [[TMP16]]
13050 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
13051 // CHECK11: omp.inner.for.body:
13052 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
13053 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
13054 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 6, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83.omp_outlined.omp_outlined, i32 [[TMP17]], i32 [[TMP18]], ptr [[TMP0]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]])
13055 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
13056 // CHECK11: omp.inner.for.inc:
13057 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
13058 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
13059 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP19]], [[TMP20]]
13060 // CHECK11-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
13061 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
13062 // CHECK11: omp.inner.for.end:
13063 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
13064 // CHECK11: omp.loop.exit:
13065 // CHECK11-NEXT: [[TMP21:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
13066 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[TMP21]], align 4
13067 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP22]])
13068 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
13069 // CHECK11: omp.precond.end:
13070 // CHECK11-NEXT: ret void
13073 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l83.omp_outlined.omp_outlined
13074 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
13075 // CHECK11-NEXT: entry:
13076 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
13077 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
13078 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
13079 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
13080 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
13081 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
13082 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
13083 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
13084 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
13085 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
13086 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
13087 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
13088 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
13089 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
13090 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
13091 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
13092 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
13093 // CHECK11-NEXT: [[I3:%.*]] = alloca i32, align 4
13094 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
13095 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
13096 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
13097 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
13098 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
13099 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
13100 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
13101 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
13102 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
13103 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
13104 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
13105 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
13106 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
13107 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_]], align 4
13108 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
13109 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
13110 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
13111 // CHECK11-NEXT: [[SUB2:%.*]] = sub nsw i32 [[DIV]], 1
13112 // CHECK11-NEXT: store i32 [[SUB2]], ptr [[DOTCAPTURE_EXPR_1]], align 4
13113 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
13114 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
13115 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
13116 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
13117 // CHECK11: omp.precond.then:
13118 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
13119 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
13120 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
13121 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
13122 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
13123 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
13124 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
13125 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
13126 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
13127 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
13128 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
13129 // CHECK11-NEXT: [[TMP12:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
13130 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[TMP12]], align 4
13131 // CHECK11-NEXT: call void @__kmpc_dispatch_init_4(ptr @[[GLOB3]], i32 [[TMP13]], i32 35, i32 [[TMP10]], i32 [[TMP11]], i32 1, i32 1)
13132 // CHECK11-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
13133 // CHECK11: omp.dispatch.cond:
13134 // CHECK11-NEXT: [[TMP14:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
13135 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[TMP14]], align 4
13136 // CHECK11-NEXT: [[TMP16:%.*]] = call i32 @__kmpc_dispatch_next_4(ptr @[[GLOB3]], i32 [[TMP15]], ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]])
13137 // CHECK11-NEXT: [[TOBOOL:%.*]] = icmp ne i32 [[TMP16]], 0
13138 // CHECK11-NEXT: br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
13139 // CHECK11: omp.dispatch.body:
13140 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
13141 // CHECK11-NEXT: store i32 [[TMP17]], ptr [[DOTOMP_IV]], align 4
13142 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
13143 // CHECK11: omp.inner.for.cond:
13144 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP26:![0-9]+]]
13145 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP26]]
13146 // CHECK11-NEXT: [[CMP4:%.*]] = icmp sle i32 [[TMP18]], [[TMP19]]
13147 // CHECK11-NEXT: br i1 [[CMP4]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
13148 // CHECK11: omp.inner.for.body:
13149 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP26]]
13150 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP20]], 1
13151 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
13152 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I3]], align 4, !llvm.access.group [[ACC_GRP26]]
13153 // CHECK11-NEXT: [[TMP21:%.*]] = load ptr, ptr [[TMP2]], align 4, !llvm.access.group [[ACC_GRP26]]
13154 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[I3]], align 4, !llvm.access.group [[ACC_GRP26]]
13155 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP21]], i32 [[TMP22]]
13156 // CHECK11-NEXT: [[TMP23:%.*]] = load i32, ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP26]]
13157 // CHECK11-NEXT: [[TMP24:%.*]] = load ptr, ptr [[TMP3]], align 4, !llvm.access.group [[ACC_GRP26]]
13158 // CHECK11-NEXT: [[TMP25:%.*]] = load i32, ptr [[I3]], align 4, !llvm.access.group [[ACC_GRP26]]
13159 // CHECK11-NEXT: [[ARRAYIDX5:%.*]] = getelementptr inbounds i32, ptr [[TMP24]], i32 [[TMP25]]
13160 // CHECK11-NEXT: [[TMP26:%.*]] = load i32, ptr [[ARRAYIDX5]], align 4, !llvm.access.group [[ACC_GRP26]]
13161 // CHECK11-NEXT: [[ADD6:%.*]] = add nsw i32 [[TMP23]], [[TMP26]]
13162 // CHECK11-NEXT: [[TMP27:%.*]] = load ptr, ptr [[TMP1]], align 4, !llvm.access.group [[ACC_GRP26]]
13163 // CHECK11-NEXT: [[TMP28:%.*]] = load i32, ptr [[I3]], align 4, !llvm.access.group [[ACC_GRP26]]
13164 // CHECK11-NEXT: [[ARRAYIDX7:%.*]] = getelementptr inbounds i32, ptr [[TMP27]], i32 [[TMP28]]
13165 // CHECK11-NEXT: store i32 [[ADD6]], ptr [[ARRAYIDX7]], align 4, !llvm.access.group [[ACC_GRP26]]
13166 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
13167 // CHECK11: omp.body.continue:
13168 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
13169 // CHECK11: omp.inner.for.inc:
13170 // CHECK11-NEXT: [[TMP29:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP26]]
13171 // CHECK11-NEXT: [[ADD8:%.*]] = add nsw i32 [[TMP29]], 1
13172 // CHECK11-NEXT: store i32 [[ADD8]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP26]]
13173 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP27:![0-9]+]]
13174 // CHECK11: omp.inner.for.end:
13175 // CHECK11-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
13176 // CHECK11: omp.dispatch.inc:
13177 // CHECK11-NEXT: br label [[OMP_DISPATCH_COND]]
13178 // CHECK11: omp.dispatch.end:
13179 // CHECK11-NEXT: [[TMP30:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
13180 // CHECK11-NEXT: [[TMP31:%.*]] = load i32, ptr [[TMP30]], align 4
13181 // CHECK11-NEXT: call void @__kmpc_dispatch_deinit(ptr @[[GLOB3]], i32 [[TMP31]])
13182 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
13183 // CHECK11: omp.precond.end:
13184 // CHECK11-NEXT: ret void
13187 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91
13188 // CHECK11-SAME: (i32 noundef [[CH:%.*]], i32 noundef [[N:%.*]], ptr noundef [[A:%.*]], ptr noundef [[B:%.*]], ptr noundef [[C:%.*]]) #[[ATTR1]] {
13189 // CHECK11-NEXT: entry:
13190 // CHECK11-NEXT: [[CH_ADDR:%.*]] = alloca i32, align 4
13191 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca i32, align 4
13192 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
13193 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
13194 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
13195 // CHECK11-NEXT: store i32 [[CH]], ptr [[CH_ADDR]], align 4
13196 // CHECK11-NEXT: store i32 [[N]], ptr [[N_ADDR]], align 4
13197 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
13198 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
13199 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
13200 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_teams(ptr @[[GLOB3]], i32 5, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91.omp_outlined, ptr [[CH_ADDR]], ptr [[N_ADDR]], ptr [[A_ADDR]], ptr [[B_ADDR]], ptr [[C_ADDR]])
13201 // CHECK11-NEXT: ret void
13204 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91.omp_outlined
13205 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[CH:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]]) #[[ATTR1]] {
13206 // CHECK11-NEXT: entry:
13207 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
13208 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
13209 // CHECK11-NEXT: [[CH_ADDR:%.*]] = alloca ptr, align 4
13210 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
13211 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
13212 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
13213 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
13214 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_:%.*]] = alloca i32, align 4
13215 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
13216 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
13217 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
13218 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
13219 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
13220 // CHECK11-NEXT: [[DOTOMP_COMB_LB:%.*]] = alloca i32, align 4
13221 // CHECK11-NEXT: [[DOTOMP_COMB_UB:%.*]] = alloca i32, align 4
13222 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
13223 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
13224 // CHECK11-NEXT: [[I4:%.*]] = alloca i32, align 4
13225 // CHECK11-NEXT: [[DOTCAPTURE_EXPR__CASTED:%.*]] = alloca i32, align 4
13226 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
13227 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
13228 // CHECK11-NEXT: store ptr [[CH]], ptr [[CH_ADDR]], align 4
13229 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
13230 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
13231 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
13232 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
13233 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[CH_ADDR]], align 4
13234 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[N_ADDR]], align 4
13235 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[A_ADDR]], align 4
13236 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[B_ADDR]], align 4
13237 // CHECK11-NEXT: [[TMP4:%.*]] = load ptr, ptr [[C_ADDR]], align 4
13238 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[TMP0]], align 4
13239 // CHECK11-NEXT: store i32 [[TMP5]], ptr [[DOTCAPTURE_EXPR_]], align 4
13240 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[TMP1]], align 4
13241 // CHECK11-NEXT: store i32 [[TMP6]], ptr [[DOTCAPTURE_EXPR_1]], align 4
13242 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
13243 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP7]], 0
13244 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
13245 // CHECK11-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
13246 // CHECK11-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
13247 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
13248 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
13249 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP8]]
13250 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
13251 // CHECK11: omp.precond.then:
13252 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_COMB_LB]], align 4
13253 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
13254 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_COMB_UB]], align 4
13255 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
13256 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
13257 // CHECK11-NEXT: [[TMP10:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
13258 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[TMP10]], align 4
13259 // CHECK11-NEXT: call void @__kmpc_for_static_init_4(ptr @[[GLOB1]], i32 [[TMP11]], i32 92, ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_COMB_LB]], ptr [[DOTOMP_COMB_UB]], ptr [[DOTOMP_STRIDE]], i32 1, i32 1)
13260 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
13261 // CHECK11-NEXT: [[TMP13:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
13262 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sgt i32 [[TMP12]], [[TMP13]]
13263 // CHECK11-NEXT: br i1 [[CMP5]], label [[COND_TRUE:%.*]], label [[COND_FALSE:%.*]]
13264 // CHECK11: cond.true:
13265 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
13266 // CHECK11-NEXT: br label [[COND_END:%.*]]
13267 // CHECK11: cond.false:
13268 // CHECK11-NEXT: [[TMP15:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
13269 // CHECK11-NEXT: br label [[COND_END]]
13270 // CHECK11: cond.end:
13271 // CHECK11-NEXT: [[COND:%.*]] = phi i32 [ [[TMP14]], [[COND_TRUE]] ], [ [[TMP15]], [[COND_FALSE]] ]
13272 // CHECK11-NEXT: store i32 [[COND]], ptr [[DOTOMP_COMB_UB]], align 4
13273 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
13274 // CHECK11-NEXT: store i32 [[TMP16]], ptr [[DOTOMP_IV]], align 4
13275 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
13276 // CHECK11: omp.inner.for.cond:
13277 // CHECK11-NEXT: [[TMP17:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
13278 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
13279 // CHECK11-NEXT: [[CMP6:%.*]] = icmp sle i32 [[TMP17]], [[TMP18]]
13280 // CHECK11-NEXT: br i1 [[CMP6]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
13281 // CHECK11: omp.inner.for.body:
13282 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_COMB_LB]], align 4
13283 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_COMB_UB]], align 4
13284 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_]], align 4
13285 // CHECK11-NEXT: store i32 [[TMP21]], ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
13286 // CHECK11-NEXT: [[TMP22:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__CASTED]], align 4
13287 // CHECK11-NEXT: call void (ptr, i32, ptr, ...) @__kmpc_fork_call(ptr @[[GLOB3]], i32 7, ptr @{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91.omp_outlined.omp_outlined, i32 [[TMP19]], i32 [[TMP20]], ptr [[TMP1]], ptr [[TMP2]], ptr [[TMP3]], ptr [[TMP4]], i32 [[TMP22]])
13288 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
13289 // CHECK11: omp.inner.for.inc:
13290 // CHECK11-NEXT: [[TMP23:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4
13291 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[DOTOMP_STRIDE]], align 4
13292 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 [[TMP23]], [[TMP24]]
13293 // CHECK11-NEXT: store i32 [[ADD]], ptr [[DOTOMP_IV]], align 4
13294 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]]
13295 // CHECK11: omp.inner.for.end:
13296 // CHECK11-NEXT: br label [[OMP_LOOP_EXIT:%.*]]
13297 // CHECK11: omp.loop.exit:
13298 // CHECK11-NEXT: [[TMP25:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
13299 // CHECK11-NEXT: [[TMP26:%.*]] = load i32, ptr [[TMP25]], align 4
13300 // CHECK11-NEXT: call void @__kmpc_for_static_fini(ptr @[[GLOB1]], i32 [[TMP26]])
13301 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
13302 // CHECK11: omp.precond.end:
13303 // CHECK11-NEXT: ret void
13306 // CHECK11-LABEL: define {{[^@]+}}@{{__omp_offloading_[0-9a-z]+_[0-9a-z]+}}__Z5tmainIiET_v_l91.omp_outlined.omp_outlined
13307 // CHECK11-SAME: (ptr noalias noundef [[DOTGLOBAL_TID_:%.*]], ptr noalias noundef [[DOTBOUND_TID_:%.*]], i32 noundef [[DOTPREVIOUS_LB_:%.*]], i32 noundef [[DOTPREVIOUS_UB_:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[N:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[A:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[B:%.*]], ptr noundef nonnull align 4 dereferenceable(4) [[C:%.*]], i32 noundef [[DOTCAPTURE_EXPR_:%.*]]) #[[ATTR1]] {
13308 // CHECK11-NEXT: entry:
13309 // CHECK11-NEXT: [[DOTGLOBAL_TID__ADDR:%.*]] = alloca ptr, align 4
13310 // CHECK11-NEXT: [[DOTBOUND_TID__ADDR:%.*]] = alloca ptr, align 4
13311 // CHECK11-NEXT: [[DOTPREVIOUS_LB__ADDR:%.*]] = alloca i32, align 4
13312 // CHECK11-NEXT: [[DOTPREVIOUS_UB__ADDR:%.*]] = alloca i32, align 4
13313 // CHECK11-NEXT: [[N_ADDR:%.*]] = alloca ptr, align 4
13314 // CHECK11-NEXT: [[A_ADDR:%.*]] = alloca ptr, align 4
13315 // CHECK11-NEXT: [[B_ADDR:%.*]] = alloca ptr, align 4
13316 // CHECK11-NEXT: [[C_ADDR:%.*]] = alloca ptr, align 4
13317 // CHECK11-NEXT: [[DOTCAPTURE_EXPR__ADDR:%.*]] = alloca i32, align 4
13318 // CHECK11-NEXT: [[DOTOMP_IV:%.*]] = alloca i32, align 4
13319 // CHECK11-NEXT: [[TMP:%.*]] = alloca i32, align 4
13320 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_1:%.*]] = alloca i32, align 4
13321 // CHECK11-NEXT: [[DOTCAPTURE_EXPR_2:%.*]] = alloca i32, align 4
13322 // CHECK11-NEXT: [[I:%.*]] = alloca i32, align 4
13323 // CHECK11-NEXT: [[DOTOMP_LB:%.*]] = alloca i32, align 4
13324 // CHECK11-NEXT: [[DOTOMP_UB:%.*]] = alloca i32, align 4
13325 // CHECK11-NEXT: [[DOTOMP_STRIDE:%.*]] = alloca i32, align 4
13326 // CHECK11-NEXT: [[DOTOMP_IS_LAST:%.*]] = alloca i32, align 4
13327 // CHECK11-NEXT: [[I4:%.*]] = alloca i32, align 4
13328 // CHECK11-NEXT: store ptr [[DOTGLOBAL_TID_]], ptr [[DOTGLOBAL_TID__ADDR]], align 4
13329 // CHECK11-NEXT: store ptr [[DOTBOUND_TID_]], ptr [[DOTBOUND_TID__ADDR]], align 4
13330 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_LB_]], ptr [[DOTPREVIOUS_LB__ADDR]], align 4
13331 // CHECK11-NEXT: store i32 [[DOTPREVIOUS_UB_]], ptr [[DOTPREVIOUS_UB__ADDR]], align 4
13332 // CHECK11-NEXT: store ptr [[N]], ptr [[N_ADDR]], align 4
13333 // CHECK11-NEXT: store ptr [[A]], ptr [[A_ADDR]], align 4
13334 // CHECK11-NEXT: store ptr [[B]], ptr [[B_ADDR]], align 4
13335 // CHECK11-NEXT: store ptr [[C]], ptr [[C_ADDR]], align 4
13336 // CHECK11-NEXT: store i32 [[DOTCAPTURE_EXPR_]], ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
13337 // CHECK11-NEXT: [[TMP0:%.*]] = load ptr, ptr [[N_ADDR]], align 4
13338 // CHECK11-NEXT: [[TMP1:%.*]] = load ptr, ptr [[A_ADDR]], align 4
13339 // CHECK11-NEXT: [[TMP2:%.*]] = load ptr, ptr [[B_ADDR]], align 4
13340 // CHECK11-NEXT: [[TMP3:%.*]] = load ptr, ptr [[C_ADDR]], align 4
13341 // CHECK11-NEXT: [[TMP4:%.*]] = load i32, ptr [[TMP0]], align 4
13342 // CHECK11-NEXT: store i32 [[TMP4]], ptr [[DOTCAPTURE_EXPR_1]], align 4
13343 // CHECK11-NEXT: [[TMP5:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
13344 // CHECK11-NEXT: [[SUB:%.*]] = sub nsw i32 [[TMP5]], 0
13345 // CHECK11-NEXT: [[DIV:%.*]] = sdiv i32 [[SUB]], 1
13346 // CHECK11-NEXT: [[SUB3:%.*]] = sub nsw i32 [[DIV]], 1
13347 // CHECK11-NEXT: store i32 [[SUB3]], ptr [[DOTCAPTURE_EXPR_2]], align 4
13348 // CHECK11-NEXT: store i32 0, ptr [[I]], align 4
13349 // CHECK11-NEXT: [[TMP6:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_1]], align 4
13350 // CHECK11-NEXT: [[CMP:%.*]] = icmp slt i32 0, [[TMP6]]
13351 // CHECK11-NEXT: br i1 [[CMP]], label [[OMP_PRECOND_THEN:%.*]], label [[OMP_PRECOND_END:%.*]]
13352 // CHECK11: omp.precond.then:
13353 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_LB]], align 4
13354 // CHECK11-NEXT: [[TMP7:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR_2]], align 4
13355 // CHECK11-NEXT: store i32 [[TMP7]], ptr [[DOTOMP_UB]], align 4
13356 // CHECK11-NEXT: [[TMP8:%.*]] = load i32, ptr [[DOTPREVIOUS_LB__ADDR]], align 4
13357 // CHECK11-NEXT: [[TMP9:%.*]] = load i32, ptr [[DOTPREVIOUS_UB__ADDR]], align 4
13358 // CHECK11-NEXT: store i32 [[TMP8]], ptr [[DOTOMP_LB]], align 4
13359 // CHECK11-NEXT: store i32 [[TMP9]], ptr [[DOTOMP_UB]], align 4
13360 // CHECK11-NEXT: store i32 1, ptr [[DOTOMP_STRIDE]], align 4
13361 // CHECK11-NEXT: store i32 0, ptr [[DOTOMP_IS_LAST]], align 4
13362 // CHECK11-NEXT: [[TMP10:%.*]] = load i32, ptr [[DOTCAPTURE_EXPR__ADDR]], align 4
13363 // CHECK11-NEXT: [[TMP11:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
13364 // CHECK11-NEXT: [[TMP12:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4
13365 // CHECK11-NEXT: [[TMP13:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
13366 // CHECK11-NEXT: [[TMP14:%.*]] = load i32, ptr [[TMP13]], align 4
13367 // CHECK11-NEXT: call void @__kmpc_dispatch_init_4(ptr @[[GLOB3]], i32 [[TMP14]], i32 35, i32 [[TMP11]], i32 [[TMP12]], i32 1, i32 [[TMP10]])
13368 // CHECK11-NEXT: br label [[OMP_DISPATCH_COND:%.*]]
13369 // CHECK11: omp.dispatch.cond:
13370 // CHECK11-NEXT: [[TMP15:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
13371 // CHECK11-NEXT: [[TMP16:%.*]] = load i32, ptr [[TMP15]], align 4
13372 // CHECK11-NEXT: [[TMP17:%.*]] = call i32 @__kmpc_dispatch_next_4(ptr @[[GLOB3]], i32 [[TMP16]], ptr [[DOTOMP_IS_LAST]], ptr [[DOTOMP_LB]], ptr [[DOTOMP_UB]], ptr [[DOTOMP_STRIDE]])
13373 // CHECK11-NEXT: [[TOBOOL:%.*]] = icmp ne i32 [[TMP17]], 0
13374 // CHECK11-NEXT: br i1 [[TOBOOL]], label [[OMP_DISPATCH_BODY:%.*]], label [[OMP_DISPATCH_END:%.*]]
13375 // CHECK11: omp.dispatch.body:
13376 // CHECK11-NEXT: [[TMP18:%.*]] = load i32, ptr [[DOTOMP_LB]], align 4
13377 // CHECK11-NEXT: store i32 [[TMP18]], ptr [[DOTOMP_IV]], align 4
13378 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND:%.*]]
13379 // CHECK11: omp.inner.for.cond:
13380 // CHECK11-NEXT: [[TMP19:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP29:![0-9]+]]
13381 // CHECK11-NEXT: [[TMP20:%.*]] = load i32, ptr [[DOTOMP_UB]], align 4, !llvm.access.group [[ACC_GRP29]]
13382 // CHECK11-NEXT: [[CMP5:%.*]] = icmp sle i32 [[TMP19]], [[TMP20]]
13383 // CHECK11-NEXT: br i1 [[CMP5]], label [[OMP_INNER_FOR_BODY:%.*]], label [[OMP_INNER_FOR_END:%.*]]
13384 // CHECK11: omp.inner.for.body:
13385 // CHECK11-NEXT: [[TMP21:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP29]]
13386 // CHECK11-NEXT: [[MUL:%.*]] = mul nsw i32 [[TMP21]], 1
13387 // CHECK11-NEXT: [[ADD:%.*]] = add nsw i32 0, [[MUL]]
13388 // CHECK11-NEXT: store i32 [[ADD]], ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP29]]
13389 // CHECK11-NEXT: [[TMP22:%.*]] = load ptr, ptr [[TMP2]], align 4, !llvm.access.group [[ACC_GRP29]]
13390 // CHECK11-NEXT: [[TMP23:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP29]]
13391 // CHECK11-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[TMP22]], i32 [[TMP23]]
13392 // CHECK11-NEXT: [[TMP24:%.*]] = load i32, ptr [[ARRAYIDX]], align 4, !llvm.access.group [[ACC_GRP29]]
13393 // CHECK11-NEXT: [[TMP25:%.*]] = load ptr, ptr [[TMP3]], align 4, !llvm.access.group [[ACC_GRP29]]
13394 // CHECK11-NEXT: [[TMP26:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP29]]
13395 // CHECK11-NEXT: [[ARRAYIDX6:%.*]] = getelementptr inbounds i32, ptr [[TMP25]], i32 [[TMP26]]
13396 // CHECK11-NEXT: [[TMP27:%.*]] = load i32, ptr [[ARRAYIDX6]], align 4, !llvm.access.group [[ACC_GRP29]]
13397 // CHECK11-NEXT: [[ADD7:%.*]] = add nsw i32 [[TMP24]], [[TMP27]]
13398 // CHECK11-NEXT: [[TMP28:%.*]] = load ptr, ptr [[TMP1]], align 4, !llvm.access.group [[ACC_GRP29]]
13399 // CHECK11-NEXT: [[TMP29:%.*]] = load i32, ptr [[I4]], align 4, !llvm.access.group [[ACC_GRP29]]
13400 // CHECK11-NEXT: [[ARRAYIDX8:%.*]] = getelementptr inbounds i32, ptr [[TMP28]], i32 [[TMP29]]
13401 // CHECK11-NEXT: store i32 [[ADD7]], ptr [[ARRAYIDX8]], align 4, !llvm.access.group [[ACC_GRP29]]
13402 // CHECK11-NEXT: br label [[OMP_BODY_CONTINUE:%.*]]
13403 // CHECK11: omp.body.continue:
13404 // CHECK11-NEXT: br label [[OMP_INNER_FOR_INC:%.*]]
13405 // CHECK11: omp.inner.for.inc:
13406 // CHECK11-NEXT: [[TMP30:%.*]] = load i32, ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP29]]
13407 // CHECK11-NEXT: [[ADD9:%.*]] = add nsw i32 [[TMP30]], 1
13408 // CHECK11-NEXT: store i32 [[ADD9]], ptr [[DOTOMP_IV]], align 4, !llvm.access.group [[ACC_GRP29]]
13409 // CHECK11-NEXT: br label [[OMP_INNER_FOR_COND]], !llvm.loop [[LOOP30:![0-9]+]]
13410 // CHECK11: omp.inner.for.end:
13411 // CHECK11-NEXT: br label [[OMP_DISPATCH_INC:%.*]]
13412 // CHECK11: omp.dispatch.inc:
13413 // CHECK11-NEXT: br label [[OMP_DISPATCH_COND]]
13414 // CHECK11: omp.dispatch.end:
13415 // CHECK11-NEXT: [[TMP31:%.*]] = load ptr, ptr [[DOTGLOBAL_TID__ADDR]], align 4
13416 // CHECK11-NEXT: [[TMP32:%.*]] = load i32, ptr [[TMP31]], align 4
13417 // CHECK11-NEXT: call void @__kmpc_dispatch_deinit(ptr @[[GLOB3]], i32 [[TMP32]])
13418 // CHECK11-NEXT: br label [[OMP_PRECOND_END]]
13419 // CHECK11: omp.precond.end:
13420 // CHECK11-NEXT: ret void