1 ; Test vector addition.
3 ; RUN: llc < %s -mtriple=s390x-linux-gnu -mcpu=z13 | FileCheck %s
5 ; Test a v16i8 addition.
6 define <16 x i8> @f1(<16 x i8> %dummy, <16 x i8> %val1, <16 x i8> %val2) {
8 ; CHECK: vab %v24, %v26, %v28
10 %ret = add <16 x i8> %val1, %val2
14 ; Test a v8i16 addition.
15 define <8 x i16> @f2(<8 x i16> %dummy, <8 x i16> %val1, <8 x i16> %val2) {
17 ; CHECK: vah %v24, %v26, %v28
19 %ret = add <8 x i16> %val1, %val2
23 ; Test a v4i32 addition.
24 define <4 x i32> @f3(<4 x i32> %dummy, <4 x i32> %val1, <4 x i32> %val2) {
26 ; CHECK: vaf %v24, %v26, %v28
28 %ret = add <4 x i32> %val1, %val2
32 ; Test a v2i64 addition.
33 define <2 x i64> @f4(<2 x i64> %dummy, <2 x i64> %val1, <2 x i64> %val2) {
35 ; CHECK: vag %v24, %v26, %v28
37 %ret = add <2 x i64> %val1, %val2
41 ; Test a v2f64 addition.
42 define <2 x double> @f5(<2 x double> %dummy, <2 x double> %val1,
45 ; CHECK: vfadb %v24, %v26, %v28
47 %ret = fadd <2 x double> %val1, %val2
51 ; Test an f64 addition that uses vector registers.
52 define double @f6(<2 x double> %val1, <2 x double> %val2) {
54 ; CHECK: wfadb %f0, %v24, %v26
56 %scalar1 = extractelement <2 x double> %val1, i32 0
57 %scalar2 = extractelement <2 x double> %val2, i32 0
58 %ret = fadd double %scalar1, %scalar2