1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --version 2
2 // REQUIRES: riscv-registered-target
3 // RUN: %clang_cc1 -triple riscv64 -target-feature +v -target-feature +zfh \
4 // RUN: -target-feature +zvfhmin -disable-O0-optnone \
5 // RUN: -emit-llvm %s -o - | opt -S -passes=mem2reg | \
6 // RUN: FileCheck --check-prefix=CHECK-RV64 %s
8 #include <riscv_vector.h>
10 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_f16mf4x2
11 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0:[0-9]+]] {
12 // CHECK-RV64-NEXT: entry:
13 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv2i8_2t.i64(target("riscv.vector.tuple", <vscale x 2 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
14 // CHECK-RV64-NEXT: ret void
16 void test_vssseg2e16_v_f16mf4x2(_Float16
*base
, ptrdiff_t bstride
, vfloat16mf4x2_t v_tuple
, size_t vl
) {
17 return __riscv_vssseg2e16_v_f16mf4x2(base
, bstride
, v_tuple
, vl
);
20 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_f16mf2x2
21 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
22 // CHECK-RV64-NEXT: entry:
23 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv4i8_2t.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
24 // CHECK-RV64-NEXT: ret void
26 void test_vssseg2e16_v_f16mf2x2(_Float16
*base
, ptrdiff_t bstride
, vfloat16mf2x2_t v_tuple
, size_t vl
) {
27 return __riscv_vssseg2e16_v_f16mf2x2(base
, bstride
, v_tuple
, vl
);
30 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_f16m1x2
31 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
32 // CHECK-RV64-NEXT: entry:
33 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv8i8_2t.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
34 // CHECK-RV64-NEXT: ret void
36 void test_vssseg2e16_v_f16m1x2(_Float16
*base
, ptrdiff_t bstride
, vfloat16m1x2_t v_tuple
, size_t vl
) {
37 return __riscv_vssseg2e16_v_f16m1x2(base
, bstride
, v_tuple
, vl
);
40 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_f16m2x2
41 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
42 // CHECK-RV64-NEXT: entry:
43 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv16i8_2t.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
44 // CHECK-RV64-NEXT: ret void
46 void test_vssseg2e16_v_f16m2x2(_Float16
*base
, ptrdiff_t bstride
, vfloat16m2x2_t v_tuple
, size_t vl
) {
47 return __riscv_vssseg2e16_v_f16m2x2(base
, bstride
, v_tuple
, vl
);
50 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_f16m4x2
51 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 32 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
52 // CHECK-RV64-NEXT: entry:
53 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv32i8_2t.i64(target("riscv.vector.tuple", <vscale x 32 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
54 // CHECK-RV64-NEXT: ret void
56 void test_vssseg2e16_v_f16m4x2(_Float16
*base
, ptrdiff_t bstride
, vfloat16m4x2_t v_tuple
, size_t vl
) {
57 return __riscv_vssseg2e16_v_f16m4x2(base
, bstride
, v_tuple
, vl
);
60 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_i16mf4x2
61 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
62 // CHECK-RV64-NEXT: entry:
63 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv2i8_2t.i64(target("riscv.vector.tuple", <vscale x 2 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
64 // CHECK-RV64-NEXT: ret void
66 void test_vssseg2e16_v_i16mf4x2(int16_t *base
, ptrdiff_t bstride
, vint16mf4x2_t v_tuple
, size_t vl
) {
67 return __riscv_vssseg2e16_v_i16mf4x2(base
, bstride
, v_tuple
, vl
);
70 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_i16mf2x2
71 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
72 // CHECK-RV64-NEXT: entry:
73 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv4i8_2t.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
74 // CHECK-RV64-NEXT: ret void
76 void test_vssseg2e16_v_i16mf2x2(int16_t *base
, ptrdiff_t bstride
, vint16mf2x2_t v_tuple
, size_t vl
) {
77 return __riscv_vssseg2e16_v_i16mf2x2(base
, bstride
, v_tuple
, vl
);
80 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_i16m1x2
81 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
82 // CHECK-RV64-NEXT: entry:
83 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv8i8_2t.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
84 // CHECK-RV64-NEXT: ret void
86 void test_vssseg2e16_v_i16m1x2(int16_t *base
, ptrdiff_t bstride
, vint16m1x2_t v_tuple
, size_t vl
) {
87 return __riscv_vssseg2e16_v_i16m1x2(base
, bstride
, v_tuple
, vl
);
90 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_i16m2x2
91 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
92 // CHECK-RV64-NEXT: entry:
93 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv16i8_2t.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
94 // CHECK-RV64-NEXT: ret void
96 void test_vssseg2e16_v_i16m2x2(int16_t *base
, ptrdiff_t bstride
, vint16m2x2_t v_tuple
, size_t vl
) {
97 return __riscv_vssseg2e16_v_i16m2x2(base
, bstride
, v_tuple
, vl
);
100 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_i16m4x2
101 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 32 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
102 // CHECK-RV64-NEXT: entry:
103 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv32i8_2t.i64(target("riscv.vector.tuple", <vscale x 32 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
104 // CHECK-RV64-NEXT: ret void
106 void test_vssseg2e16_v_i16m4x2(int16_t *base
, ptrdiff_t bstride
, vint16m4x2_t v_tuple
, size_t vl
) {
107 return __riscv_vssseg2e16_v_i16m4x2(base
, bstride
, v_tuple
, vl
);
110 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_u16mf4x2
111 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
112 // CHECK-RV64-NEXT: entry:
113 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv2i8_2t.i64(target("riscv.vector.tuple", <vscale x 2 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
114 // CHECK-RV64-NEXT: ret void
116 void test_vssseg2e16_v_u16mf4x2(uint16_t *base
, ptrdiff_t bstride
, vuint16mf4x2_t v_tuple
, size_t vl
) {
117 return __riscv_vssseg2e16_v_u16mf4x2(base
, bstride
, v_tuple
, vl
);
120 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_u16mf2x2
121 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
122 // CHECK-RV64-NEXT: entry:
123 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv4i8_2t.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
124 // CHECK-RV64-NEXT: ret void
126 void test_vssseg2e16_v_u16mf2x2(uint16_t *base
, ptrdiff_t bstride
, vuint16mf2x2_t v_tuple
, size_t vl
) {
127 return __riscv_vssseg2e16_v_u16mf2x2(base
, bstride
, v_tuple
, vl
);
130 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_u16m1x2
131 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
132 // CHECK-RV64-NEXT: entry:
133 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv8i8_2t.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
134 // CHECK-RV64-NEXT: ret void
136 void test_vssseg2e16_v_u16m1x2(uint16_t *base
, ptrdiff_t bstride
, vuint16m1x2_t v_tuple
, size_t vl
) {
137 return __riscv_vssseg2e16_v_u16m1x2(base
, bstride
, v_tuple
, vl
);
140 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_u16m2x2
141 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
142 // CHECK-RV64-NEXT: entry:
143 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv16i8_2t.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
144 // CHECK-RV64-NEXT: ret void
146 void test_vssseg2e16_v_u16m2x2(uint16_t *base
, ptrdiff_t bstride
, vuint16m2x2_t v_tuple
, size_t vl
) {
147 return __riscv_vssseg2e16_v_u16m2x2(base
, bstride
, v_tuple
, vl
);
150 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_u16m4x2
151 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 32 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
152 // CHECK-RV64-NEXT: entry:
153 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.triscv.vector.tuple_nxv32i8_2t.i64(target("riscv.vector.tuple", <vscale x 32 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], i64 [[VL]], i64 4)
154 // CHECK-RV64-NEXT: ret void
156 void test_vssseg2e16_v_u16m4x2(uint16_t *base
, ptrdiff_t bstride
, vuint16m4x2_t v_tuple
, size_t vl
) {
157 return __riscv_vssseg2e16_v_u16m4x2(base
, bstride
, v_tuple
, vl
);
160 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_f16mf4x2_m
161 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
162 // CHECK-RV64-NEXT: entry:
163 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv2i8_2t.i64.nxv1i1(target("riscv.vector.tuple", <vscale x 2 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 4)
164 // CHECK-RV64-NEXT: ret void
166 void test_vssseg2e16_v_f16mf4x2_m(vbool64_t mask
, _Float16
*base
, ptrdiff_t bstride
, vfloat16mf4x2_t v_tuple
, size_t vl
) {
167 return __riscv_vssseg2e16_v_f16mf4x2_m(mask
, base
, bstride
, v_tuple
, vl
);
170 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_f16mf2x2_m
171 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
172 // CHECK-RV64-NEXT: entry:
173 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv4i8_2t.i64.nxv2i1(target("riscv.vector.tuple", <vscale x 4 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 4)
174 // CHECK-RV64-NEXT: ret void
176 void test_vssseg2e16_v_f16mf2x2_m(vbool32_t mask
, _Float16
*base
, ptrdiff_t bstride
, vfloat16mf2x2_t v_tuple
, size_t vl
) {
177 return __riscv_vssseg2e16_v_f16mf2x2_m(mask
, base
, bstride
, v_tuple
, vl
);
180 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_f16m1x2_m
181 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
182 // CHECK-RV64-NEXT: entry:
183 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv8i8_2t.i64.nxv4i1(target("riscv.vector.tuple", <vscale x 8 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 4)
184 // CHECK-RV64-NEXT: ret void
186 void test_vssseg2e16_v_f16m1x2_m(vbool16_t mask
, _Float16
*base
, ptrdiff_t bstride
, vfloat16m1x2_t v_tuple
, size_t vl
) {
187 return __riscv_vssseg2e16_v_f16m1x2_m(mask
, base
, bstride
, v_tuple
, vl
);
190 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_f16m2x2_m
191 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
192 // CHECK-RV64-NEXT: entry:
193 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv16i8_2t.i64.nxv8i1(target("riscv.vector.tuple", <vscale x 16 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 4)
194 // CHECK-RV64-NEXT: ret void
196 void test_vssseg2e16_v_f16m2x2_m(vbool8_t mask
, _Float16
*base
, ptrdiff_t bstride
, vfloat16m2x2_t v_tuple
, size_t vl
) {
197 return __riscv_vssseg2e16_v_f16m2x2_m(mask
, base
, bstride
, v_tuple
, vl
);
200 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_f16m4x2_m
201 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 32 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
202 // CHECK-RV64-NEXT: entry:
203 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv32i8_2t.i64.nxv16i1(target("riscv.vector.tuple", <vscale x 32 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 4)
204 // CHECK-RV64-NEXT: ret void
206 void test_vssseg2e16_v_f16m4x2_m(vbool4_t mask
, _Float16
*base
, ptrdiff_t bstride
, vfloat16m4x2_t v_tuple
, size_t vl
) {
207 return __riscv_vssseg2e16_v_f16m4x2_m(mask
, base
, bstride
, v_tuple
, vl
);
210 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_i16mf4x2_m
211 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
212 // CHECK-RV64-NEXT: entry:
213 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv2i8_2t.i64.nxv1i1(target("riscv.vector.tuple", <vscale x 2 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 4)
214 // CHECK-RV64-NEXT: ret void
216 void test_vssseg2e16_v_i16mf4x2_m(vbool64_t mask
, int16_t *base
, ptrdiff_t bstride
, vint16mf4x2_t v_tuple
, size_t vl
) {
217 return __riscv_vssseg2e16_v_i16mf4x2_m(mask
, base
, bstride
, v_tuple
, vl
);
220 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_i16mf2x2_m
221 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
222 // CHECK-RV64-NEXT: entry:
223 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv4i8_2t.i64.nxv2i1(target("riscv.vector.tuple", <vscale x 4 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 4)
224 // CHECK-RV64-NEXT: ret void
226 void test_vssseg2e16_v_i16mf2x2_m(vbool32_t mask
, int16_t *base
, ptrdiff_t bstride
, vint16mf2x2_t v_tuple
, size_t vl
) {
227 return __riscv_vssseg2e16_v_i16mf2x2_m(mask
, base
, bstride
, v_tuple
, vl
);
230 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_i16m1x2_m
231 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
232 // CHECK-RV64-NEXT: entry:
233 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv8i8_2t.i64.nxv4i1(target("riscv.vector.tuple", <vscale x 8 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 4)
234 // CHECK-RV64-NEXT: ret void
236 void test_vssseg2e16_v_i16m1x2_m(vbool16_t mask
, int16_t *base
, ptrdiff_t bstride
, vint16m1x2_t v_tuple
, size_t vl
) {
237 return __riscv_vssseg2e16_v_i16m1x2_m(mask
, base
, bstride
, v_tuple
, vl
);
240 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_i16m2x2_m
241 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
242 // CHECK-RV64-NEXT: entry:
243 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv16i8_2t.i64.nxv8i1(target("riscv.vector.tuple", <vscale x 16 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 4)
244 // CHECK-RV64-NEXT: ret void
246 void test_vssseg2e16_v_i16m2x2_m(vbool8_t mask
, int16_t *base
, ptrdiff_t bstride
, vint16m2x2_t v_tuple
, size_t vl
) {
247 return __riscv_vssseg2e16_v_i16m2x2_m(mask
, base
, bstride
, v_tuple
, vl
);
250 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_i16m4x2_m
251 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 32 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
252 // CHECK-RV64-NEXT: entry:
253 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv32i8_2t.i64.nxv16i1(target("riscv.vector.tuple", <vscale x 32 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 4)
254 // CHECK-RV64-NEXT: ret void
256 void test_vssseg2e16_v_i16m4x2_m(vbool4_t mask
, int16_t *base
, ptrdiff_t bstride
, vint16m4x2_t v_tuple
, size_t vl
) {
257 return __riscv_vssseg2e16_v_i16m4x2_m(mask
, base
, bstride
, v_tuple
, vl
);
260 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_u16mf4x2_m
261 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
262 // CHECK-RV64-NEXT: entry:
263 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv2i8_2t.i64.nxv1i1(target("riscv.vector.tuple", <vscale x 2 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 4)
264 // CHECK-RV64-NEXT: ret void
266 void test_vssseg2e16_v_u16mf4x2_m(vbool64_t mask
, uint16_t *base
, ptrdiff_t bstride
, vuint16mf4x2_t v_tuple
, size_t vl
) {
267 return __riscv_vssseg2e16_v_u16mf4x2_m(mask
, base
, bstride
, v_tuple
, vl
);
270 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_u16mf2x2_m
271 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
272 // CHECK-RV64-NEXT: entry:
273 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv4i8_2t.i64.nxv2i1(target("riscv.vector.tuple", <vscale x 4 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 4)
274 // CHECK-RV64-NEXT: ret void
276 void test_vssseg2e16_v_u16mf2x2_m(vbool32_t mask
, uint16_t *base
, ptrdiff_t bstride
, vuint16mf2x2_t v_tuple
, size_t vl
) {
277 return __riscv_vssseg2e16_v_u16mf2x2_m(mask
, base
, bstride
, v_tuple
, vl
);
280 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_u16m1x2_m
281 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
282 // CHECK-RV64-NEXT: entry:
283 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv8i8_2t.i64.nxv4i1(target("riscv.vector.tuple", <vscale x 8 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 4)
284 // CHECK-RV64-NEXT: ret void
286 void test_vssseg2e16_v_u16m1x2_m(vbool16_t mask
, uint16_t *base
, ptrdiff_t bstride
, vuint16m1x2_t v_tuple
, size_t vl
) {
287 return __riscv_vssseg2e16_v_u16m1x2_m(mask
, base
, bstride
, v_tuple
, vl
);
290 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_u16m2x2_m
291 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
292 // CHECK-RV64-NEXT: entry:
293 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv16i8_2t.i64.nxv8i1(target("riscv.vector.tuple", <vscale x 16 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 4)
294 // CHECK-RV64-NEXT: ret void
296 void test_vssseg2e16_v_u16m2x2_m(vbool8_t mask
, uint16_t *base
, ptrdiff_t bstride
, vuint16m2x2_t v_tuple
, size_t vl
) {
297 return __riscv_vssseg2e16_v_u16m2x2_m(mask
, base
, bstride
, v_tuple
, vl
);
300 // CHECK-RV64-LABEL: define dso_local void @test_vssseg2e16_v_u16m4x2_m
301 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], i64 noundef [[BSTRIDE:%.*]], target("riscv.vector.tuple", <vscale x 32 x i8>, 2) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
302 // CHECK-RV64-NEXT: entry:
303 // CHECK-RV64-NEXT: call void @llvm.riscv.vssseg2.mask.triscv.vector.tuple_nxv32i8_2t.i64.nxv16i1(target("riscv.vector.tuple", <vscale x 32 x i8>, 2) [[V_TUPLE]], ptr [[BASE]], i64 [[BSTRIDE]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 4)
304 // CHECK-RV64-NEXT: ret void
306 void test_vssseg2e16_v_u16m4x2_m(vbool4_t mask
, uint16_t *base
, ptrdiff_t bstride
, vuint16m4x2_t v_tuple
, size_t vl
) {
307 return __riscv_vssseg2e16_v_u16m4x2_m(mask
, base
, bstride
, v_tuple
, vl
);