1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --version 2
2 // REQUIRES: riscv-registered-target
3 // RUN: %clang_cc1 -triple riscv64 -target-feature +v -target-feature +zfh \
4 // RUN: -target-feature +zvfh -disable-O0-optnone \
5 // RUN: -emit-llvm %s -o - | opt -S -passes=mem2reg | \
6 // RUN: FileCheck --check-prefix=CHECK-RV64 %s
8 #include <riscv_vector.h>
10 // CHECK-RV64-LABEL: define dso_local void @test_vsseg3e64_v_f64m1x3
11 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 3) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0:[0-9]+]] {
12 // CHECK-RV64-NEXT: entry:
13 // CHECK-RV64-NEXT: call void @llvm.riscv.vsseg3.triscv.vector.tuple_nxv8i8_3t.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 3) [[V_TUPLE]], ptr [[BASE]], i64 [[VL]], i64 6)
14 // CHECK-RV64-NEXT: ret void
16 void test_vsseg3e64_v_f64m1x3(double *base
, vfloat64m1x3_t v_tuple
, size_t vl
) {
17 return __riscv_vsseg3e64(base
, v_tuple
, vl
);
20 // CHECK-RV64-LABEL: define dso_local void @test_vsseg3e64_v_f64m2x3
21 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 3) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
22 // CHECK-RV64-NEXT: entry:
23 // CHECK-RV64-NEXT: call void @llvm.riscv.vsseg3.triscv.vector.tuple_nxv16i8_3t.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 3) [[V_TUPLE]], ptr [[BASE]], i64 [[VL]], i64 6)
24 // CHECK-RV64-NEXT: ret void
26 void test_vsseg3e64_v_f64m2x3(double *base
, vfloat64m2x3_t v_tuple
, size_t vl
) {
27 return __riscv_vsseg3e64(base
, v_tuple
, vl
);
30 // CHECK-RV64-LABEL: define dso_local void @test_vsseg3e64_v_i64m1x3
31 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 3) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
32 // CHECK-RV64-NEXT: entry:
33 // CHECK-RV64-NEXT: call void @llvm.riscv.vsseg3.triscv.vector.tuple_nxv8i8_3t.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 3) [[V_TUPLE]], ptr [[BASE]], i64 [[VL]], i64 6)
34 // CHECK-RV64-NEXT: ret void
36 void test_vsseg3e64_v_i64m1x3(int64_t *base
, vint64m1x3_t v_tuple
, size_t vl
) {
37 return __riscv_vsseg3e64(base
, v_tuple
, vl
);
40 // CHECK-RV64-LABEL: define dso_local void @test_vsseg3e64_v_i64m2x3
41 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 3) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
42 // CHECK-RV64-NEXT: entry:
43 // CHECK-RV64-NEXT: call void @llvm.riscv.vsseg3.triscv.vector.tuple_nxv16i8_3t.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 3) [[V_TUPLE]], ptr [[BASE]], i64 [[VL]], i64 6)
44 // CHECK-RV64-NEXT: ret void
46 void test_vsseg3e64_v_i64m2x3(int64_t *base
, vint64m2x3_t v_tuple
, size_t vl
) {
47 return __riscv_vsseg3e64(base
, v_tuple
, vl
);
50 // CHECK-RV64-LABEL: define dso_local void @test_vsseg3e64_v_u64m1x3
51 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 3) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
52 // CHECK-RV64-NEXT: entry:
53 // CHECK-RV64-NEXT: call void @llvm.riscv.vsseg3.triscv.vector.tuple_nxv8i8_3t.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 3) [[V_TUPLE]], ptr [[BASE]], i64 [[VL]], i64 6)
54 // CHECK-RV64-NEXT: ret void
56 void test_vsseg3e64_v_u64m1x3(uint64_t *base
, vuint64m1x3_t v_tuple
, size_t vl
) {
57 return __riscv_vsseg3e64(base
, v_tuple
, vl
);
60 // CHECK-RV64-LABEL: define dso_local void @test_vsseg3e64_v_u64m2x3
61 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 3) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
62 // CHECK-RV64-NEXT: entry:
63 // CHECK-RV64-NEXT: call void @llvm.riscv.vsseg3.triscv.vector.tuple_nxv16i8_3t.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 3) [[V_TUPLE]], ptr [[BASE]], i64 [[VL]], i64 6)
64 // CHECK-RV64-NEXT: ret void
66 void test_vsseg3e64_v_u64m2x3(uint64_t *base
, vuint64m2x3_t v_tuple
, size_t vl
) {
67 return __riscv_vsseg3e64(base
, v_tuple
, vl
);
70 // CHECK-RV64-LABEL: define dso_local void @test_vsseg3e64_v_f64m1x3_m
71 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 3) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
72 // CHECK-RV64-NEXT: entry:
73 // CHECK-RV64-NEXT: call void @llvm.riscv.vsseg3.mask.triscv.vector.tuple_nxv8i8_3t.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 3) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 6)
74 // CHECK-RV64-NEXT: ret void
76 void test_vsseg3e64_v_f64m1x3_m(vbool64_t mask
, double *base
, vfloat64m1x3_t v_tuple
, size_t vl
) {
77 return __riscv_vsseg3e64(mask
, base
, v_tuple
, vl
);
80 // CHECK-RV64-LABEL: define dso_local void @test_vsseg3e64_v_f64m2x3_m
81 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 3) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
82 // CHECK-RV64-NEXT: entry:
83 // CHECK-RV64-NEXT: call void @llvm.riscv.vsseg3.mask.triscv.vector.tuple_nxv16i8_3t.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 3) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 6)
84 // CHECK-RV64-NEXT: ret void
86 void test_vsseg3e64_v_f64m2x3_m(vbool32_t mask
, double *base
, vfloat64m2x3_t v_tuple
, size_t vl
) {
87 return __riscv_vsseg3e64(mask
, base
, v_tuple
, vl
);
90 // CHECK-RV64-LABEL: define dso_local void @test_vsseg3e64_v_i64m1x3_m
91 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 3) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
92 // CHECK-RV64-NEXT: entry:
93 // CHECK-RV64-NEXT: call void @llvm.riscv.vsseg3.mask.triscv.vector.tuple_nxv8i8_3t.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 3) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 6)
94 // CHECK-RV64-NEXT: ret void
96 void test_vsseg3e64_v_i64m1x3_m(vbool64_t mask
, int64_t *base
, vint64m1x3_t v_tuple
, size_t vl
) {
97 return __riscv_vsseg3e64(mask
, base
, v_tuple
, vl
);
100 // CHECK-RV64-LABEL: define dso_local void @test_vsseg3e64_v_i64m2x3_m
101 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 3) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
102 // CHECK-RV64-NEXT: entry:
103 // CHECK-RV64-NEXT: call void @llvm.riscv.vsseg3.mask.triscv.vector.tuple_nxv16i8_3t.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 3) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 6)
104 // CHECK-RV64-NEXT: ret void
106 void test_vsseg3e64_v_i64m2x3_m(vbool32_t mask
, int64_t *base
, vint64m2x3_t v_tuple
, size_t vl
) {
107 return __riscv_vsseg3e64(mask
, base
, v_tuple
, vl
);
110 // CHECK-RV64-LABEL: define dso_local void @test_vsseg3e64_v_u64m1x3_m
111 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 3) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
112 // CHECK-RV64-NEXT: entry:
113 // CHECK-RV64-NEXT: call void @llvm.riscv.vsseg3.mask.triscv.vector.tuple_nxv8i8_3t.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 3) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 6)
114 // CHECK-RV64-NEXT: ret void
116 void test_vsseg3e64_v_u64m1x3_m(vbool64_t mask
, uint64_t *base
, vuint64m1x3_t v_tuple
, size_t vl
) {
117 return __riscv_vsseg3e64(mask
, base
, v_tuple
, vl
);
120 // CHECK-RV64-LABEL: define dso_local void @test_vsseg3e64_v_u64m2x3_m
121 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 3) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
122 // CHECK-RV64-NEXT: entry:
123 // CHECK-RV64-NEXT: call void @llvm.riscv.vsseg3.mask.triscv.vector.tuple_nxv16i8_3t.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 3) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 6)
124 // CHECK-RV64-NEXT: ret void
126 void test_vsseg3e64_v_u64m2x3_m(vbool32_t mask
, uint64_t *base
, vuint64m2x3_t v_tuple
, size_t vl
) {
127 return __riscv_vsseg3e64(mask
, base
, v_tuple
, vl
);