1 // NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py UTC_ARGS: --version 2
2 // REQUIRES: riscv-registered-target
3 // RUN: %clang_cc1 -triple riscv64 -target-feature +v -target-feature +zfh \
4 // RUN: -target-feature +zvfhmin -disable-O0-optnone \
5 // RUN: -emit-llvm %s -o - | opt -S -passes=mem2reg | \
6 // RUN: FileCheck --check-prefix=CHECK-RV64 %s
8 #include <riscv_vector.h>
10 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f16mf4x4
11 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0:[0-9]+]] {
12 // CHECK-RV64-NEXT: entry:
13 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv2i8_4t.nxv1i16.i64(target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], i64 [[VL]], i64 4)
14 // CHECK-RV64-NEXT: ret void
16 void test_vsuxseg4ei16_v_f16mf4x4(_Float16
*base
, vuint16mf4_t bindex
, vfloat16mf4x4_t v_tuple
, size_t vl
) {
17 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
20 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f16mf2x4
21 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
22 // CHECK-RV64-NEXT: entry:
23 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv4i8_4t.nxv2i16.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], i64 [[VL]], i64 4)
24 // CHECK-RV64-NEXT: ret void
26 void test_vsuxseg4ei16_v_f16mf2x4(_Float16
*base
, vuint16mf2_t bindex
, vfloat16mf2x4_t v_tuple
, size_t vl
) {
27 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
30 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f16m1x4
31 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
32 // CHECK-RV64-NEXT: entry:
33 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv8i8_4t.nxv4i16.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], i64 [[VL]], i64 4)
34 // CHECK-RV64-NEXT: ret void
36 void test_vsuxseg4ei16_v_f16m1x4(_Float16
*base
, vuint16m1_t bindex
, vfloat16m1x4_t v_tuple
, size_t vl
) {
37 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
40 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f16m2x4
41 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 8 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
42 // CHECK-RV64-NEXT: entry:
43 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv16i8_4t.nxv8i16.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 8 x i16> [[BINDEX]], i64 [[VL]], i64 4)
44 // CHECK-RV64-NEXT: ret void
46 void test_vsuxseg4ei16_v_f16m2x4(_Float16
*base
, vuint16m2_t bindex
, vfloat16m2x4_t v_tuple
, size_t vl
) {
47 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
50 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f32mf2x4
51 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
52 // CHECK-RV64-NEXT: entry:
53 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv4i8_4t.nxv1i16.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], i64 [[VL]], i64 5)
54 // CHECK-RV64-NEXT: ret void
56 void test_vsuxseg4ei16_v_f32mf2x4(float *base
, vuint16mf4_t bindex
, vfloat32mf2x4_t v_tuple
, size_t vl
) {
57 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
60 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f32m1x4
61 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
62 // CHECK-RV64-NEXT: entry:
63 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv8i8_4t.nxv2i16.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], i64 [[VL]], i64 5)
64 // CHECK-RV64-NEXT: ret void
66 void test_vsuxseg4ei16_v_f32m1x4(float *base
, vuint16mf2_t bindex
, vfloat32m1x4_t v_tuple
, size_t vl
) {
67 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
70 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f32m2x4
71 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
72 // CHECK-RV64-NEXT: entry:
73 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv16i8_4t.nxv4i16.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], i64 [[VL]], i64 5)
74 // CHECK-RV64-NEXT: ret void
76 void test_vsuxseg4ei16_v_f32m2x4(float *base
, vuint16m1_t bindex
, vfloat32m2x4_t v_tuple
, size_t vl
) {
77 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
80 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f64m1x4
81 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
82 // CHECK-RV64-NEXT: entry:
83 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv8i8_4t.nxv1i16.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], i64 [[VL]], i64 6)
84 // CHECK-RV64-NEXT: ret void
86 void test_vsuxseg4ei16_v_f64m1x4(double *base
, vuint16mf4_t bindex
, vfloat64m1x4_t v_tuple
, size_t vl
) {
87 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
90 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f64m2x4
91 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
92 // CHECK-RV64-NEXT: entry:
93 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv16i8_4t.nxv2i16.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], i64 [[VL]], i64 6)
94 // CHECK-RV64-NEXT: ret void
96 void test_vsuxseg4ei16_v_f64m2x4(double *base
, vuint16mf2_t bindex
, vfloat64m2x4_t v_tuple
, size_t vl
) {
97 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
100 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i8mf8x4
101 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 1 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
102 // CHECK-RV64-NEXT: entry:
103 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv1i8_4t.nxv1i16.i64(target("riscv.vector.tuple", <vscale x 1 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], i64 [[VL]], i64 3)
104 // CHECK-RV64-NEXT: ret void
106 void test_vsuxseg4ei16_v_i8mf8x4(int8_t *base
, vuint16mf4_t bindex
, vint8mf8x4_t v_tuple
, size_t vl
) {
107 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
110 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i8mf4x4
111 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
112 // CHECK-RV64-NEXT: entry:
113 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv2i8_4t.nxv2i16.i64(target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], i64 [[VL]], i64 3)
114 // CHECK-RV64-NEXT: ret void
116 void test_vsuxseg4ei16_v_i8mf4x4(int8_t *base
, vuint16mf2_t bindex
, vint8mf4x4_t v_tuple
, size_t vl
) {
117 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
120 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i8mf2x4
121 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
122 // CHECK-RV64-NEXT: entry:
123 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv4i8_4t.nxv4i16.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], i64 [[VL]], i64 3)
124 // CHECK-RV64-NEXT: ret void
126 void test_vsuxseg4ei16_v_i8mf2x4(int8_t *base
, vuint16m1_t bindex
, vint8mf2x4_t v_tuple
, size_t vl
) {
127 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
130 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i8m1x4
131 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 8 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
132 // CHECK-RV64-NEXT: entry:
133 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv8i8_4t.nxv8i16.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 8 x i16> [[BINDEX]], i64 [[VL]], i64 3)
134 // CHECK-RV64-NEXT: ret void
136 void test_vsuxseg4ei16_v_i8m1x4(int8_t *base
, vuint16m2_t bindex
, vint8m1x4_t v_tuple
, size_t vl
) {
137 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
140 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i8m2x4
141 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 16 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
142 // CHECK-RV64-NEXT: entry:
143 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv16i8_4t.nxv16i16.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 16 x i16> [[BINDEX]], i64 [[VL]], i64 3)
144 // CHECK-RV64-NEXT: ret void
146 void test_vsuxseg4ei16_v_i8m2x4(int8_t *base
, vuint16m4_t bindex
, vint8m2x4_t v_tuple
, size_t vl
) {
147 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
150 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i16mf4x4
151 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
152 // CHECK-RV64-NEXT: entry:
153 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv2i8_4t.nxv1i16.i64(target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], i64 [[VL]], i64 4)
154 // CHECK-RV64-NEXT: ret void
156 void test_vsuxseg4ei16_v_i16mf4x4(int16_t *base
, vuint16mf4_t bindex
, vint16mf4x4_t v_tuple
, size_t vl
) {
157 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
160 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i16mf2x4
161 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
162 // CHECK-RV64-NEXT: entry:
163 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv4i8_4t.nxv2i16.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], i64 [[VL]], i64 4)
164 // CHECK-RV64-NEXT: ret void
166 void test_vsuxseg4ei16_v_i16mf2x4(int16_t *base
, vuint16mf2_t bindex
, vint16mf2x4_t v_tuple
, size_t vl
) {
167 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
170 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i16m1x4
171 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
172 // CHECK-RV64-NEXT: entry:
173 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv8i8_4t.nxv4i16.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], i64 [[VL]], i64 4)
174 // CHECK-RV64-NEXT: ret void
176 void test_vsuxseg4ei16_v_i16m1x4(int16_t *base
, vuint16m1_t bindex
, vint16m1x4_t v_tuple
, size_t vl
) {
177 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
180 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i16m2x4
181 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 8 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
182 // CHECK-RV64-NEXT: entry:
183 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv16i8_4t.nxv8i16.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 8 x i16> [[BINDEX]], i64 [[VL]], i64 4)
184 // CHECK-RV64-NEXT: ret void
186 void test_vsuxseg4ei16_v_i16m2x4(int16_t *base
, vuint16m2_t bindex
, vint16m2x4_t v_tuple
, size_t vl
) {
187 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
190 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i32mf2x4
191 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
192 // CHECK-RV64-NEXT: entry:
193 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv4i8_4t.nxv1i16.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], i64 [[VL]], i64 5)
194 // CHECK-RV64-NEXT: ret void
196 void test_vsuxseg4ei16_v_i32mf2x4(int32_t *base
, vuint16mf4_t bindex
, vint32mf2x4_t v_tuple
, size_t vl
) {
197 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
200 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i32m1x4
201 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
202 // CHECK-RV64-NEXT: entry:
203 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv8i8_4t.nxv2i16.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], i64 [[VL]], i64 5)
204 // CHECK-RV64-NEXT: ret void
206 void test_vsuxseg4ei16_v_i32m1x4(int32_t *base
, vuint16mf2_t bindex
, vint32m1x4_t v_tuple
, size_t vl
) {
207 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
210 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i32m2x4
211 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
212 // CHECK-RV64-NEXT: entry:
213 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv16i8_4t.nxv4i16.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], i64 [[VL]], i64 5)
214 // CHECK-RV64-NEXT: ret void
216 void test_vsuxseg4ei16_v_i32m2x4(int32_t *base
, vuint16m1_t bindex
, vint32m2x4_t v_tuple
, size_t vl
) {
217 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
220 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i64m1x4
221 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
222 // CHECK-RV64-NEXT: entry:
223 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv8i8_4t.nxv1i16.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], i64 [[VL]], i64 6)
224 // CHECK-RV64-NEXT: ret void
226 void test_vsuxseg4ei16_v_i64m1x4(int64_t *base
, vuint16mf4_t bindex
, vint64m1x4_t v_tuple
, size_t vl
) {
227 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
230 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i64m2x4
231 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
232 // CHECK-RV64-NEXT: entry:
233 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv16i8_4t.nxv2i16.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], i64 [[VL]], i64 6)
234 // CHECK-RV64-NEXT: ret void
236 void test_vsuxseg4ei16_v_i64m2x4(int64_t *base
, vuint16mf2_t bindex
, vint64m2x4_t v_tuple
, size_t vl
) {
237 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
240 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u8mf8x4
241 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 1 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
242 // CHECK-RV64-NEXT: entry:
243 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv1i8_4t.nxv1i16.i64(target("riscv.vector.tuple", <vscale x 1 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], i64 [[VL]], i64 3)
244 // CHECK-RV64-NEXT: ret void
246 void test_vsuxseg4ei16_v_u8mf8x4(uint8_t *base
, vuint16mf4_t bindex
, vuint8mf8x4_t v_tuple
, size_t vl
) {
247 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
250 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u8mf4x4
251 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
252 // CHECK-RV64-NEXT: entry:
253 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv2i8_4t.nxv2i16.i64(target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], i64 [[VL]], i64 3)
254 // CHECK-RV64-NEXT: ret void
256 void test_vsuxseg4ei16_v_u8mf4x4(uint8_t *base
, vuint16mf2_t bindex
, vuint8mf4x4_t v_tuple
, size_t vl
) {
257 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
260 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u8mf2x4
261 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
262 // CHECK-RV64-NEXT: entry:
263 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv4i8_4t.nxv4i16.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], i64 [[VL]], i64 3)
264 // CHECK-RV64-NEXT: ret void
266 void test_vsuxseg4ei16_v_u8mf2x4(uint8_t *base
, vuint16m1_t bindex
, vuint8mf2x4_t v_tuple
, size_t vl
) {
267 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
270 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u8m1x4
271 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 8 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
272 // CHECK-RV64-NEXT: entry:
273 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv8i8_4t.nxv8i16.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 8 x i16> [[BINDEX]], i64 [[VL]], i64 3)
274 // CHECK-RV64-NEXT: ret void
276 void test_vsuxseg4ei16_v_u8m1x4(uint8_t *base
, vuint16m2_t bindex
, vuint8m1x4_t v_tuple
, size_t vl
) {
277 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
280 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u8m2x4
281 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 16 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
282 // CHECK-RV64-NEXT: entry:
283 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv16i8_4t.nxv16i16.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 16 x i16> [[BINDEX]], i64 [[VL]], i64 3)
284 // CHECK-RV64-NEXT: ret void
286 void test_vsuxseg4ei16_v_u8m2x4(uint8_t *base
, vuint16m4_t bindex
, vuint8m2x4_t v_tuple
, size_t vl
) {
287 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
290 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u16mf4x4
291 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
292 // CHECK-RV64-NEXT: entry:
293 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv2i8_4t.nxv1i16.i64(target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], i64 [[VL]], i64 4)
294 // CHECK-RV64-NEXT: ret void
296 void test_vsuxseg4ei16_v_u16mf4x4(uint16_t *base
, vuint16mf4_t bindex
, vuint16mf4x4_t v_tuple
, size_t vl
) {
297 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
300 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u16mf2x4
301 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
302 // CHECK-RV64-NEXT: entry:
303 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv4i8_4t.nxv2i16.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], i64 [[VL]], i64 4)
304 // CHECK-RV64-NEXT: ret void
306 void test_vsuxseg4ei16_v_u16mf2x4(uint16_t *base
, vuint16mf2_t bindex
, vuint16mf2x4_t v_tuple
, size_t vl
) {
307 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
310 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u16m1x4
311 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
312 // CHECK-RV64-NEXT: entry:
313 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv8i8_4t.nxv4i16.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], i64 [[VL]], i64 4)
314 // CHECK-RV64-NEXT: ret void
316 void test_vsuxseg4ei16_v_u16m1x4(uint16_t *base
, vuint16m1_t bindex
, vuint16m1x4_t v_tuple
, size_t vl
) {
317 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
320 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u16m2x4
321 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 8 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
322 // CHECK-RV64-NEXT: entry:
323 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv16i8_4t.nxv8i16.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 8 x i16> [[BINDEX]], i64 [[VL]], i64 4)
324 // CHECK-RV64-NEXT: ret void
326 void test_vsuxseg4ei16_v_u16m2x4(uint16_t *base
, vuint16m2_t bindex
, vuint16m2x4_t v_tuple
, size_t vl
) {
327 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
330 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u32mf2x4
331 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
332 // CHECK-RV64-NEXT: entry:
333 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv4i8_4t.nxv1i16.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], i64 [[VL]], i64 5)
334 // CHECK-RV64-NEXT: ret void
336 void test_vsuxseg4ei16_v_u32mf2x4(uint32_t *base
, vuint16mf4_t bindex
, vuint32mf2x4_t v_tuple
, size_t vl
) {
337 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
340 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u32m1x4
341 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
342 // CHECK-RV64-NEXT: entry:
343 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv8i8_4t.nxv2i16.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], i64 [[VL]], i64 5)
344 // CHECK-RV64-NEXT: ret void
346 void test_vsuxseg4ei16_v_u32m1x4(uint32_t *base
, vuint16mf2_t bindex
, vuint32m1x4_t v_tuple
, size_t vl
) {
347 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
350 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u32m2x4
351 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
352 // CHECK-RV64-NEXT: entry:
353 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv16i8_4t.nxv4i16.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], i64 [[VL]], i64 5)
354 // CHECK-RV64-NEXT: ret void
356 void test_vsuxseg4ei16_v_u32m2x4(uint32_t *base
, vuint16m1_t bindex
, vuint32m2x4_t v_tuple
, size_t vl
) {
357 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
360 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u64m1x4
361 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
362 // CHECK-RV64-NEXT: entry:
363 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv8i8_4t.nxv1i16.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], i64 [[VL]], i64 6)
364 // CHECK-RV64-NEXT: ret void
366 void test_vsuxseg4ei16_v_u64m1x4(uint64_t *base
, vuint16mf4_t bindex
, vuint64m1x4_t v_tuple
, size_t vl
) {
367 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
370 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u64m2x4
371 // CHECK-RV64-SAME: (ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
372 // CHECK-RV64-NEXT: entry:
373 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.triscv.vector.tuple_nxv16i8_4t.nxv2i16.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], i64 [[VL]], i64 6)
374 // CHECK-RV64-NEXT: ret void
376 void test_vsuxseg4ei16_v_u64m2x4(uint64_t *base
, vuint16mf2_t bindex
, vuint64m2x4_t v_tuple
, size_t vl
) {
377 return __riscv_vsuxseg4ei16(base
, bindex
, v_tuple
, vl
);
380 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f16mf4x4_m
381 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
382 // CHECK-RV64-NEXT: entry:
383 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv2i8_4t.nxv1i16.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 4)
384 // CHECK-RV64-NEXT: ret void
386 void test_vsuxseg4ei16_v_f16mf4x4_m(vbool64_t mask
, _Float16
*base
, vuint16mf4_t bindex
, vfloat16mf4x4_t v_tuple
, size_t vl
) {
387 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
390 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f16mf2x4_m
391 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
392 // CHECK-RV64-NEXT: entry:
393 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv4i8_4t.nxv2i16.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 4)
394 // CHECK-RV64-NEXT: ret void
396 void test_vsuxseg4ei16_v_f16mf2x4_m(vbool32_t mask
, _Float16
*base
, vuint16mf2_t bindex
, vfloat16mf2x4_t v_tuple
, size_t vl
) {
397 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
400 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f16m1x4_m
401 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
402 // CHECK-RV64-NEXT: entry:
403 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv8i8_4t.nxv4i16.nxv4i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 4)
404 // CHECK-RV64-NEXT: ret void
406 void test_vsuxseg4ei16_v_f16m1x4_m(vbool16_t mask
, _Float16
*base
, vuint16m1_t bindex
, vfloat16m1x4_t v_tuple
, size_t vl
) {
407 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
410 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f16m2x4_m
411 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 8 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
412 // CHECK-RV64-NEXT: entry:
413 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv16i8_4t.nxv8i16.nxv8i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 8 x i16> [[BINDEX]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 4)
414 // CHECK-RV64-NEXT: ret void
416 void test_vsuxseg4ei16_v_f16m2x4_m(vbool8_t mask
, _Float16
*base
, vuint16m2_t bindex
, vfloat16m2x4_t v_tuple
, size_t vl
) {
417 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
420 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f32mf2x4_m
421 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
422 // CHECK-RV64-NEXT: entry:
423 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv4i8_4t.nxv1i16.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 5)
424 // CHECK-RV64-NEXT: ret void
426 void test_vsuxseg4ei16_v_f32mf2x4_m(vbool64_t mask
, float *base
, vuint16mf4_t bindex
, vfloat32mf2x4_t v_tuple
, size_t vl
) {
427 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
430 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f32m1x4_m
431 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
432 // CHECK-RV64-NEXT: entry:
433 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv8i8_4t.nxv2i16.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 5)
434 // CHECK-RV64-NEXT: ret void
436 void test_vsuxseg4ei16_v_f32m1x4_m(vbool32_t mask
, float *base
, vuint16mf2_t bindex
, vfloat32m1x4_t v_tuple
, size_t vl
) {
437 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
440 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f32m2x4_m
441 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
442 // CHECK-RV64-NEXT: entry:
443 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv16i8_4t.nxv4i16.nxv4i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 5)
444 // CHECK-RV64-NEXT: ret void
446 void test_vsuxseg4ei16_v_f32m2x4_m(vbool16_t mask
, float *base
, vuint16m1_t bindex
, vfloat32m2x4_t v_tuple
, size_t vl
) {
447 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
450 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f64m1x4_m
451 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
452 // CHECK-RV64-NEXT: entry:
453 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv8i8_4t.nxv1i16.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 6)
454 // CHECK-RV64-NEXT: ret void
456 void test_vsuxseg4ei16_v_f64m1x4_m(vbool64_t mask
, double *base
, vuint16mf4_t bindex
, vfloat64m1x4_t v_tuple
, size_t vl
) {
457 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
460 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_f64m2x4_m
461 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
462 // CHECK-RV64-NEXT: entry:
463 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv16i8_4t.nxv2i16.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 6)
464 // CHECK-RV64-NEXT: ret void
466 void test_vsuxseg4ei16_v_f64m2x4_m(vbool32_t mask
, double *base
, vuint16mf2_t bindex
, vfloat64m2x4_t v_tuple
, size_t vl
) {
467 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
470 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i8mf8x4_m
471 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 1 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
472 // CHECK-RV64-NEXT: entry:
473 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv1i8_4t.nxv1i16.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 1 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
474 // CHECK-RV64-NEXT: ret void
476 void test_vsuxseg4ei16_v_i8mf8x4_m(vbool64_t mask
, int8_t *base
, vuint16mf4_t bindex
, vint8mf8x4_t v_tuple
, size_t vl
) {
477 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
480 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i8mf4x4_m
481 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
482 // CHECK-RV64-NEXT: entry:
483 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv2i8_4t.nxv2i16.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
484 // CHECK-RV64-NEXT: ret void
486 void test_vsuxseg4ei16_v_i8mf4x4_m(vbool32_t mask
, int8_t *base
, vuint16mf2_t bindex
, vint8mf4x4_t v_tuple
, size_t vl
) {
487 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
490 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i8mf2x4_m
491 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
492 // CHECK-RV64-NEXT: entry:
493 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv4i8_4t.nxv4i16.nxv4i1.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
494 // CHECK-RV64-NEXT: ret void
496 void test_vsuxseg4ei16_v_i8mf2x4_m(vbool16_t mask
, int8_t *base
, vuint16m1_t bindex
, vint8mf2x4_t v_tuple
, size_t vl
) {
497 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
500 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i8m1x4_m
501 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 8 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
502 // CHECK-RV64-NEXT: entry:
503 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv8i8_4t.nxv8i16.nxv8i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 8 x i16> [[BINDEX]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
504 // CHECK-RV64-NEXT: ret void
506 void test_vsuxseg4ei16_v_i8m1x4_m(vbool8_t mask
, int8_t *base
, vuint16m2_t bindex
, vint8m1x4_t v_tuple
, size_t vl
) {
507 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
510 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i8m2x4_m
511 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 16 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
512 // CHECK-RV64-NEXT: entry:
513 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv16i8_4t.nxv16i16.nxv16i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 16 x i16> [[BINDEX]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
514 // CHECK-RV64-NEXT: ret void
516 void test_vsuxseg4ei16_v_i8m2x4_m(vbool4_t mask
, int8_t *base
, vuint16m4_t bindex
, vint8m2x4_t v_tuple
, size_t vl
) {
517 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
520 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i16mf4x4_m
521 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
522 // CHECK-RV64-NEXT: entry:
523 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv2i8_4t.nxv1i16.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 4)
524 // CHECK-RV64-NEXT: ret void
526 void test_vsuxseg4ei16_v_i16mf4x4_m(vbool64_t mask
, int16_t *base
, vuint16mf4_t bindex
, vint16mf4x4_t v_tuple
, size_t vl
) {
527 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
530 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i16mf2x4_m
531 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
532 // CHECK-RV64-NEXT: entry:
533 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv4i8_4t.nxv2i16.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 4)
534 // CHECK-RV64-NEXT: ret void
536 void test_vsuxseg4ei16_v_i16mf2x4_m(vbool32_t mask
, int16_t *base
, vuint16mf2_t bindex
, vint16mf2x4_t v_tuple
, size_t vl
) {
537 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
540 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i16m1x4_m
541 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
542 // CHECK-RV64-NEXT: entry:
543 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv8i8_4t.nxv4i16.nxv4i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 4)
544 // CHECK-RV64-NEXT: ret void
546 void test_vsuxseg4ei16_v_i16m1x4_m(vbool16_t mask
, int16_t *base
, vuint16m1_t bindex
, vint16m1x4_t v_tuple
, size_t vl
) {
547 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
550 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i16m2x4_m
551 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 8 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
552 // CHECK-RV64-NEXT: entry:
553 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv16i8_4t.nxv8i16.nxv8i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 8 x i16> [[BINDEX]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 4)
554 // CHECK-RV64-NEXT: ret void
556 void test_vsuxseg4ei16_v_i16m2x4_m(vbool8_t mask
, int16_t *base
, vuint16m2_t bindex
, vint16m2x4_t v_tuple
, size_t vl
) {
557 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
560 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i32mf2x4_m
561 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
562 // CHECK-RV64-NEXT: entry:
563 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv4i8_4t.nxv1i16.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 5)
564 // CHECK-RV64-NEXT: ret void
566 void test_vsuxseg4ei16_v_i32mf2x4_m(vbool64_t mask
, int32_t *base
, vuint16mf4_t bindex
, vint32mf2x4_t v_tuple
, size_t vl
) {
567 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
570 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i32m1x4_m
571 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
572 // CHECK-RV64-NEXT: entry:
573 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv8i8_4t.nxv2i16.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 5)
574 // CHECK-RV64-NEXT: ret void
576 void test_vsuxseg4ei16_v_i32m1x4_m(vbool32_t mask
, int32_t *base
, vuint16mf2_t bindex
, vint32m1x4_t v_tuple
, size_t vl
) {
577 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
580 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i32m2x4_m
581 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
582 // CHECK-RV64-NEXT: entry:
583 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv16i8_4t.nxv4i16.nxv4i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 5)
584 // CHECK-RV64-NEXT: ret void
586 void test_vsuxseg4ei16_v_i32m2x4_m(vbool16_t mask
, int32_t *base
, vuint16m1_t bindex
, vint32m2x4_t v_tuple
, size_t vl
) {
587 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
590 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i64m1x4_m
591 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
592 // CHECK-RV64-NEXT: entry:
593 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv8i8_4t.nxv1i16.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 6)
594 // CHECK-RV64-NEXT: ret void
596 void test_vsuxseg4ei16_v_i64m1x4_m(vbool64_t mask
, int64_t *base
, vuint16mf4_t bindex
, vint64m1x4_t v_tuple
, size_t vl
) {
597 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
600 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_i64m2x4_m
601 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
602 // CHECK-RV64-NEXT: entry:
603 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv16i8_4t.nxv2i16.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 6)
604 // CHECK-RV64-NEXT: ret void
606 void test_vsuxseg4ei16_v_i64m2x4_m(vbool32_t mask
, int64_t *base
, vuint16mf2_t bindex
, vint64m2x4_t v_tuple
, size_t vl
) {
607 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
610 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u8mf8x4_m
611 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 1 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
612 // CHECK-RV64-NEXT: entry:
613 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv1i8_4t.nxv1i16.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 1 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 3)
614 // CHECK-RV64-NEXT: ret void
616 void test_vsuxseg4ei16_v_u8mf8x4_m(vbool64_t mask
, uint8_t *base
, vuint16mf4_t bindex
, vuint8mf8x4_t v_tuple
, size_t vl
) {
617 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
620 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u8mf4x4_m
621 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
622 // CHECK-RV64-NEXT: entry:
623 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv2i8_4t.nxv2i16.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 3)
624 // CHECK-RV64-NEXT: ret void
626 void test_vsuxseg4ei16_v_u8mf4x4_m(vbool32_t mask
, uint8_t *base
, vuint16mf2_t bindex
, vuint8mf4x4_t v_tuple
, size_t vl
) {
627 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
630 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u8mf2x4_m
631 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
632 // CHECK-RV64-NEXT: entry:
633 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv4i8_4t.nxv4i16.nxv4i1.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 3)
634 // CHECK-RV64-NEXT: ret void
636 void test_vsuxseg4ei16_v_u8mf2x4_m(vbool16_t mask
, uint8_t *base
, vuint16m1_t bindex
, vuint8mf2x4_t v_tuple
, size_t vl
) {
637 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
640 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u8m1x4_m
641 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 8 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
642 // CHECK-RV64-NEXT: entry:
643 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv8i8_4t.nxv8i16.nxv8i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 8 x i16> [[BINDEX]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 3)
644 // CHECK-RV64-NEXT: ret void
646 void test_vsuxseg4ei16_v_u8m1x4_m(vbool8_t mask
, uint8_t *base
, vuint16m2_t bindex
, vuint8m1x4_t v_tuple
, size_t vl
) {
647 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
650 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u8m2x4_m
651 // CHECK-RV64-SAME: (<vscale x 16 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 16 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
652 // CHECK-RV64-NEXT: entry:
653 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv16i8_4t.nxv16i16.nxv16i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 16 x i16> [[BINDEX]], <vscale x 16 x i1> [[MASK]], i64 [[VL]], i64 3)
654 // CHECK-RV64-NEXT: ret void
656 void test_vsuxseg4ei16_v_u8m2x4_m(vbool4_t mask
, uint8_t *base
, vuint16m4_t bindex
, vuint8m2x4_t v_tuple
, size_t vl
) {
657 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
660 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u16mf4x4_m
661 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
662 // CHECK-RV64-NEXT: entry:
663 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv2i8_4t.nxv1i16.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 2 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 4)
664 // CHECK-RV64-NEXT: ret void
666 void test_vsuxseg4ei16_v_u16mf4x4_m(vbool64_t mask
, uint16_t *base
, vuint16mf4_t bindex
, vuint16mf4x4_t v_tuple
, size_t vl
) {
667 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
670 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u16mf2x4_m
671 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
672 // CHECK-RV64-NEXT: entry:
673 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv4i8_4t.nxv2i16.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 4)
674 // CHECK-RV64-NEXT: ret void
676 void test_vsuxseg4ei16_v_u16mf2x4_m(vbool32_t mask
, uint16_t *base
, vuint16mf2_t bindex
, vuint16mf2x4_t v_tuple
, size_t vl
) {
677 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
680 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u16m1x4_m
681 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
682 // CHECK-RV64-NEXT: entry:
683 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv8i8_4t.nxv4i16.nxv4i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 4)
684 // CHECK-RV64-NEXT: ret void
686 void test_vsuxseg4ei16_v_u16m1x4_m(vbool16_t mask
, uint16_t *base
, vuint16m1_t bindex
, vuint16m1x4_t v_tuple
, size_t vl
) {
687 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
690 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u16m2x4_m
691 // CHECK-RV64-SAME: (<vscale x 8 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 8 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
692 // CHECK-RV64-NEXT: entry:
693 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv16i8_4t.nxv8i16.nxv8i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 8 x i16> [[BINDEX]], <vscale x 8 x i1> [[MASK]], i64 [[VL]], i64 4)
694 // CHECK-RV64-NEXT: ret void
696 void test_vsuxseg4ei16_v_u16m2x4_m(vbool8_t mask
, uint16_t *base
, vuint16m2_t bindex
, vuint16m2x4_t v_tuple
, size_t vl
) {
697 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
700 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u32mf2x4_m
701 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
702 // CHECK-RV64-NEXT: entry:
703 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv4i8_4t.nxv1i16.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 4 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 5)
704 // CHECK-RV64-NEXT: ret void
706 void test_vsuxseg4ei16_v_u32mf2x4_m(vbool64_t mask
, uint32_t *base
, vuint16mf4_t bindex
, vuint32mf2x4_t v_tuple
, size_t vl
) {
707 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
710 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u32m1x4_m
711 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
712 // CHECK-RV64-NEXT: entry:
713 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv8i8_4t.nxv2i16.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 5)
714 // CHECK-RV64-NEXT: ret void
716 void test_vsuxseg4ei16_v_u32m1x4_m(vbool32_t mask
, uint32_t *base
, vuint16mf2_t bindex
, vuint32m1x4_t v_tuple
, size_t vl
) {
717 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
720 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u32m2x4_m
721 // CHECK-RV64-SAME: (<vscale x 4 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 4 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
722 // CHECK-RV64-NEXT: entry:
723 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv16i8_4t.nxv4i16.nxv4i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 4 x i16> [[BINDEX]], <vscale x 4 x i1> [[MASK]], i64 [[VL]], i64 5)
724 // CHECK-RV64-NEXT: ret void
726 void test_vsuxseg4ei16_v_u32m2x4_m(vbool16_t mask
, uint32_t *base
, vuint16m1_t bindex
, vuint32m2x4_t v_tuple
, size_t vl
) {
727 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
730 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u64m1x4_m
731 // CHECK-RV64-SAME: (<vscale x 1 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 1 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
732 // CHECK-RV64-NEXT: entry:
733 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv8i8_4t.nxv1i16.nxv1i1.i64(target("riscv.vector.tuple", <vscale x 8 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 1 x i16> [[BINDEX]], <vscale x 1 x i1> [[MASK]], i64 [[VL]], i64 6)
734 // CHECK-RV64-NEXT: ret void
736 void test_vsuxseg4ei16_v_u64m1x4_m(vbool64_t mask
, uint64_t *base
, vuint16mf4_t bindex
, vuint64m1x4_t v_tuple
, size_t vl
) {
737 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);
740 // CHECK-RV64-LABEL: define dso_local void @test_vsuxseg4ei16_v_u64m2x4_m
741 // CHECK-RV64-SAME: (<vscale x 2 x i1> [[MASK:%.*]], ptr noundef [[BASE:%.*]], <vscale x 2 x i16> [[BINDEX:%.*]], target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE:%.*]], i64 noundef [[VL:%.*]]) #[[ATTR0]] {
742 // CHECK-RV64-NEXT: entry:
743 // CHECK-RV64-NEXT: call void @llvm.riscv.vsuxseg4.mask.triscv.vector.tuple_nxv16i8_4t.nxv2i16.nxv2i1.i64(target("riscv.vector.tuple", <vscale x 16 x i8>, 4) [[V_TUPLE]], ptr [[BASE]], <vscale x 2 x i16> [[BINDEX]], <vscale x 2 x i1> [[MASK]], i64 [[VL]], i64 6)
744 // CHECK-RV64-NEXT: ret void
746 void test_vsuxseg4ei16_v_u64m2x4_m(vbool32_t mask
, uint64_t *base
, vuint16mf2_t bindex
, vuint64m2x4_t v_tuple
, size_t vl
) {
747 return __riscv_vsuxseg4ei16(mask
, base
, bindex
, v_tuple
, vl
);