1 ; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2 ; RUN: llc --mtriple=loongarch64 --mattr=+lasx < %s | FileCheck %s
4 declare <32 x i8> @llvm.loongarch.lasx.xvreplgr2vr.b(i32)
6 define <32 x i8> @lasx_xvreplgr2vr_b(i32 %a) nounwind {
7 ; CHECK-LABEL: lasx_xvreplgr2vr_b:
8 ; CHECK: # %bb.0: # %entry
9 ; CHECK-NEXT: xvreplgr2vr.b $xr0, $a0
12 %res = call <32 x i8> @llvm.loongarch.lasx.xvreplgr2vr.b(i32 %a)
16 declare <16 x i16> @llvm.loongarch.lasx.xvreplgr2vr.h(i32)
18 define <16 x i16> @lasx_xvreplgr2vr_h(i32 %a) nounwind {
19 ; CHECK-LABEL: lasx_xvreplgr2vr_h:
20 ; CHECK: # %bb.0: # %entry
21 ; CHECK-NEXT: xvreplgr2vr.h $xr0, $a0
24 %res = call <16 x i16> @llvm.loongarch.lasx.xvreplgr2vr.h(i32 %a)
28 declare <8 x i32> @llvm.loongarch.lasx.xvreplgr2vr.w(i32)
30 define <8 x i32> @lasx_xvreplgr2vr_w(i32 %a) nounwind {
31 ; CHECK-LABEL: lasx_xvreplgr2vr_w:
32 ; CHECK: # %bb.0: # %entry
33 ; CHECK-NEXT: xvreplgr2vr.w $xr0, $a0
36 %res = call <8 x i32> @llvm.loongarch.lasx.xvreplgr2vr.w(i32 %a)
40 declare <4 x i64> @llvm.loongarch.lasx.xvreplgr2vr.d(i64)
42 define <4 x i64> @lasx_xvreplgr2vr_d(i64 %a) nounwind {
43 ; CHECK-LABEL: lasx_xvreplgr2vr_d:
44 ; CHECK: # %bb.0: # %entry
45 ; CHECK-NEXT: xvreplgr2vr.d $xr0, $a0
48 %res = call <4 x i64> @llvm.loongarch.lasx.xvreplgr2vr.d(i64 %a)