1 # Instructions that should be valid but currently fail for known reasons (e.g.
2 # they aren't implemented yet).
3 # This test is set up to XPASS if any instruction generates an encoding.
5 # RUN: not llvm-mc %s -triple=mips64-unknown-linux -show-encoding -mcpu=mips64r5 | not FileCheck %s
12 addqh_r.w $
8,$v1
,$zero
13 alnv.ob $v22
,$v19
,$v30
,$v1
14 alnv.ob $v31
,$v23
,$v30
,$at
15 alnv.ob $v8
,$v17
,$v30
,$a1
16 alnv.ps $
f12,$
f18,$
f30,$
12
18 c.f.ps $fcc6
,$
f11,$
f11
19 c.le.ps $fcc1
,$
f7,$
f20
23 c.ngle.ps $fcc7
,$
f12,$
f20
24 c.ngt.ps $fcc5
,$
f30,$
f6
25 c.ole.ps $fcc7
,$
f21,$
f8
26 c.olt.ps $fcc3
,$
f7,$
f16
27 c.seq.ps $fcc6
,$
f31,$
f14
29 c.ueq.ps $fcc1
,$
f5,$
f29
30 c.ule.ps $fcc6
,$
f17,$
f3
31 c.ult.ps $fcc7
,$
f14,$
f0
32 c.un.ps $fcc4
,$
f2,$
f26
33 dmfc0 $
10,c0_watchhi
,2
34 dmfgc0 $gp
,c0_perfcnt
,6
37 dmtgc0 $a2
,c0_watchlo
,2
52 madd.ps $
f22,$
f3,$
f14,$
f3
55 movf.ps $
f10,$
f28,$fcc6
57 movt.ps $
f20,$
f25,$fcc2
60 msgn.qh $v12
,$v21
,$v0
[1]
61 msub.ps $
f12,$
f14,$
f29,$
f17
65 nmadd.ps $
f27,$
f4,$
f9,$
f25
66 nmsub.ps $
f6,$
f12,$
f14,$
f17